LAB4 – preparation report

FPGA based Digital Design

Omri Raz – 318671120

Eyal Rothschild – 318793882

### **Introduction:**

- Understanding of digital system synthesis.
- FPGA design as a target HW.
- we will learn to use the Quartus program.

In this laboratory we will synthesize a Synchronic Digital System based on Lab1 in addition to PWM unit.

### **Performance Test Case:**

In this test case, we will test the performance, area, and functionality of a **digital** system.

in order to check the ALU from lab 1, we add 2 registers – one before the ALU unit and one after the ALU unit.

we did it because the ALU from lab 1 is an a-synchronic unit, without a clock.



Figure 1: Test Case in case of pure logic system as ALU

### **ModelSim simulation:**

We will present a few of our test.

We tested our ALU and PWM units separately and the whole system as a hole.



Figure 2 – ALU test

here we tested our ALU unit, we did a simple test: we tested the "Y-1" function and the "swap" function. as we can see the test was asuccess.



Figure 3 – PWM test

Here we can see our test for the PWM – the critical point is the change of the "ALUFN" from 0 to 1, and the change of our wave respectively.

Worked wonderfully!



Figure 4 – Top test

Now we can see the test for the top.

We did 2 simple tests:

First, we tested the ALU and checked the add function 4+2=6 then we checked the PWM in mode 0.

The test was successful.

### Finding the maximal frequency:

In order to find the maximal frequency of the system we enveloped the ALU module with synchronous objects.

In addition, we have found the maximal frequency of each component separately.



Figure 5 – critical PWM ALU

This is the critical path of the PWM unit.



Figure 6 – critical path Top

This is the critical path of the Top, we can see that the path is going through the ALU unit, through the shifter.



Figure 7 – Fmax PWM

Figure 8 – Fmax Top

As we can see our Fmax of the system is determine from the ALU Fmax, without the ALU the Fmax of PWM unit is much larger (the system is faster) then when we add the ALU to the system.

# **Explanation of the system:**

We will explain our system.



Figure 9 – System Top Entity

Our system is built from 2 units – the ALU and the PWM.

This is the resource usage:

| • < | <filter>&gt;</filter>                                  |       |
|-----|--------------------------------------------------------|-------|
|     | Resource                                               | Usage |
| 1   | Estimate of Logic utilization (ALMs needed)            | 444   |
| 2   |                                                        |       |
| 3   | <ul> <li>Combinational ALUT usage for logic</li> </ul> | 583   |
|     | 7 input functions                                      | 5     |
| 2   | 6 input functions                                      | 156   |
| 3   | 5 input functions                                      | 115   |
| 1   | 4 input functions                                      | 95    |
| 5   | <=3 input functions                                    | 212   |
| 1   |                                                        |       |
| 5   | Dedicated logic registers                              | 627   |
| 5   |                                                        |       |
| 7   | I/O pins                                               | 67    |
| 3   | Total MLAB memory bits                                 | 0     |
| )   | Total block memory bits                                | 28672 |
| 10  |                                                        |       |
| 1   | Total DSP Blocks                                       | 0     |
| 12  |                                                        |       |
| 13  | ▼ Total PLLs                                           | 1     |
|     | PLLs                                                   | 1     |

Figure 10 – Resource usage summary

### ALU:

Our ALU component is built from several sub systems, its goal is to perform arithmetic and logical operations according to the user requirements.



Figure 11-ALU RTL

Here we can see the RTL of the ALU.

The ALU is built from several sub-components

#### AdderSub:



Figure 12 - AdderSub RTL

## Logic unit:



Figure 13 -Logic RTL

### Shifter:



Figure 14 -Shifter RTL

• Most of the units are explained in prep for lab1.

### **PWM:**

The goal of this unit is to create a wave according to the demand of the user, as explained in the task.



Our PWM unit is built exactly the way we were asked to in the task:



Figure 17 - PWM RTL

This is the RTL of the PWM unit.

### Signal tap:

We performed the verification of the system via the signal tap function in the quartus software.

We decide to test few functions in the verification stage. first we tested "add" and "shift" left functions in the ALU:



Figure 18 – signal tap add function

This is signal tap simulation for add function.



Figure 19 – signal tap shift left function

Signal tap simulation for shift left function.

#### Then we tested the PWM:



Figure 20 – signal tap PWM