# Overview of ipbus\_ctrl

IPbus version 2.0v1 Draft 1 (27 November 13)

#### **David Sankey**

| 1   | Background                 | . 1 |
|-----|----------------------------|-----|
| 2   | Overview of functionality  | . 1 |
| 3   | Clocks                     | . 1 |
| 4   | Generics                   | . 2 |
|     | Ports                      |     |
| 5.1 | Ports in mac_clk domain    | . 3 |
| 5.2 | Ports in ipb_clk domain    | . 3 |
| 6   | RARP mode                  | . 3 |
| 7   | Notes                      | . 4 |
| 7.1 | Configuration space        | . 4 |
|     | Minimising block RAM usage |     |

## 1 Background

The minimum implementation of an IPbus endpoint in firmware consists of a top level design with some four entities, namely a source of clocks (and synchronous resets), a wrapper for the desired Ethernet MAC, the <code>ipbus\_ctrl</code> entity and an entity containing the desired slaves. A number of example designs for a selection of (to date) Xilinx development boards are given in <a href="https://svnweb.cern.ch/trac/cactus/browser/tags/ipbus 2 0 v1/firmware/example\_designs">https://svnweb.cern.ch/trac/cactus/browser/tags/ipbus 2 0 v1/firmware/example\_designs</a>, with an associated readme.txt.

An overview of the implementation of the slaves is given in <a href="https://svnweb.cern.ch/trac/cactus/browser/trunk/doc/IPbus firmware notes.pdf">https://svnweb.cern.ch/trac/cactus/browser/trunk/doc/IPbus firmware notes.pdf</a>, along with the <a href="mailto:slaves.vhd">slaves.vhd</a> used in the above example designs.

This document provides an overview of the options available with the <u>ipbus ctrl</u> entity.

# 2 Overview of functionality

The ipbus\_ctrl entity implements an UDP/IP v4 transport layer over 1Gbit Ethernet for an IPbus endpoint along with simple arbitration between this network access and other 'out of band' (OOB) access to the endpoint. It supports ARP and ping for ease of commissioning and RARP for IP address resolution, along with a variety of configuration methods. These are either specified by generics, ports on the entity or using an internal configuration space.

#### 3 Clocks

The transport layer within <code>ipbus\_ctrl</code> entity runs in the Ethernet MAC clock domain, <code>mac\_clk</code>, namely 125MHz, with synchronous reset signal (active high), <code>rst\_macclk</code>. The IPbus logic runs in the IPbus clock domain, <code>ipb\_clk</code>, typically around 30MHz, with its synchronous reset (again active high) <code>rst\_ipb</code>. There is no fixed frequency or phase relationship between these two clocks, the only requirement being that <code>ipb\_clk</code> is slower.

#### 4 Generics

Figure 1 is a symbolic overview of the ipbus\_ctrl interface, showing the ports and generics.

MAC\_CFG and IP\_CFG determine whether the MAC address and IP address (pace RARP mode) are taken from the mac\_address and ip\_addr ports (respective generic set to EXTERNAL, the default) or the internal configuration space (INTERNAL). For a description of the configuration space see the notes section below.

```
CFG = EXTERNAL (ipb_mac_cfg )
CFG = EXTERNAL (ipb_ip_cfg )
Number of address bits to select RX or TX buffer in UDP I/F
Number of RX and TX buffers is 2**BUFWIDTH
WIDTH = 2 (natural
MAC_CFG
IP_CFG
- Numer of address bits to select internal buffer in UDP I/F
- Number of internal buffers is 2**INTERNALWIDTH
INTERNALWIDTH = 1 (natural )
INTERNALWIDTH = 1 (natural)

-- Number of address bits within each buffer in UDP I/F

-- Size of each buffer is 2**ADDRWIDTH

ADDRWIDTH = 11 (natural)

-- UDP port for IPbus traffic in this instance of UDP I/F

IPBUSPORT = x"C351" (std logic vector(15 DOWNTO 0))

-- Flag whether this UDP I/F instance ignores everything except IPBus traffic

SECONDARYPORT = '0' (std logic vector(15 DOWNTO 0))

NOON -- 1 (natural)

NOON -- 1 (natural)
N OOB
                                                              natūraĺ
    mac_clk
                                                                                               mac tx data: (7:0)
                                                                                                             mac_tx_valid
    rst macclk
    ipb_clk
                                                                                                              mac_tx_last
                                                                                                             mac_tx_error
    rst_ipb
    mac_rx_data : (7:0)
                                                                                                                       ipb_out
    mac_rx_valid
                                                                                                                       ipb_req
    mac_rx_last
                                                                                                                         pkt_rx
                                                                                                                         pkt_tx
    mac_rx_error
                                                                                                                 pkt_rx_led
    mac_tx_ready
    ipb_in
                                                                                                                 pkt_tx_led
    ipb_grant
                                                                                       oob out : (N OOB - 1:0)
    mac_addr : (47:0)
    ip_addr : (31:0)
    enable
    RARP_select
    oob in : (N OOB - 1:0)
```

Figure 1 Symbolic view of ipbus\_ctrl interface

**BUFWIDTH** determines the number of simultaneous packets in flight supported by the interface, specifically the number of bits in the dual-port RAM address field to select the packet, so number of packets is 2 to the power of this number. The default value is currently 4, giving 16 packets in flight.

**INTERNALWIDTH** is similarly the number of bits in the address field for 'other' packets (ARP, ping, status *etc.*). The default value is the minimum, namely 1 (2 packets).

**ADDRWIDTH** is number of address bits within each packet, the size of the packet in bytes given by 2 to the power of this number. Default is 11, giving a 2kbyte packet, *i.e.* standard Ethernet packets. The maximum is 13 for 8kbyte packets, slightly smaller than the default for jumbo frames (along with suitable configuration of MAC and switches to support jumbo frames).

The total size in bytes of each of the two dual-port RAMs between the transport layer and the endpoint is given by 2 to the power of (BUFWIDTH+ADDRWIDTH) and that of the internal dual-port RAM by 2 to the power of (BUFWIDTH+INTERNALWIDTH), all these RAMs being instantiated by inference (see the notes section below if trying to reduce this to the minimum).

**IPBUSPORT** is the UDP port number for this IPbus endpoint, default being **x**"C351", 50001.

**SECONDARYPORT** flags whether this IPbus endpoint responds only to traffic to the above UDP port, so as to coexist with another object sharing the Ethernet MAC. Default is **'0'**, where the endpoint responds to ARP and ping (and in RARP mode, issues RARP requests).

N\_OOB is the number of out of bound interfaces to this IPbus endpoint (SPI etc.), default none.

#### 5 Ports

#### 5.1 Ports in **mac clk** domain

mac\_rx\_data, mac\_rx\_valid, mac\_rx\_last, mac\_rx\_error and mac\_tx\_ready on input along with mac\_tx\_data, mac\_tx\_last and mac\_tx\_error (never asserted) on output, handle the traffic from and to the Ethernet MAC, satisfying the behaviour corresponding to the Xilinx AXI4\_Stream user interface as described in Chapter 7 of the Xilinx UG777 Tri-Mode Ethernet MAC User Guide, as is implemented in Xilinx Spartan 6 and Virtex 6 on. In principle this will work for all speeds supported by this MAC, although all the example designs only implement 1Gbit Ethernet.

With a suitable shim to manipulate the signals, as in <u>eth v5 gmii.vhd</u>, the interface will also cope with the previous Xilinx V5 TEMAC interface (<u>Xilinx UG194</u>). Porting to the Altera interfaces should not be insurmountable.

Finally mac\_address and ip\_addr are assumed stable and are accessed without buffering in the mac\_clk domain.

#### 5.2 Ports in **ipb\_clk** domain

Input ports enable and RARP\_select enable the UDP interface and RARP mode respectively when set to '1' (another means of achieving this is through the configuration space described below. When enable is set to '0' all incoming Ethernet packets are ignored, but out of band access is still enabled.

Input port ipb\_in and output ipb\_out are the bus signals from and to the slaves, format defined in <u>ipbus\_package.vhd</u>.

**pkt\_rx** and **pkt\_tx**, and their stretched versions, **pkt\_rx\_led** and **pkt\_tx\_led**, indicate an IPbus packet starting to be decoded by the endpoint and it being finished, *i.e.* state transitions at the IPbus level, not any network level.

**oob\_in** and **oob\_out** are the bus signals from and to the out of band interfaces, format defined in <u>ipbus\_trans\_decl.vhd</u>.

Finally input port ipb\_grant and ipb\_req allow the possibility of arbitration between multiple bus masters as an alternative to the out of band interface. In standard use this is not enabled and ipb\_grant defaults to `1'.

### 6 RARP mode

Each Ethernet MAC should have a globally unique address associated with it and in general it will be this MAC address that is used. There then remains the need for programmatically assigning the IP address in anything other than the smallest systems.

Within xTCA there is the possibility of assigning the IP address over IPMI, for example through the configuration space, but there remains the need for a network-based method of IP address assignment.

Modern systems tend to use DHCP for this purpose, but this is quite taxing on an FPGA. Instead IPbus uses the older, simpler, RFC903 Reverse ARP mechanism.

Here the IPbus endpoint issues RARP requests until such time as a RARP daemon responds. The initial request is issued within 1s of the UDP interface being enabled (enable going high), actual time determined by the bottom two bits of the MAC address, with subsequent requests in the absence of a response issued at random intervals of up to 8s.

Note that until such time as a valid RARP response is received the endpoint will ignore all other network traffic. Out of band access is still enabled.

#### 7 Notes

#### 7.1 Configuration space

At present the configuration space is defined as std\_logic\_vector(127 downto 0).

The MAC address is stored in bits 79 down to 32, IP address in bits 127 down to 96, enable as bit 80, RARP enable as bit 81. Enable and RARP mode are enabled by an or of this signals and the ports defined above.

#### 7.2 Minimising block RAM usage

As stated above, the block RAMs are inferred as dual-port block RAM. The RAM between the Ethernet domain and the IPbus logic have asymmetric port widths, 8 bit on the Ethernet side and 32 bit on the IPbus side. Precision Synthesis correctly infers asymmetric port widths from the HDL, whereas Xilinx XST only infers symmetric port widths.

In general this is not an issue, except for the RAM on the rx side, <u>udp\_dualportram\_rx.vhd</u>, where XST instantiates this as a minimum of 4 block RAMs, even where the RAM would fit in a single block. Hence for the smallest RAM footprint when using XST for synthesis when this dual-port RAM would fit in less than 4 actual block RAMs this module should be replaced by a suitable IP core.