

# PY32F071 Datasheet

32-bit ARM® Cortex®-M0+ Microcontroller



Puya Semiconductor (Shanghai) Co., Ltd

#### PY32F071 Series



#### ARM® 32-bit Cortex®-M0+ Microcontroller

**Datasheet** 

## **Features**

- Core
  - ARM® 32-bit Cortex®-M0+ CPU
  - Up to 72 MHz operating frequency
- Memories
  - Maximum 128K/ 96K/ 64K/ 32K bytes Flash memory
  - Maximum 16K/ 12K/ 8K/ 4K bytes SRAM
- Clock management
  - Internal 4/8/16/22.12/24 MHz high speed clock (HSI)
  - Internal 32.768 kHz low speed clock (LSI)
  - External 4 to 32 MHz high speed crystal oscillator (HSE)
  - External 32.768 kHz low-speed crystal oscillator (LSE)
  - PLL (supports 2/3 multiplication of HSI or HSE)
- Power management and reset
  - Operating voltage: 1.7 to 5.5 V
  - Low power modes : Sleep and Stop
  - Power-on/power- down reset (POR/PDR)
  - Brown-out reset (BOR)
  - Programmable voltage detection (PVD)
- General-purpose input and output (I/O)
  - Up to 58 I/Os, all available as external interrupts
  - Drive current 8 mA
- 7-channel DMA controller
- Two 12-bit ADC
  - Up to 16 external input channels
  - Input voltage conversion range: 0 to V<sub>CCA</sub>
- Two 12-bit DAC, supports 2 channels
- 3 analog comparators

- 3-channel operational amplifier
- Support 8 \* 36 / 4 \* 40 LCD
- 13 timers
  - One 16-bit advanced-control timer (TIM1)
  - One 32-bit general-purpose timer (TIM2)
  - Five 16-bit general-purpose timers (TIM3/14/15/16/17)
  - Two basic timers (TIM6/TIM7)
  - A low power timer (LPTIM)
  - A independent watchdog timer (IWDT)
  - A window watchdog timer (WWDT)
  - A SysTick timer
- RTC
- Communication interfaces
  - Two serial peripheral interfaces (SPI) with I<sup>2</sup>S function
  - Four universal synchronous/asynchronous
     Transceivers (USARTs), support automatic
     baud rate detection, two of USARTs support ISO7816, LIN and IrDA
  - Two I<sup>2</sup>C interfaces supporting standard mode (100 kHz), Fast mode (400 kHz), 7bit/10-bit addressing mode and SMBus
  - USB 2.0 full-speed interface
- Hardware CRC-32 module
- Hardware 32-bit divider
- Unique UID
- Serial wire debug (SWD)
- Operating temperature: -40 ~ 85 °C, -40 ~ 105 °C
- Package: LQFP64, QFN64, CSP64, QFN56, LQFP48, QFN48, QFN32

# Content

| Fe | atures | S                                               | 2  |
|----|--------|-------------------------------------------------|----|
| 1. | Intr   | oduction                                        | 6  |
| 2. | Fun    | ctional Overview                                | 11 |
| 2  | 2.1.   | Arm®-Cortex®-M0+ core                           | 11 |
| 2  | 2.2.   | Memories                                        | 11 |
| 2  | 2.3.   | Boot modes                                      | 12 |
| 2  | 2.4.   | Clock system                                    | 12 |
| 2  | 2.5.   | Power management                                | 14 |
|    | 2.5.   | 1. Power block diagram                          | 14 |
|    | 2.5.   | 2. Power monitoring                             | 14 |
|    | 2.5.   | 3. Voltage regulator                            | 16 |
|    | 2.5.   |                                                 |    |
| 2  | 2.6.   | Reset                                           | 16 |
|    | 2.6.   |                                                 |    |
|    | 2.6.   | 2. System reset                                 | 16 |
| 2  | 2.7.   | General-purpose inputs and outputs (GPIOs)      |    |
| 2  | 2.8.   | Hardware divider (DIV)                          | 16 |
| 2  | 2.9.   | Direct memory access controller (DMA)           |    |
| 2  | 2.10.  | Interrupts and events                           | 17 |
|    | 2.10   |                                                 |    |
|    | 2.10   | 0.2. Extended interrupt/event controller (EXTI) | 18 |
| 2  | 2.11.  | Analog-to-digital converter (ADC)               | 18 |
| 2  | 2.12.  | Digital-to-analog converter (DAC)               | 19 |
| 2  | 2.13.  | Comparators (COMP)                              | 19 |
| 2  | 2.14.  | Operational amplifier (OPA)                     | 19 |
| 2  | 2.15.  | Liquid crystal display (LCD) controller         | 19 |
| 2  | 2.16.  | Timer                                           | 20 |
|    | 2.16   | S.1. Advanced-control timer (TIM1)              | 20 |
|    | 2.16   | S.2. General-purpose timers                     | 21 |
|    | 2.16   | S.3. Basic timers (TIM6/TIM7)                   | 22 |
|    | 2.16   | S.4. Low power timer (LPTIM)                    | 22 |
|    | 2.16   | S.5. Independent watchdog (IWDG)                | 22 |
|    | 2.16   | S.6. System window watchdog (WWDG)              | 22 |
|    | 2.16   | S.7. SysTick timer                              | 22 |
| 2  | 2.17.  | Real-time clock (RTC)                           | 22 |
| 2  | 2.18.  | Cyclic redundancy check cell(CRC)               | 23 |
| 2  | 2.19.  | Clock check system (CTC)                        | 23 |
| 2  | 2.20.  | System configuration controller (SYSCFG)        | 23 |
| 2  | 2.21.  | Debug support (DBG)                             | 24 |

|    | 2.22. | In   | ter-integrated circuit interface (I <sup>2</sup> C)            | 24 |
|----|-------|------|----------------------------------------------------------------|----|
|    | 2.23. | U    | niversal synchronous/asynchronous receiver transmitter (USART) | 25 |
|    | 2.24. | S    | erial peripheral interface (SPI)                               | 26 |
|    | 2.25. | U    | SB2.0 full-speed module                                        | 26 |
|    | 2.26. | S    | erial wire debug (SWD)                                         | 27 |
| 3. | Pin   | Conf | figuration                                                     | 28 |
|    | 3.1.  | Port | A alternate function mapping                                   | 45 |
|    | 3.2.  | Port | B alternate function mapping                                   | 46 |
|    | 3.3.  | Port | C alternate function mapping                                   | 47 |
|    | 3.4.  | Port | F alternate function mapping                                   | 47 |
| 4. | Me    | mory | Map                                                            | 49 |
| 5. | Ele   |      | al Characteristics                                             |    |
|    | 5.1.  | Para | ameter conditions                                              | 53 |
|    | 5.1.  | .1.  | Minium and maximum values                                      |    |
|    | 5.1.  | .2.  | Typical values                                                 | 53 |
|    | 5.2.  |      | olute maximum ratings                                          |    |
|    | 5.3.  | Ope  | erating conditions                                             |    |
|    | 5.3.  | .1.  | General operating conditions                                   | 54 |
|    | 5.3.  | .2.  | Operating conditions at power-up / power-down                  | 54 |
|    | 5.3.  | .3.  | Embedded reset and LVD module features                         | 54 |
|    | 5.3.  | .4.  | Operating current characteristics                              | 55 |
|    | 5.3.  | .5.  | Wake-up time for low power mode                                | 56 |
|    | 5.3.  | .6.  | External clock source characteristics                          | 57 |
|    | 5.3.  | .7.  | Internal high frequency clock source HSI characteristics       | 59 |
|    | 5.3.  | .8.  | Internal low frequency clock source LSI characteristics        | 60 |
|    | 5.3.  | .9.  | Phase locked loop (PLL) characteristics                        | 60 |
|    | 5.3.  | .10. | Memory characteristics                                         | 60 |
|    | 5.3.  | .11. | EFT characteristics                                            | 61 |
|    | 5.3.  | .12. | ESD & LU characteristics                                       | 61 |
|    | 5.3.  | .13. | Port characteristics                                           | 61 |
|    | 5.3.  | .14. | NRST pin characteristics                                       | 62 |
|    | 5.3.  | .15. | ADC characteristics                                            | 62 |
|    | 5.3.  | .16. | DAC characteristics                                            | 62 |
|    | 5.3.  | .17. | Comparator characteristics                                     | 64 |
|    | 5.3.  | .18. | Operational amplifier characteristics                          | 65 |
|    | 5.3.  | .19. | Temperature sensor characteristics                             |    |
|    | 5.3.  | .20. | Built-in reference voltage characteristics                     |    |
|    | 5.3.  | .21. | Timer characteristics                                          |    |
|    | 5.3.  | .22. | Communication port characteristics                             | 67 |
| 6  | Pac   | kage | Information                                                    | 70 |

| В. | Vers | sion History      | 78 |
|----|------|-------------------|----|
|    |      | ering Information |    |
|    |      | QFN32             |    |
|    |      | QFN48             |    |
|    |      | LQFP48            |    |
|    |      | QFN56             |    |
|    |      | CSP64             |    |
|    |      | QFN64             |    |
| 6  | 5.1. | LQFP64            | 70 |

# 1. Introduction

PY32F071 series microcontrollers incorporate high-performance ARM® 32-bit Cortex®-M0+ core, wide operating range voltage, embedded memories with up to 128 Kbytes flash and 32 Kbytes SRAM, frequency up to 72 MHz, and contains various products in different package types. The chip integrates multi-channel I<sup>2</sup>C, SPI, USART and other communication peripherals, one 12-bit ADC, two DAC, 13 timers, one USB 2.0, three comparators, three operational amplifiers, and one LCD driver.

PY32F071 series microcontrollers 's operate in the temperature range from -40 to 85°C or -40 to 105°C, and with operating voltages from 1.7 to 5.5 V. The chip provides sleep and stop low-power operating modes, which can meet different low-power applications.

The devices are suitable for various application scenarios, such as controllers, portable devices, PC peripherals, gaming and GPS platforms, industrial applications.

Table 1-1 PY32F071x6 series device features and peripheral counts

| Peripherals         |                       | PY32F071R1 | PY32F071R1 | PY32F071R1 | PY32F071P1 | PY32F071C1 | PY32F071C1 | PY32F071C1 | PY32F071K1 | PY32F071K1 |  |  |  |
|---------------------|-----------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|--|--|--|
| rei                 | ipilerais             | ВТ6        | BU6        | BY6        | BU6        | ВТ6        | 8T6        | BU6        | BU6        | 8U6        |  |  |  |
| Flas                | h (Kbytes)            | 128        | 128        | 128        | 128        | 128        | 64         | 128        | 128        | 64         |  |  |  |
| SRA                 | M (Kbytes)            | 16         | 16         | 16         | 16         | 16         | 8          | 16         | 16         | 8          |  |  |  |
|                     | Advanced              |            |            |            |            |            |            |            |            |            |  |  |  |
|                     | General               |            |            |            |            | 5 (16-bit) |            |            |            |            |  |  |  |
| S                   | pupose                | 1(32-bit)  |            |            |            |            |            |            |            |            |  |  |  |
| Timers              | Basic                 | 2          |            |            |            |            |            |            |            |            |  |  |  |
| -                   | low power             |            | 1          |            |            |            |            |            |            |            |  |  |  |
|                     | SysTick               | 1          |            |            |            |            |            |            |            |            |  |  |  |
|                     | Watchdog              | 2          |            |            |            |            |            |            |            |            |  |  |  |
|                     | SPI[I <sup>2</sup> S] | 2[2]       |            |            |            |            |            |            |            |            |  |  |  |
| Comm.<br>terfaces   | I <sup>2</sup> C      | 2          |            |            |            |            |            |            |            |            |  |  |  |
| Comm.<br>interfaces | USART                 | 4          |            |            |            |            |            |            |            |            |  |  |  |
|                     | USB                   |            |            |            |            | 1          |            |            |            |            |  |  |  |
|                     | DMA                   |            |            |            |            | 7ch        |            |            |            |            |  |  |  |
|                     | RTC                   |            |            |            |            | Yes        |            |            |            |            |  |  |  |
| (                   | GPIOs                 | 58         | 58         | 54         | 54         | 42         | 42         | 42         | 28         | 28         |  |  |  |
|                     | ADC                   | 1          | 1          | 1          | 1          | 1          | 1          | 1          | 1          | 1          |  |  |  |
| (extern             | al + internal)        | (16 + 8)   | (16 + 8)   | (16 + 8)   | (16 + 8)   | (10 + 8)   | (10 + 8)   | (10 + 8)   | (10 + 8)   | (10 + 8)   |  |  |  |
| DAC                 | (channels)            | 2(2)       |            |            |            |            |            |            |            |            |  |  |  |
| Cor                 | nparators             |            |            |            |            | 3          |            |            |            |            |  |  |  |
|                     | OPA                   |            |            |            |            | 3          |            |            |            |            |  |  |  |
| LC                  | D Driver              |            |            |            |            | 1          |            |            |            |            |  |  |  |

| Dorinhonala        | PY32F071R1 | PY32F071R1 | PY32F071R1 | PY32F071P1 | PY32F071C1   | PY32F071C1 | PY32F071C1 | PY32F071K1 | PY32F071K1 |
|--------------------|------------|------------|------------|------------|--------------|------------|------------|------------|------------|
| Peripherals        | ВТ6        | BU6        | BY6        | BU6        | ВТ6          | 8T6        | BU6        | BU6        | 8U6        |
| Max. CPU frequency |            |            |            |            | 72 MHz       |            |            | ·          |            |
| Operating Voltage  |            |            |            |            | 1.7 - 5.5 V  |            |            |            |            |
| Operating Temp.    |            |            |            |            | - 40 ~ 85 °C |            |            |            |            |
| Package            | LQFP64     | QFN64      | CSP64      | QFN56      | LQFP48       | LQFP48     | QFN48      | QFN32      | QFN32      |

Table 1-2 PY32F071x7 series device features and peripheral counts

|                     | Peripherals           | PY32F071C1BT7 |  |  |  |  |
|---------------------|-----------------------|---------------|--|--|--|--|
|                     | Flash (Kbytes)        | 128           |  |  |  |  |
|                     | SRAM (Kbytes)         | 16            |  |  |  |  |
|                     | Advanced              | 1 (16-bit)    |  |  |  |  |
|                     | General pupose        | 5 (16-bit)    |  |  |  |  |
| ω                   | General pupose        | 1(32-bit)     |  |  |  |  |
| Timers              | Basic                 | 2             |  |  |  |  |
|                     | low power             | 1             |  |  |  |  |
|                     | SysTick               | 1             |  |  |  |  |
|                     | Watchdog              | 2             |  |  |  |  |
|                     | SPI[I <sup>2</sup> S] | 2[2]          |  |  |  |  |
| Comm.<br>interfaces | I <sup>2</sup> C      | 2             |  |  |  |  |
| Cor                 | USART                 | 4             |  |  |  |  |
|                     | USB                   | 1             |  |  |  |  |
|                     | DMA                   | 7ch           |  |  |  |  |
|                     | RTC                   | Yes           |  |  |  |  |

| Peripherals           | PY32F071C1BT7 |
|-----------------------|---------------|
| GPIOs                 | 42            |
| ADC                   | 1             |
| (external + internal) | (10 + 8)      |
| DAC(channels)         | 2(2)          |
| Comparators           | 3             |
| OPA                   | 3             |
| LCD Driver            | 1             |
| Max. CPU frequency    | 72 MHz        |
| Operating Voltage     | 1.7 ~ 5.5 V   |
| Operating Temp.       | - 40 ~ 105 °C |
| Package               | LQFP48        |



Figure 1-1 System block diagram

## 2. Functional Overview

## 2.1. Arm®-Cortex®-M0+ core

The Arm® Cortex® -M0+ is an entry-level Arm 32-bit Cortex processor designed for a wide range of embedded applications. It provides developers with significant benefits, including:

- Simple structure, easy to learn and program
- Ultra-low power consumption, energy-saving operation
- Reduced code density and more

Cortex-M0+ processor is a 32-bit core optimized for area and power consumption and is a 2-stage pipeline Von Neumann architecture. The processor offers high-end processing hardware, including single-cycle multipliers, through a streamlined but powerful instruction set and an extensively optimized design. Moreover, it delivers the superior performance expected from a 32-bit architecture computer, with a higher coding density than other 8 and 16-bit microcontrollers.

The Cortex-M0+ is tightly coupled with a Nested Vectored Interrupt Controller (NVIC).

## 2.2. Memories

The on-chip integrated SRAM is accessed by bytes (8 bits), half-word (16 bits) or word (32 bits).

The on-chip integrated Flash consists of two different physical areas:

- Main flash area contains application and user data
- Information area has 14 Kbytes, and it includes the following parts:
  - Option bytes
  - UID bytes
  - System memory

The protection of Flash main memory includes the following mechanisms:

- Read protection (RDP) prevents outside access.
- Wrtie protection (WRP) prevents unwanted write operation (confuse by program memory pointer from PC). The minimum protection unit for write protection is 8 Kbytes.
- Option byte write protection is a special design for unlock.

## 2.3. Boot modes

At startup, the BOOT0 pin and boot selector option bit nBOOT are used to select one of the three boot options in the following table:

Table 2-1 Boot configuration

| Boot mode  | configuration | Mada                           |  |  |  |  |
|------------|---------------|--------------------------------|--|--|--|--|
| nBOOT1 bit | BOOT0 pin     | Mode                           |  |  |  |  |
| X          | 0             | Main Flash as the boot area    |  |  |  |  |
| 1          | 1             | System memory as the boot area |  |  |  |  |
| 0          | 1             | SRAM as the boot area          |  |  |  |  |

The Boot loader is located in the System memory and is used to download the Flash program through the USART interface.

## 2.4. Clock system

At startup, the default system clock frequency is HSI 8 MHz, and after the program is operating the system clock frequency and system clock source can be reconfigured. The high frequency clocks that can be selected are:

- A 4/8/16/22.12/24 MHz configurable internal high precision HSI clock
- A 32.768 kHz configurable internal LSI clock
- A 4 to 32 MHz HSE clock, and used to enable the CSS function to detect HSE. If CSS fails, the hardware will automatically convert the system clock to HSI, and software configures the HSI frequency. Simultaneously, CPU NMI interrupt is generated.
- A 32.768 kHz LSE clock.
- PLL clock has HSI and HSE sources. If the HSE source is selected, when CSS is enabled and CSS fails, the PLL and HSE will be turned off, and the hardware selects the system clock source as HSI.

The AHB clock can be divided based on the system clock, and the APB clock can be divided based on the AHB clock. AHB and APB clock frequencies up to 72 MHz.



Figure 2-1 System Clock Structure Diagram

## 2.5. Power management

### 2.5.1. Power block diagram



Figure 2-2 Power block diagram

No. **Power supply** Power value **Describe** 1 Vcc 1.7 to 5.5 V The chip is supplied power through the power pins. VR supplies power to the main logic circuits and SRAM inside the chip. When the MR is powered, it outputs 1.2 V. According 1.2/1.0 V ± 10 % to the software configuration, when entering the stop mode it 2  $V_{DDD}$ powered by MR or LPR, and the LPR output is determined to be 1.2 V or 1.0 V. 1.7 to 5.5 V The chip is supplied analog power through the power pins. 3 VCCA

Table 2-2 Power Block Diagram

#### 2.5.2. Power monitoring

#### 2.5.2.1. Power on reset (POR/PDR)

The power-on reset (POR) and power-down reset (PDR) module is designed in the chip to provide power-on and power-off reset for the chip. The module keeps working in all modes.

#### 2.5.2.2. Brown-out reset (BOR)

In addition to POR/ PDR, BOR (brown-out reset) is also implemented. BOR can only be enabled and disabled through the option byte .

When the BOR is turned on, the BOR threshold can be selected by the Option byte, and both the rising and falling detection points can be configured individually.



Figure 2-3 POR/PDR/BOR threshold

### 2.5.2.3. Programmable voltage detection (PVD)

Programmable voltage detector (PVD) module can be used to detect the  $V_{CC}$  power supply and the voltage of the PB7 pin, and the detection point is configured through the register. When  $V_{CC}$  is higher or lower than the detection point of PVD, the corresponding reset flag is generated.

This event is internally connected to line 16 of EXTI, depending on the rising/falling edge configuration of EXTI line 16, when  $V_{CC}$  rises above the detection point of PVD, or  $V_{CC}$  falls below the detection point of PVD, an interrupt is generated. In the service program, users can perform urgent shutdown tasks.



Figure 2-4 PVD threshold

### 2.5.3. Voltage regulator

The regulator has two operating modes:

- Main regulator (MR) is used in normal operating mode.
- Low power regulator (LPR) can be used in Stop mode where the power demand is reduced.

## 2.5.4. Low-power mode

In addition to the normal operating mode, the chip has 2 low-power modes:

- Sleep mode: Peripherals can be configured to keep working when the CPU clock is off (NVIC, SysTick, etc.). It is recommended only to enable the modules that must work, and close the module after the module works.
- Stop mode: In this mode, the contents of SRAM and registers are maintained, HSI and HSE are turned off, and most modules of clocks in the VDD domain are stopped. GPIO, PVD, COMP output, RTC and LPTIM can wake up stop mode.

#### 2.6. Reset

Two resets are designed in the chip: power reset and system reset.

#### 2.6.1. Power reset

A power reset occurs in the following situations:

- Power-on/power-down reset (POR/PDR)
- Brown-out Reset (BOR )

## 2.6.2. System reset

A system reset occurs when the following events occur:

- Reset of NRST pin
- Windowed watchdog reset (WWDG)
- Independent watchdog reset (IWDG)
- SYSRESETREQ software reset
- Option byte load reset (OBL)
- Power reset (POR/PDR, BOR)

# 2.7. General-purpose inputs and outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function, locking mechanism will freeze I/Os configuration function.

## 2.8. Hardware divider (DIV)

Hardware divider is a 32-bit signed/unsigned integer hardware divider.

DIV feture:

- Configurable signed/unsigned integer division calculation
- 32-bit dividend, 32-bit divisor
- Output 32-bit quotient and 32-bit remainder
- Division zero warning flag, division end flag
- 8 clock cycles to complete a division operation
- Write the divisor register to trigger the division operation to start

Automatically wait for the end of the calculation when reading the quotient register/remainder register

## 2.9. Direct memory access controller (DMA)

Direct memory access (DMA) is used to provide high-speed data transfer between peripherals and memory or between memory and memory. Data can be moved quickly through DMA without CPU intervention, which saves CPU resources for other operations. The DMA controller has seven channels, each dedicated to managing requests for memory access from one or more peripherals. There is also a mediator to coordinate the priority of individual DMA requests.

The main functions are as follows:

- Single AHB master
- Support peripherals to memory, the memory to the peripherals, memory to memory and peripherals to peripheral data transmission
- On-chip memory devices, such as FLASH, an SRAM, AHB and APB peripherals, as the source and target
- All DMA channel can be independent configuration:
  - Each channel is associated either with a DMA request signal from a peripheral or with a software trigger in a memory-to-memory transfer. This configuration is done by software.
  - The priority between requests is programmable by software (4 levels per channel: very high, high, medium, low) and, in equal cases, by hardware (such as a request for channel 1 taking precedence over a request for channel 2).
  - The transfer sizes of the source and destination are independent (byte, half word, word), simulating packing and unpacking. The source and destination addresses must be aligned by data size.
  - Programmable data transmission: 0 ~ 65535
- Each channel generates an interrupt request. Each interrupt request is caused by one of three DMA events: transfer completion, half-transfer, or transfer error.

## 2.10. Interrupts and events

The PY32F071 handles exceptions through the Cortex-M0+ processor's embedded a nested vectored interrupt controller (NVIC) and an extended interrupt/event controller (EXTI).

## 2.10.1. Nested vectored interrupt controller (NVIC)

NVIC is a tightly coupled IP inside the Cortex-M0+ processor. The NVIC can handle NMI (Non-Maskable Interrupts) and maskable external interrupts from outside the processor and Cortex-M0+ internal exceptions. NVIC provides flexible priority management.

The tight coupling of the processor core to the NVIC greatly reduces the delay between an interrupt event and the initiation of the corresponding interrupt service routine (ISR). The ISR vectors are listed in a vector table, stored at a base address of the NVIC. The vector table base address determines the vector address of the ISR to execute, and the ISR is used as the offset composed of serial numbers.

If a high-priority interrupt event occurs and a low-priority interrupt event is just waiting to be serviced, the later-arriving high-priority interrupt event will be serviced first. Another optimization is called tail-chaining. When returning from a high-priority ISR and then starting a pending low-priority ISR, unnecessary pushes and pops of processor contexts will be skipped. This reduces latency and improves power efficiency.

#### **NVIC** features:

- Low latency interrupt handling
- Level 4 interrupt priority
- Supports one NMI interrupt
- Support 32 maskable external interrupts
- Supports 10 Cortex-M0+ exceptions
- High-priority interrupts can interrupt low-priority interrupt responses
- Support tail-chaining optimization
- Hardware interrupt vector retrieval

#### 2.10.2. Extended interrupt/event controller (EXTI)

EXTI adds flexibility to handle physical wire events and generates wake-up events when the processor wakes up from stop mode.

The EXTI controller has multiple channels, including a maximum of 16 GPIOs, 1 PVD output, 3 COMP outputs, RTC and LPTIM wake-up signals. GPIO, PVD and COMP can be configured to be triggered by a rising edge, falling edge or double edge. Any GPIO signal can be configured as EXTI0 to 15 channel through the select signal.

- Each EXTI line can be independently masked through registers.
- The EXTI controller can capture pulses shorter than the internal clock period.
- Registers in the EXTI controller latch each event. Even in stop mode, after the processor wakes up from stop mode, it can identify the wake-up source or identify the GPIO and event that caused the interrupt.

## 2.11. Analog-to-digital converter (ADC)

The chip has a 12-bit SARADC. The module has up to 24 channels to be measured, including 16 external channels and 8 internal channels. The reference voltage can be selected with precision voltage (1.5 V, 2.048 V or 2.5 V) or the power supply voltage.

- The conversion mode of each channel can be set to single, continuous, sweep, discontinuous mode. Conversion results are stored in left or right-aligned 16-bit data registers.
- An analogue watchdog allows the application to detect if the input voltage exceeds a user-defined high or low threshold.
- The ADC has been implemented to operate at a low frequency, resulting in lower power consumption.

At the end of sampling, conversion, and continuous conversion, an interrupt request is generated when the conversion voltage exceeds the threshold when simulating the watchdog.

## 2.12. Digital-to-analog converter (DAC)

Digital/analog conversion module (DAC) is a 12-bit digital input, voltage output digital/analog converter. The DAC can be configured in 8-bit or 12-bit mode, or can be used in conjunction with a DMA controller. When the DAC is operating in 12-bit mode, the data can be left justified or right justified. The DAC module has two output channels, each with a separate converter. In dual-DAC mode, the two channels can be converted independently, or they can be converted simultaneously and update the output of the two channels synchronously. The main features are as follows:

- 12 mode data left or right aligned
- synchronous update functionality
- waveform generating noise
- triangle waveform generation
- dual DAC channel or respectively at the same time
- each channel has the DMA function
- support DMA underflow error detection
- external triggers the transformation

## 2.13. Comparators (COMP)

Three general purpose comparators are integrated in the chip, namely COMP1/2/3. These two or three modules can be used as separate modules or combined with timer.

Comparators can be used as follows:

- Triggered by analog signal to generate low-power mode wake-up function
- Analog signal conditioning
- Cycle by cycle current control loop when connected with PWM output from timer

# 2.14. Operational amplifier (OPA)

The OPA1/2/3 module can be flexibly configured and is suitable for simple amplifiers. The three internal opamps can be cascaded using external resistors.

OPA features are summarized as follows:

- Three independently configured operational amps
- OPA input range is 0 to AV<sub>CC</sub>, output range is 0.1 V to AV<sub>CC</sub> 0.2 V (demand) to simulate a module, a programmable gain
- Can be configured for the following models
- General operational mode (general purpose OPA)
- DAC voltage follower

## 2.15. Liquid crystal display (LCD) controller

The LCD controller is a digital controller/driver for monochrome passive liquid crystal displays (LCDS), with up to 8 common terminals (COM) and 40 segment terminals (SEG) to drive 160 (4 \* 40) or 288 (8

- \* 36) LCD image elements. The exact number of terminals depends on the device pins described in the data manual. LCD functions are summarized as follows:
- Highly flexible frame rate control
- Support static, 1/2, 1/3, 1/4, 1/6, and 1/8 of a duty ratio
- Support 1/2, 1/3 bias voltage
- Up to 16 registers LCD data RAM
- By software configuration of LCD contrast
- 3 kinds of waveform generation
  - internal resistance pressure resistance, external pressure, external capacitance partial pressure
  - by way of internal resistance of the software configuration partial pressure power consumption, so as to match the capacitance charge needed for the LCD panel
- Support low power consumption modes: LCD controller can be on the run, Sleep and stop mode for display
- Configurable frame interrupt
- Support LCD flashing function and configuration of multiple flicker frequency
- Unused LCD segments and public pin can be configured to digital or analog functions

## 2.16. Timer

The characteristics of different timers of PY32F071 series are shown in the following table:

Table 2-3 Timer features comparsion

| Туре               | Timer           | Counter resolution | Counter type                | type Prescaler factor   |         | Capture<br>/compare<br>channels | Comple-<br>mentary<br>outputs |
|--------------------|-----------------|--------------------|-----------------------------|-------------------------|---------|---------------------------------|-------------------------------|
| Advanced control   | TIM1            | 16-bit             | Up, down,<br>center aligned | Integer from 1 to 65536 | Support | 4                               | 3                             |
| General<br>purpose | TIM2            | 32-bit             | Up, down, center aligned    | Integer from 1 to 65536 | Support | 4                               | -                             |
|                    | TIM3            | 16-bit             | Up, down,<br>center aligned | Integer from 1 to 65536 | Support | 4                               | -                             |
| General            | TIM14           | 16-bit             | Up                          | Integer from 1 to 65536 | -       | 1                               | -                             |
| purpose            | TIM15           | 16-bit             | Up                          | Integer from 1 to 65536 | -       | 2                               | 1                             |
|                    | TIM16,<br>TIM17 | 16-bit             | Up                          | Integer from 1 to 65536 | Support | 1                               | 1                             |
| Basic              | TIM6,<br>TIM7   | 16-bit             | Up                          | Integer from 1 to 65536 | Support | -                               | -                             |

## 2.16.1. Advanced-control timer (TIM1)

The advanced-control timer (TIM1) is consist of a 16-bit auto-reload counter driven by a programmable prescaler. It can be used in various scenarios, including pulse length measurement of input signals (input capture) or generating output waveforms (output compare, output PWM, complementary PWM with dead-time insertion).

TIM1 includes 4 independent channels:

- Input capture
- Output comparison
- PWM generation (edge or center-aligned mode)
- Single pulse mode output

If TIM1 is configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can can be frozen in debug mode.

Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers by the Timer Link feature for synchronization or event chaining.

TIM1 supports the DMA function.

## 2.16.2. General-purpose timers

#### 2.16.2.1. TIM2/TIM3

The general-purpose timers TIM2/TIM3 are consist of 32/16-bit auto-reload counters and a 32/16-bit prescaler. There are four independent channels each for input capture/output compare, PWM or one-pulse mode output.

- They can work with the TIM1 by the Timer Link.
- TIM2/TIM3 supports DMA function.
- This timer is capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.
- The counter can be frozen in debug mode.

#### 2.16.2.2. TIM14

- The general-purpose timer (TIM14) is consist of a 16-bit auto-reload counter driven by a programmable prescaler.
- TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output.
- The counter can be frozen in debug mode.

#### 2.16.2.3. TIM15/TIM16/TIM17

- The general-purpose timer (TIM15, TIM16 and TIM17) is consist of a 16-bit auto-reload counter driven by a programmable prescaler.
- TIM16/TIM17 features one single channel for input capture/output compare, PWM or one-pulse mode output.
- TIM15 features two single channel for input capture/output compare, PWM or one-pulse mode output.
- TIM15/TIM16/TIM17 have complementary outputs with dead time.
- TIM15/TIM16/TIM17 supports DMA function.
- The counter can be frozen in debug mode.

#### 2.16.3. Basic timers (TIM6/TIM7)

- The basic timer (TIM6/TIM7) is consist of a 16-bit auto-reload upcounter driven by their programmable prescaler respectively.
- Synchronization circuit to trigger DAC.
- Generate interrupt/DMA request on update event (counter overflow).

## 2.16.4. Low power timer (LPTIM)

- LPTIM is a 16 -bit upcounter with a 3-bit prescaler and only support a single count.
- LPTIM can be configured as a stop mode wake-up source.
- The counter can be frozen in debug mode.

## 2.16.5. Independent watchdog (IWDG)

Independent watchdog (IWDG) is integrated in the chip, and this module has the characteristics of high-security level, accurate timing and flexible use. IWDG finds and resolves functional confusion due to software failure and triggers a system reset when the counter reaches the specified timeout value.

- The IWDG is clocked by LSI, so even if the main clock fails, it can keep working.
- IWDG is the best suited for applications that require the watchdog as a standalone process outside of the main application and do not have high timing accuracy constraints.
- Controlling of option byte can enable IWDG hardware mode.
- IWDG is the wake-up source of stop mode, which wakes up stop mode by reset.
- The counter can be frozen in debug mode.

#### 2.16.6. System window watchdog (WWDG)

The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability, and the counter can be frozen in debug mode.

#### 2.16.7. SysTick timer

SysTick timer is dedicated to real-time operating systems, but could also be used as a standard downcounter.

SysTick Features:

- 24-bit down counter
- Auto-reload capability
- Maskable system interrupt generation when the counter reaches 0

## 2.17. Real-time clock (RTC)

The real-time clock is an independent counter. It has a set of continuous counting counters, which can provide a clock calendar function under the corresponding software configuration. Modifying the value of the counter can reset the current time and date of the system.

- RTC is a 32-bit programmable counter with a prescale factor of up to 2<sup>20</sup> bits.
- The RTC counter clock source can be LSE/LSI and the stop wake-up source.
- RTC can generate alarm interrupt, second interrupt and overflow interrupt (maskable).

- RTC supports clock calibration.
- RTC can be frozen in debug mode.

## 2.18. Cyclic redundancy check cell(CRC)

CRC computing unit is based on a fixed generation polynomial to obtain 32-bit CRC computing results. In other applications, CRC technology is mainly used to verify the correctness and integrity of data transmission or data storage. CRC cell contains one 32-bit data register:

- When writing to this register, as an input register, you can enter new data to perform CRC calculations.
- When the register is read, the result of the last CRC calculation is returned.
- Each time a data register is written, the result of the calculation is a combination of the previous CRC calculation and the new calculation (CRC calculation is performed on the entire 32-bit word rather than byte by byte).
- You can RESET register CRC\_DR to 0xFFFF by setting the reset bit of register CRC\_CR. This operation does not affect the data in register CRC\_IDR.
- The initial CRC value can be configured.

## 2.19. Clock check system (CTC)

The clock calibration controller (CTC) uses hardware to automatically calibrate the RC crystal oscillator (HSI) when the internal configuration is 16 MHz, and uses the PLL (48 M) after 3 times the frequency as the clock source of the USBD module. The CTC module calibrates the HSI clock frequency based on an external high-precision reference signal source, and adjusts the calibration value automatically or manually to obtain an accurate PLL 48 M clock.

The CTC module performs the following functions:

- Three external reference sources: GPIO, LSE clock, USBD\_SOF.
- Provide software reference synchronization pulse.
- Hardware calibration automatically, no software operation.
- 16 bits calibration counter with reference source capture and overload capabilities.
- 8 bits clock calibration base value for frequency evaluation and automatic calibration.
- Flag bits and interrupts that indicate the state of clock calibration: calibration success state (CKOKIF), Warning state (CKWARNIF), and error state (ERRIF).

## 2.20. System configuration controller (SYSCFG)

The SYSCFG module provides the following functions:

- The filtering function on the IO pin of the \_I<sup>2</sup>C type was enabled or disabled
- Enable or disable filtering on all I/O pins
- Remap trigger sources for some Dmas to different DMA channels
- Remap memory at the beginning of the code interval (Boot)
- Manages the TIMERs ETR or brake input

## 2.21. Debug support (DBG)

The MCU DBG module assists the debugger with the following functions:

- Support sleep mode, stop mode and standby mode
- When the CPU enters the HALT mode, the control timer or watchdog stops counting or continues counting
- Block I<sup>2</sup>C1 and I<sup>2</sup>C2 SMBUS timeouts when the CPU is in HALT mode
- Assign tracking pins

The MCUDBG register also provides chip ID encoding. This ID encoding can be accessed by a JTAG or SW debug interface, or by a user program.

# 2.22. Inter-integrated circuit interface (I<sup>2</sup>C)

I<sup>2</sup>C (inter-integrated circuit) bus interface connects the microcontroller and the serial I<sup>2</sup>C bus. It provides multi-master capability and controls all I<sup>2</sup>C bus specific sequences, protocols, arbitration and timing. Standard mode (Sm) and fast mode (Fm) are supported.

#### I<sup>2</sup>C Features:

- Two I<sup>2</sup>C Interface, support slave and master mode
- Multi-host function : can be master or slave
- Support different communication speeds
  - Standard Mode (Sm): Up to 100 kHz
  - Fast Mode (Fm): up to 400 kHz
- As master
  - Generate Clock
  - Generation of Start and Stop
- As slave
  - Programmable I<sup>2</sup>C address detection
  - Dual-address capability that responds to two secondary addresses
  - Discovery of the Stop bit
- 7-bit/10-bit addressing mode
- General call
- Status flag
  - Transmit/receive mode flags
  - Byte transfer complete flag
  - I<sup>2</sup>C busy flag bit
- Error flag
  - Master a rbitration loss
  - ACK failure after address/data transfer
  - Start/Stop error
  - Overrun/Underrun (clock stretching function disable)
- Optional clock stretching
- Single-byte buffer with DMA capability

- Software reset
- Analog noise filter function
- Support SMBus

# 2.23. Universal synchronous/asynchronous receiver transmitter (USART)

PY32F071 contains 4 USARTs, supports ISO7816, LIN, IrDA.

The USARTs provide a flexible method for full-duplex data exchange with external devices using the industry-standard NRZ asynchronous serial data format. The USART utilizes a fractional baudrate generator to provide a wide range of baudrate options.

It supports simultaneous one-way communication and half-duplex single-wire communication, and it also allows multi-processor communication.

Automatic baudrate detection is supported.

High-speed data communication can be achieved by using the DMA method of the multi-buffer configuration.

#### **USARTs** features:

- Full-duplex asynchronous communication
- NRZ standard format
- Configurable 16 times or 8 times oversampling for increased flexibility in speed and clock tolerance
- Programmable baudrate shared by transmit and receive, up to 4.5 Mbit/s
- Automatic baudrate detection
- Programmable data length of 8 or 9 bits
- Configurable stop bits (0.5,1,1 or 2 bits)
- Synchronous mode and clock output function for synchronous communication
- Single-wire half-duplex communication
- Independent transmit and receive enable bits
- Hardware flow control
- Receive/transmit bytes by DMA buffer
- Detection flag
  - Receive full buffer
  - Send empty buffer
  - End of transmission
- Parity control
  - Send check digit
  - Check the received data
- Flagged interrupt sources
  - CTS change
  - Send empty register
  - Send completed
  - Receive full data register

- Bus idle detected
- Overflow error
- Frame error
- Noise operation
- Error detection
- Multiprocessor communication
  - If the address does not match, enter silent mode
- Wake-up from silent mode: by idle detection and address flag detection

## 2.24. Serial peripheral interface (SPI)

PY32F071 contains two SPIs. SPIs allow the chip to communicate with external devices in half-duplex, full-duplex, and simplex synchronous serial communication. This interface can be configured in master mode and provides the communication clock (SCK) for external slave devices. The interface can also work in a multi-master configuration.

The SPI features are as follows:

- Master or slave mode
- 3-wire full-duplex simultaneous transmission
- 2-wire half-duplex synchronous transmission (with bidirectional data line)
- 2-wire simplex synchronous transmission (no bidirectional data line)
- 8-bit or 16-bit transmission frame selection
- Support multi-master mode
- 8 master mode baud rate prescale factors (max f<sub>PCLK</sub>/2)
- Slave mode frequency (max fpclk/4)
- Both master and slave modes can be managed by software or hardware NSS: dynamic change of master/slave operating mode
- Programmable clock polarity and phase
- Programmable data order, MSB first or LSB first
- Dedicated transmit and receive flags that can trigger interrupts
- SPI bus busy status flag
- Motorola mode
- Interrupt-causing master mode faults, overloads
- Two 32-bit Rx and Tx FIFOs with DMA capability

## 2.25. USB2.0 full-speed module

PY32F071 contains 1 USB 2.0 full speed module. USB peripheral implements the interface between USB2.0 full speed bus and APB1 bus. Support USB suspend/restore operation, can stop the device clock to achieve low power consumption. The main features are as follows:

- Comply with the technical specifications of USB 2.0 full speed devices
- It can be configured with 1 to 6 USB endpoints
- CRC(cyclic redundancy check) generation/check, reverse non-return to zero (NRZI) encoding/decoding and bit filling

- Support control transmission/synchronous transmission/batch transmission/interrupt transmission
- Supports a dual buffer mechanism for batch/synchronous endpoints
- USB suspend and restore operations are supported
- Frame lock clock pulse generation
- Dedicated 1024-byte packet cache storage

# 2.26. Serial wire debug (SWD)

The ARM SWD interface allows serial debugging tools to be connected to the PY32F071

# 3. Pin Configuration



Figure 3-1 LQFP64 PY32F071R1xT6 Pinout1(Top view)



Figure 3-2 QFN64 PY32F071R1xU6 Pinout1(Top view)

|   | А    | В    | С    | D    | E    | F    | G    | Н    |  |
|---|------|------|------|------|------|------|------|------|--|
| 1 | PA8  | PA13 | PF7  | PB3  | PB5  | PF8  | PB8  | PF9  |  |
| 2 | PA9  | VSS  | PC11 | PC12 | PB7  | VSS  | PB9  | PC13 |  |
| 3 | PA11 | PA12 | vcc  | PB4  | PB6  | vcc  | PC14 | PC15 |  |
| 4 | PC9  | PA10 | PA14 | PA15 | PC10 | PF2  | PF1  | PF0  |  |
| 5 | PC8  | PC7  | PB10 | PC4  | PC1  | VSSA | PC3  | PC0  |  |
| 6 | PC6  | PB13 | PB11 | PB0  | PA0  | PA2  | VCCA | PC2  |  |
| 7 | PB15 | VCC  | VSS  | PB2  | PA7  | vcc  | VSS  | PA1  |  |
| 8 | PB14 | PB12 | PB1  | PC5  | PA6  | PA5  | PA4  | PA3  |  |
|   |      |      |      |      |      |      |      |      |  |

Figure 3-3 CSP64 PY32F071R1xY6 Pinout1(Top view)



Figure 3-4 QFN56 PY32F071P1xU6 Pinout1(Top view)



Figure 3-5 LQFP48 PY32F071C1xTx Pinout1(Top view)



Figure 3-6 QFN48 PY32F071C1xU6 Pinout1(Top view)



Figure 3-7 QFN32(5\*5) PY32F071K1xU6 Pinout1(Top view)

Table 3-1 Pin Definition Terminology and Symbols

|          | Name                 | Symbol | Definition                                                                                |  |  |  |
|----------|----------------------|--------|-------------------------------------------------------------------------------------------|--|--|--|
|          |                      | S      | Supply pin                                                                                |  |  |  |
|          | Direction o          | G      | Ground pin                                                                                |  |  |  |
|          | Pin type             | I      | Input-only pin                                                                            |  |  |  |
|          |                      | I/O    | Input/output pin                                                                          |  |  |  |
|          |                      | COM    | Normal 5V I/O with analog input and output function                                       |  |  |  |
|          | /O atmostra          | RST    | Reset pin, with internal weak pull-up resistor, without analog input and output function  |  |  |  |
| 1/       | O structure          | COM_F  | I/O, I <sup>2</sup> C Fm+ capable with analog input and output function                   |  |  |  |
|          |                      | COM_U  | GPIO 5V tolerant with USB PHY function                                                    |  |  |  |
|          | Notes                |        | Unless otherwise specified, all ports are used as floating inputs between and after reset |  |  |  |
| Pin      | Alternate functions  | -      | Function selected by GPIOx_AFR register                                                   |  |  |  |
| function | Additional functions | -      | Directly selected or enabled through peripheral registers                                 |  |  |  |

Table 3-2 Pin definition

|           |          |           |          |          |          |            | Table                | e 3-2 Pin     | definition         |       |                                 |                      |  |
|-----------|----------|-----------|----------|----------|----------|------------|----------------------|---------------|--------------------|-------|---------------------------------|----------------------|--|
|           |          | Р         | ackag    | е        |          |            |                      |               |                    |       | Pin functi                      | ons                  |  |
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1   | Reset                | Ports<br>Type | Ports<br>structure | Notes | Alternate functions             | Additional functions |  |
| 1         | H1       | 1         | 1        | -        | 1        |            | PF9                  | I/O           | COM                |       | -                               | -                    |  |
| 2         | H2       | 2         | 2        | 4        | 2        |            | PC13                 | I/O           | COM                |       | SPI1_SCK/I <sup>2</sup> S1_CK   |                      |  |
|           | П        | 2         | 2        | 1        | 2        |            | PCIS                 | 1/0           | COM                |       | TIM1_BKIN                       | -                    |  |
| 3         | G3       | 3         | 3        | 2        | 3        | 1          | PC14                 | I/O           | COM                |       | TIM1_BKIN2                      | OSC32_IN             |  |
| 4         | Н3       | 4         | 4        | 3        | 4        | 2          | PC15                 | I/O           | COM                |       | TIM15_BKIN                      | OSC32_OUT            |  |
|           |          |           |          |          |          |            |                      |               |                    |       | CTC_SYNC                        |                      |  |
| 5         | H4       | 5         | 5        | 4        | 5        | _          | PF0-OSC_IN           | I/O           | СОМ                |       | USART2_TX                       | OSC_IN               |  |
| 3         | 1 14     | 3         | 5        | 4        | 3        | _          | FF0-03C_IN           | 1/0           | COIVI              |       | TIM1_BKIN                       |                      |  |
|           |          |           |          |          |          |            |                      |               |                    |       | TIM14_CH1                       |                      |  |
|           |          |           |          |          |          |            |                      |               |                    |       | USART2_RX                       |                      |  |
| 6         | G4       | 6         | 6        | 5        | 6        | -          | PF1-OSC_OUT          | I/O           | COM                |       | TIM1_CH1N                       | OSC_OUT              |  |
|           |          |           |          |          |          |            |                      |               |                    |       | TIM15_CH1N                      |                      |  |
|           |          |           |          |          |          |            |                      |               |                    |       | TIM1_CH2                        |                      |  |
| 7         | F4       | 7         | 7        | 6        | 7        | 3          | PF2-NRST             | I/O           | RST                | (1)   | EVENTOUT                        | -                    |  |
|           |          |           |          |          |          |            |                      |               |                    |       | MCO                             |                      |  |
|           |          |           |          |          |          |            |                      |               |                    |       | EVENTOUT                        | ADC IN10,            |  |
| 8         | H5       | _         | 8        | 7        | _        | _          | PC0                  | I/O           | СОМ                |       | SPI1_MISO/I <sup>2</sup> S1_MCK | COMP1_INP0,          |  |
|           | 110      |           | O        | ,        |          | _          | 100                  | 1/0           | COIVI              |       | USART2_CTS                      | COMP2_INN0,<br>SEG27 |  |
|           |          |           |          |          |          |            |                      |               |                    |       | USART3_RTS                      | SEG21                |  |
|           |          |           |          |          |          |            |                      |               |                    |       | EVENTOUT                        | ADC_IN11,            |  |
| 9         | E5       | _         | 9        | 8        |          | _          | PC1                  | I/O           | СОМ                |       | SPI1_MOSI/I <sup>2</sup> S1_SD  | COMP1_INP1,          |  |
|           |          |           | 1,0      | JOIVI    |          | USART2_RTS | COMP2_INN1,<br>SEG26 |               |                    |       |                                 |                      |  |
|           |          |           |          |          |          |            |                      |               |                    |       | USART3_CTS                      | JEG20                |  |

|           |          | Р         | ackag    | е        |          |          |                  |               |                    |       | Pin function                    | ons                                                            |                            |
|-----------|----------|-----------|----------|----------|----------|----------|------------------|---------------|--------------------|-------|---------------------------------|----------------------------------------------------------------|----------------------------|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset            | Ports<br>Type | Ports<br>structure | Notes | Alternate functions             | Additional functions                                           |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | TIM15_CH1                       |                                                                |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | EVENTOUT                        |                                                                |                            |
|           |          |           |          |          |          |          |                  | I/O           |                    |       | SPI2_MISO/I <sup>2</sup> S2_MCK | ADC_IN12,                                                      |                            |
| 10        | H6       | -         | 10       | 9        | -        | -        | PC2              |               | COM                |       | USART3_TX                       | COMP1_INP2,<br>COMP2_INN2,<br>SEG25                            |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | USART3_RX                       |                                                                |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | TIM15_CH2                       |                                                                |                            |
|           |          |           |          |          |          |          |                  | I/O           |                    |       | EVENTOUT                        | ADC IN13,                                                      |                            |
| 11        | G5       | _         | 11       | 10       | _        | _        | PC3              |               | СОМ                |       | SPI2_MOSI/I <sup>2</sup> S2_SD  | COMP1_INP3,<br>COMP2_INN3,<br>SEG24                            |                            |
| "         | GS       | _         | 11       |          | _        | -        |                  |               |                    |       | USART3_RX                       |                                                                |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | USART3_TX                       |                                                                |                            |
| 12        | F5       | 8         | 12       | -        | 8        | 4        | Vssa             | G             |                    |       | Ground                          |                                                                |                            |
| 13        | G6       | 9         | 13       | 11       | 9        | 5        | V <sub>CCA</sub> | S             |                    |       | Analog power supply             |                                                                |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | USART2_CTS                      | ADC_IN0,<br>COMP1_INP4,                                        |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | TIM2_CH1_ETR                    |                                                                |                            |
| 14        | E6       | 10        | 10       | 14       | 12       | 10       | 6                | PA0           | I/O                | COM   |                                 | USART4_TX                                                      | COMP1_INN0,<br>COMP2_INP0, |
|           |          |           |          |          |          |          |                  |               |                    |       | COMP1_OUT                       | COMP2_INN4,                                                    |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | SPI2_SCK                        | SEG23                                                          |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | EVENTOUT                        |                                                                |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | USART2_RTS                      | ADC_IN1, COMP1_INP5, COMP1_INN1, COMP2_INP1, COMP2_INN5, SEG22 |                            |
|           |          | 11        |          |          |          |          |                  |               |                    |       | TIM2_CH2                        |                                                                |                            |
| 15        | H7       |           | 15       | 13       | 11       | 7        | PA1              | I/O           | COM                |       | USART4_RX                       |                                                                |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | TIM15_CH1N                      |                                                                |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | I <sup>2</sup> C1_SMBA          |                                                                |                            |
|           |          |           |          |          |          |          |                  |               |                    |       | SPI1_SCK/I <sup>2</sup> S1_CK   |                                                                |                            |

|           |          | Р         | ackag    | е        |          |          |       |               |                    |       | Pin functions                  |                                                       |  |                       |   |
|-----------|----------|-----------|----------|----------|----------|----------|-------|---------------|--------------------|-------|--------------------------------|-------------------------------------------------------|--|-----------------------|---|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset | Ports<br>Type | Ports<br>structure | Notes | Alternate functions            | Additional functions                                  |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_MOSI                      |                                                       |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | TIM15_CH1                      |                                                       |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | USART2_TX                      | ADC_IN2,                                              |  |                       |   |
| 16        | F6       | 12        | 16       | 14       | 12       |          | DAO   | I/O           | СОМ                |       | TIM2_CH3                       | COMP1_INP6,<br>COMP1_INN2,<br>COMP2_INP2,             |  |                       |   |
| 10        | го       | 12        | 10       | 14       | 12       | 8        | PA2   |               |                    |       | COMP2_OUT                      |                                                       |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | SPI1_MOSI/I <sup>2</sup> S1_SD | SEG21                                                 |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_MISO                      |                                                       |  |                       |   |
|           |          |           |          |          |          |          |       | I/O           | СОМ                |       | EVENTOUT                       | ADC_IN3,<br>COMP1_INP7,<br>COMP1_INN3,<br>COMP2_INP3, |  |                       |   |
|           |          |           |          |          |          | 9        | PA3   |               |                    |       | TIM15_CH2                      |                                                       |  |                       |   |
| 17        | H8       | 13        | 17       | 15       | 13       |          |       |               |                    |       | USART2_RX                      |                                                       |  |                       |   |
| ''        | 110      | 13        | 17       |          | 13       |          | PAS   |               |                    |       | TIM2_CH4                       |                                                       |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_MISO                      | SEG20                                                 |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_NSS/I <sup>2</sup> S2_WS  |                                                       |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | )                              |                                                       |  | EVENTOUT              |   |
| 18        | -        | -         | 18       | -        | -        | -        | PF3   | I/O           | COM_F              |       | I <sup>2</sup> C1_SCL          | -                                                     |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C2_SCL          |                                                       |  |                       |   |
| 19        |          | _         | 19       | _        | _        | _        | PF4   | I/O           | COM E              | COM_F | COM E                          | COM E                                                 |  | I <sup>2</sup> C1_SCL | _ |
| 13        | _        | _         | 13       |          | _        | _        | 114   | 1/0           | CON_I              |       | I <sup>2</sup> C2_SCL          | _                                                     |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                       | 1 450 114                                             |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | SPI1_NSS/I <sup>2</sup> S1_WS  | ADC_IN4, DAC_OUT1,                                    |  |                       |   |
| 20        | G8       | 14        | 20       | 16       | 14       | 10       | PA4   | I/O           | СОМ                |       | USART2_CK                      | COMP1_INP8,                                           |  |                       |   |
| 20        |          |           | 20       | 10       | ' '      | 10       | 174   | "/            | COIVI              |       | TIM14_CH1                      | COMP1_INN4,                                           |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_MOSI                      | COMP2_INP4,<br>SEG19                                  |  |                       |   |
|           |          |           |          |          |          |          |       |               |                    |       | USART2_TX                      |                                                       |  |                       |   |

|           |          | Р         | ackag    | е        |          |          |          | Ports<br>Type |                    |       | Pin functions                  |                                                                                               |  |  |
|-----------|----------|-----------|----------|----------|----------|----------|----------|---------------|--------------------|-------|--------------------------------|-----------------------------------------------------------------------------------------------|--|--|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset    |               | Ports<br>structure | Notes | Alternate functions            | Additional functions                                                                          |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | PVD_OUT                        |                                                                                               |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | EVENTOUT                       | ADC_IN5,<br>DAC_OUT2,                                                                         |  |  |
|           | 21 F8 1  |           |          |          | 15       |          |          | I/O           | СОМ                |       | SPI1_SCK/ I <sup>2</sup> S1_CK | COMP1_INP9,<br>COMP1_INN5,<br>COMP2_INP5,<br>COMP3_INP0,<br>COMP3_INN0,<br>SEG18,<br>OPA2_OUT |  |  |
| 21        |          | 15        | 21       | 17       |          | 11       | PA5      |               |                    |       | TIM2_CH1_ETR                   |                                                                                               |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | USART3_TX                      |                                                                                               |  |  |
|           |          |           |          |          |          |          |          | I/O           | СОМ                |       | EVENTOUT                       | ADC_IN6,<br>COMP1 INP10,                                                                      |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | SPI1_MISO/I2S1_MCK             |                                                                                               |  |  |
|           |          |           |          |          | 16       |          |          |               |                    |       | TIM3_CH1                       |                                                                                               |  |  |
| 22        | E8       | 16        | 22       | 18       |          | 12       | PA6      |               |                    | СОМ   | TIM1_BKIN                      | COMP1_INN6,                                                                                   |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | USART3_CTS                     | OPA2_INN,<br>SEG17                                                                            |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | TIM16_CH1                      | SEGII                                                                                         |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | COMP1_OUT                      | 1                                                                                             |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | EVENTOUT                       |                                                                                               |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | SPI1_MOSI/I <sup>2</sup> S1_SD | ADC_IN7,                                                                                      |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | TIM3_CH2                       | COMP1_INP11,                                                                                  |  |  |
| 23        | E7       | 17        | 23       | 19       | 17       | 13       | PA7      | I/O           | СОМ                |       | TIM1_CH1N                      | COMP1_INN7, OPA2_INP, SEG16                                                                   |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | TIM14_CH1                      |                                                                                               |  |  |
|           |          |           |          |          |          |          | <b>7</b> |               |                    |       | TIM17_CH1                      |                                                                                               |  |  |
|           |          |           |          |          |          |          |          |               |                    |       | COMP2_OUT                      |                                                                                               |  |  |
| 24        | D5       |           | 24       | 20       |          | _        | PC4      | I/O           | СОМ                |       | EVENTOUT                       | ADC_IN14,                                                                                     |  |  |
|           |          |           | <b>4</b> | 20       |          | _        |          | 1/0           | COM                |       | USART3_TX                      | COMP1_INN8,                                                                                   |  |  |

|           |          | Р         | ackag    | е        |          |          |       |               |                    | Notes | Pin functions                  |                                     |             |  |
|-----------|----------|-----------|----------|----------|----------|----------|-------|---------------|--------------------|-------|--------------------------------|-------------------------------------|-------------|--|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset | Ports<br>Type | Ports<br>structure |       | Alternate functions            | Additional functions                |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | COMP3_OUT                      | SEG15                               |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | SPI1_NSS/I <sup>2</sup> S1_WS  |                                     |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_TX                      |                                     |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | TIM2_CH1_ETR                   |                                     |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | IR_OUT                         |                                     |             |  |
|           |          | _         |          |          |          |          | PC5   | I/O           | СОМ                |       | USART3_RX                      | ADC_IN15,<br>COMP1_INN9,<br>SEG14   |             |  |
| 25        | D8       |           | 25       | 21       | _        | _        |       |               |                    |       | SPI1_MOSI/I <sup>2</sup> S1_SD |                                     |             |  |
| 25        | Do       | -         | 20       | 21       | -        | _        |       |               |                    |       | USART1_RX                      |                                     |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | TIM2_CH2                       |                                     |             |  |
|           |          |           |          |          |          |          | PB0   | I/O           |                    |       | EVENTOUT                       |                                     |             |  |
|           |          |           |          |          |          | 14       |       |               | СОМ                | СОМ   | TIM3_CH3                       |                                     |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | TIM1_CH2N                      | ADC_IN8,                            |             |  |
| 26        | D6       | 18        | 26       | 22       | 18       |          |       |               |                    |       | USART3_CK                      | COMP2_INN6,                         |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | COMP1_OUT                      | SEG13                               |             |  |
|           |          |           |          |          | Ì        |          |       |               |                    |       | SPI1_NSS/I <sup>2</sup> S1_WS  |                                     |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_RX                      |                                     |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                       | ABC 1112                            |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | TIM14_CH1                      | ADC_IN9,<br>COMP2_INP6,             |             |  |
| 27        | C7       | 19        | 27       | 23       | 19       | 15       | PB1   | I/O           | СОМ                |       | TIM3_CH4                       | COMP2_INN7,                         |             |  |
|           |          | 10        | 21       | 20       | 13       | 13       | PBI   | 1/0           | OOW                |       | TIM1_CH3N                      | COMP3_INP1,<br>COMP3_INN1,<br>SEG12 |             |  |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_RTS                     |                                     |             |  |
|           |          |           |          |          |          |          |       |               |                    |       |                                | COMP3_OUT                           | 02012       |  |
| 28        | D7       | 20        | 28       | 24       | 20       | _        | PB2   | I/O           | СОМ                |       | EVENTOUT                       | COMP2_INP7,                         |             |  |
| 20        | 28 D/    | 20        | 20       | 20       | 47       | 20       | _     | 1 02          | "0                 | JOIVI |                                | SPI2_MISO                           | COMP2_INN8, |  |

|           |          | Р         | ackag    | е        |          |          |       |               |                    |       | Pin function                  | ons                        |
|-----------|----------|-----------|----------|----------|----------|----------|-------|---------------|--------------------|-------|-------------------------------|----------------------------|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset | Ports<br>Type | Ports<br>structure | Notes | Alternate functions           | Additional functions       |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_TX                     | SEG11                      |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C2_SCL         |                            |
|           |          |           |          |          |          |          |       |               |                    |       | TIM2_CH3                      |                            |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_TX                     |                            |
| 29        | C5       | 21        | 29       | 25       | 21       | -        | PB10  | I/O           | COM_F              |       | SPI2_SCK/I <sup>2</sup> S2_CK | COMP2_INP8,<br>SEG10       |
|           |          |           |          |          |          |          |       |               |                    |       | COMP1_OUT                     | 32.010                     |
|           |          |           |          |          |          |          |       |               |                    |       | USART2_RTS                    |                            |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C1_SCL         |                            |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                      |                            |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C2_SDA         |                            |
|           |          |           |          |          |          |          |       |               |                    |       | TIM2_CH4                      | ]                          |
| 30        | C6       | 22        | 30       | 26       | 22       |          | PB11  | 1/0           | COM_F              |       | USART3_RX                     | COMP3_INP8,<br>COMP3_INN4, |
| 30        | Co       | 22        | 30       | 20       | 22       | -        | PDII  | 1/0           | CON_F              |       | COMP2_OUT                     | SEG9                       |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_MOSI                     |                            |
|           |          |           |          |          |          |          |       |               |                    |       | USART2_CTS                    |                            |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C1_SDA         |                            |
| 31        | B2       | 23        | 31       | -        | 23       | 16       | Vss   | G             |                    |       | Ground                        |                            |
| 32        | В7       | 24        | 32       | 27       | 24       | 17       | Vcc   | S             |                    |       | Digital power                 | supply                     |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                      |                            |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_NSS/I <sup>2</sup> S2_WS | COMP2_INP9,                |
| 33        | В8       | 25        | 33       | 28       | 25       | -        | PB12  | I/O           | COM                |       | TIM1_BKIN                     | OPA3_INN,                  |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_CK                     | SEG8                       |
|           |          |           |          |          |          |          |       |               |                    |       | TIM15_BKIN                    |                            |
| 34        | В6       | 26        | 34       | 29       | 26       | -        | PB13  | I/O           | COM_F              |       | EVENTOUT                      | COMP2_INP10,               |

|           |          | Р         | ackag    | е        |          |          |       |               |                    |       | Pin function                    | ons                         |
|-----------|----------|-----------|----------|----------|----------|----------|-------|---------------|--------------------|-------|---------------------------------|-----------------------------|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset | Ports<br>Type | Ports<br>structure | Notes | Alternate functions             | Additional functions        |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_SCK/I <sup>2</sup> S2_CK   | OPA3_INP,<br>SEG7           |
|           |          |           |          |          |          |          |       |               |                    |       | TIM1_CH1N                       | SEG7                        |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_CTS                      | 1                           |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C2_SCL           |                             |
|           |          |           |          |          |          |          |       |               |                    |       | MCO                             |                             |
|           |          |           |          |          |          |          |       |               | <b>*</b> ( )       |       | TIM15_CH1N                      |                             |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C1_SCL           |                             |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                        |                             |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_MISO/I <sup>2</sup> S2_MCK | COMPO INIDAA                |
|           |          |           |          |          |          |          |       |               |                    |       | TIM15_CH1                       | COMP2_INP11,<br>COMP3_INP9, |
| 35        | A8       | 27        | 35       | 30       | 27       | -        | PB14  | I/O           | COM_F              |       | TIM1_CH2N                       | COMP3_INN5                  |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_RTS                      | OPA3_OUT<br>SEG6            |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C2_SDA           |                             |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C1_SDA           |                             |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                        |                             |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_MOSI/I <sup>2</sup> S2_SD  |                             |
| 36        | A7       | 28        | 36       | 31       | 28       | -        | PB15  | I/O           | COM                |       | TIM15_CH2                       | SEG5                        |
|           |          |           |          |          |          |          |       |               |                    |       | TIM1_CH3N                       |                             |
|           |          |           |          |          |          |          |       |               |                    |       | TIM15_CH1N                      |                             |
|           |          |           |          |          |          |          |       |               |                    |       | TIM3_CH1                        | ]                           |
| 37        | A6       | _         | 37       | 32       | -        | -        | PC6   | I/O           | СОМ                |       | SPI2_SCK/I <sup>2</sup> S2_CK   | SEG4                        |
| "         | ٨٥       |           | 01       | 52       |          |          | 1 00  | "0            | COIVI              |       | USART4_RX                       |                             |
|           |          |           |          |          |          | <i>y</i> |       |               |                    |       | TIM2_CH3                        |                             |
| 38        | B5       | -         | 38       | 33       | -        | -        | PC7   | I/O           | COM                |       | TIM3_CH2                        | COMP3_INP13,                |

|           |            | Р         | ackag    | е        |          |          |       |               |                    |       | Pin function                   | ons                  |
|-----------|------------|-----------|----------|----------|----------|----------|-------|---------------|--------------------|-------|--------------------------------|----------------------|
| LQFP64 R1 | CSP64 R1   | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset | Ports<br>Type | Ports<br>structure | Notes | Alternate functions            | Additional functions |
|           |            |           |          |          |          |          |       |               |                    |       | SPI2_MISO/I2S2_MCK             | COMP3_INN8<br>SEG3   |
|           |            |           |          |          |          |          |       |               |                    |       | USART4_TX                      | SEG3                 |
|           |            |           |          |          |          |          |       |               |                    |       | TIM2_CH4                       | 1                    |
|           |            |           |          |          |          |          |       |               |                    |       | TIM3_CH3                       |                      |
| 39        | Λ <i>E</i> |           | 39       | 34       |          |          | PC8   | I/O           | СОМ                |       | SPI2_MOSI/I <sup>2</sup> S2_SD | SEG2                 |
| 39        | A5         | -         | 39       | 34       | -        | -        | PC0   | 1/0           | COM                |       | USART4_CTS                     | SEG2                 |
|           |            |           |          |          |          |          |       |               |                    |       | TIM1_CH1                       |                      |
|           |            |           |          |          |          |          |       |               |                    |       | TIM3_CH4                       |                      |
|           |            |           |          |          |          |          |       |               |                    |       | SPI2_NSS/I <sup>2</sup> S2_WS  |                      |
| 40        | A4         | -         | 40       | 35       | -        | -        | PC9   | I/O           | COM                |       | I <sup>2</sup> S1_CKIN         | SEG1                 |
|           |            |           |          |          |          |          |       |               |                    |       | USART4_RTS                     |                      |
|           |            |           |          |          |          |          |       |               |                    |       | TIM1_CH2                       |                      |
|           |            |           |          |          |          |          |       |               |                    |       | EVENTOUT                       |                      |
|           |            |           |          |          |          |          |       |               |                    |       | MCO                            |                      |
|           |            |           |          |          |          |          |       |               |                    |       | USART1_CK                      | 0500                 |
| 41        | A1         | 29        | 41       | 36       | 29       | 18       | PA8   | I/O           | COM                |       | TIM1_CH1                       | SEG0,<br>OPA1_OUT    |
|           |            |           |          |          |          |          |       |               |                    |       | CTC_SYNC                       | ]                    |
|           |            |           |          |          |          |          |       |               |                    |       | SPI2_NSS                       |                      |
|           |            |           |          |          |          |          |       |               |                    |       | USART1_TX                      |                      |
|           |            |           |          |          |          |          |       |               |                    |       | EVENTOUT                       |                      |
|           |            |           |          |          |          |          |       |               |                    |       | TIM15_BKIN                     | COM0                 |
| 42        | A2         | 30        | 42       | 37       | 30       | 19       | PA9   | I/O           | COM_F              |       | USART1_TX                      | OPA1_INP             |
|           |            |           |          |          |          |          |       |               |                    |       | TIM1_CH2                       | ]                    |
|           |            |           |          |          |          |          |       |               |                    |       | I2C1_SCL                       |                      |

|           |          | Р         | ackag    | е        |          |          |       |               |                    |       | Pin function                    | ons                  |
|-----------|----------|-----------|----------|----------|----------|----------|-------|---------------|--------------------|-------|---------------------------------|----------------------|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset | Ports<br>Type | Ports<br>structure | Notes | Alternate functions             | Additional functions |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_MISO                       |                      |
|           |          |           |          |          |          |          |       |               |                    |       | MCO                             |                      |
|           |          |           |          |          |          |          |       |               |                    |       | l <sup>2</sup> C2_SCL           |                      |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                        |                      |
|           |          |           |          |          |          |          |       |               |                    |       | TIM17_BKIN                      |                      |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_RX                       | 00044                |
| 43        | B4       | 31        | 43       | 38       | 31       | 20       | PA10  | I/O           | COM_F              |       | TIM1_CH3                        | COM1<br>OPA1_INN     |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C1_SDA           |                      |
|           |          |           |          |          |          |          |       |               |                    |       | SPI2_MOSI                       |                      |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C2_SDA           |                      |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                        |                      |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_CTS                      |                      |
| 44        | A3       | 32        | 44       | 39       | 32       | 21       | PA11  | I/O           | COM_U              |       | TIM1_CH4                        | USB_DM               |
| 44        | AS       | 32        | 44       | 39       | 32       | 21       | PAII  | 1/0           | COM_U              |       | COMP1_OUT                       | COM2                 |
|           |          |           |          |          |          |          |       |               |                    |       | SPI1_MISO/I <sup>2</sup> S1_MCK |                      |
|           |          |           |          |          |          |          |       |               |                    |       | TIM1_BKIN2                      |                      |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                        |                      |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_RTS                      |                      |
| 45        | Da       | 33        | 45       | 40       | 22       | 22       | PA12  | I/O           | COM                |       | TIM1_ETR                        | USB_DP               |
| 45        | В3       | 33        | 45       | 40       | 33       | 22       | PAIZ  | 1/0           | COM_U              |       | COMP2_OUT                       | COM3                 |
|           |          |           |          |          |          |          |       |               |                    |       | SPI1_MOSI/I <sup>2</sup> S1_SD  | ]                    |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> S1_CKIN          | ]                    |
| 40        | D4       | 2.4       | 40       | 44       | 24       | 00       | DA40  | 1/0           | 0014               | (0)   | EVENTOUT                        |                      |
| 46        | B1       | 34        | 46       | 41       | 34       | 23       | PA13  | I/O           | COM                | (2)   | SWDIO                           | _                    |

|           |          | Р         | ackag    | е        |          |          |       |               |                    |       | Pin function                  | ons                  |
|-----------|----------|-----------|----------|----------|----------|----------|-------|---------------|--------------------|-------|-------------------------------|----------------------|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset | Ports<br>Type | Ports<br>structure | Notes | Alternate functions           | Additional functions |
|           |          |           |          |          |          |          |       |               |                    |       | IR_OUT                        |                      |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_RX                     |                      |
|           |          |           |          |          |          |          |       |               |                    |       | COMP3_OUT                     |                      |
|           |          |           |          |          |          |          |       |               |                    |       | PVD_OUT                       |                      |
| 47        | -        | 35        | 47       | •        | 35       | 24       | PF5   | I/O           | COM                |       | TIM1_BKIN2                    | RTC_OUT              |
| 48        | -        | 36        | 48       | ı        | 36       | -        | PF6   | I/O           | СОМ                |       | USART1_CTS                    | -                    |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                      |                      |
|           |          |           |          |          |          |          |       |               |                    |       | SWCLK                         |                      |
| 49        | C4       | 37        | 49       | 42       | 37       | 25       | PA14  | I/O           | COM                | (2)   | USART2_TX                     | -                    |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_TX                     |                      |
|           |          |           |          |          |          |          |       |               |                    |       | PVD_OUT                       |                      |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                      |                      |
|           |          |           |          |          |          |          |       |               |                    |       | SPI1_NSS/I <sup>2</sup> S1_WS |                      |
| 50        | D4       | 38        | 50       | _        | 38       | _        | PA15  | I/O           | СОМ                |       | USART2_RX                     |                      |
| 30        | D4       | 30        | 30       | _        | 30       | _        | PAID  | 1/0           | COIVI              |       | TIM2_CH1_ETR                  | -                    |
|           |          |           |          |          |          |          |       |               |                    |       | USART4_RTS                    |                      |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_RTS                    |                      |
|           |          |           |          |          |          |          |       |               |                    |       | USART4_TX                     |                      |
| 51        | E4       | -         | 51       | -        | -        | -        | PC10  | I/O           | COM                |       | USART3_TX                     | COM4/SEG39           |
|           |          |           |          |          |          |          |       |               |                    |       | TIM1_CH3                      |                      |
|           |          |           |          |          |          |          |       |               |                    |       | USART4_RX                     |                      |
| 52        | C2       | -         | 52       |          | -        | -        | PC11  | I/O           | COM                |       | USART3_RX                     | COM5/SEG38           |
|           |          |           |          |          |          |          |       |               |                    |       | TIM1_CH4                      |                      |
| 53        | D2       | -         | 53       | -        | -        | -        | PC12  | I/O           | COM                |       | USART4_CK                     | COM6/SEG37           |

|           |          | Р         | ackag    | е        |          |          |       |               |                    |       | Pin functi                      | ons                       |
|-----------|----------|-----------|----------|----------|----------|----------|-------|---------------|--------------------|-------|---------------------------------|---------------------------|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset | Ports<br>Type | Ports<br>structure | Notes | Alternate functions             | Additional functions      |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_CK                       |                           |
|           |          |           |          |          |          |          |       |               |                    |       | TIM14_CH1                       |                           |
|           |          |           |          |          |          |          |       |               |                    |       | TIM3_ETR                        |                           |
| 54        | C1       | -         | 54       | -        | -        | -        | PF7   | I/O           | COM                |       | USART3_RTS                      | COM7/SEG36                |
|           |          |           |          |          |          |          |       |               |                    |       | TIM1_CH1N                       |                           |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                        |                           |
|           |          |           |          |          |          |          |       |               |                    |       | SPI1_SCK/I <sup>2</sup> S1_CK   | COMPO ININO               |
| 55        | D1       | 39        | 55       | -        | 39       | -        | PB3   | I/O           | COM                |       | TIM2_CH2                        | COMP2_INN9<br>SEG35/VLCDH |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_RTS                      |                           |
|           |          |           |          |          |          |          |       |               |                    |       | TIM1_CH2                        |                           |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                        |                           |
|           |          |           |          |          |          |          |       |               |                    |       | SPI1_MISO/I <sup>2</sup> S1_MCK |                           |
|           |          |           |          |          |          |          |       |               |                    |       | TIM3_CH1                        | COMP1_INP12               |
| 56        | D3       | 40        | 56       | -        | 40       | 26       | PB4   | I/O           | COM                |       | USART1_CTS                      | COMP2_INP12               |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_CK                       | SEG34/VLCD3               |
|           |          |           |          |          |          |          |       |               |                    |       | TIM1_CH2N                       |                           |
|           |          |           |          |          |          |          |       |               |                    |       | TIM17_BKIN                      |                           |
|           |          |           |          |          |          |          |       |               |                    |       | SPI1_MOSI/I <sup>2</sup> S1_SD  |                           |
|           |          |           |          |          |          | 4        |       |               |                    |       | TIM3_CH2                        |                           |
|           |          |           |          |          |          |          |       |               |                    |       | TIM16_BKIN                      | COMP1 INP13               |
| 57        | E1       | 41        | 57       | -        | 41       | 27       | PB5   | I/O           | COM                |       | I <sup>2</sup> C1_SMBA          | SEG33/VLCD2               |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_CK                       |                           |
|           |          |           |          |          |          | <i>y</i> |       |               |                    |       | COMP2_OUT                       |                           |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_RTS                      |                           |

|           |          | Р         | ackag    | е        |          |                     |                      |               |                    |       | Pin functi            | ons                         |
|-----------|----------|-----------|----------|----------|----------|---------------------|----------------------|---------------|--------------------|-------|-----------------------|-----------------------------|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1            | Reset                | Ports<br>Type | Ports<br>structure | Notes | Alternate functions   | Additional functions        |
|           |          |           |          |          |          |                     |                      |               |                    |       | USART1_TX             |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | TIM1_CH3N             |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | EVENTOUT              |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | USART1_TX             |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | I <sup>2</sup> C1_SCL |                             |
| 58        | E3       | 42        | 58       | _        | 42       | 28                  | PB6                  | I/O           | COM_F              |       | TIM16_CH1N            | COMP1_INP14,<br>COMP2_INP14 |
| 30        | LS       | 42        | 50       | -        | 42       | 20                  | SPI2_MISO USART3_CTS |               |                    |       |                       | SEG32/VLCD1                 |
|           |          |           |          |          |          | USART3_CTS TIM1_CH3 |                      | USART3_CTS    |                    |       |                       |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | TIM1_CH3              |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | I <sup>2</sup> C2_SCL |                             |
|           |          |           |          |          |          |                     |                      |               | •                  |       | EVENTOUT              |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | USART1_RX             |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | I <sup>2</sup> C1_SDA | D) (D 1)                    |
| 59        | E2       | 43        | 59       | _        | 43       | 29                  | PB7                  | I/O           | COM_F              |       | TIM17_CH1N            | PVD_IN,<br>COMP2_INP15      |
|           |          | .0        | 00       |          | 10       |                     | 127                  | , ,,          | 00111_1            |       | USART4_CTS            | SEG31                       |
|           |          |           |          |          |          |                     |                      |               |                    |       | SPI2_MOSI             |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | I <sup>2</sup> C2_SDA |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | TIM1_CH1              |                             |
| 60        | F1       | 44        | 60       | -        | 44       | 30                  | PF8/BOOT             | I/O           | COM                | (3)   |                       | SEG30                       |
|           |          |           |          |          |          |                     |                      |               |                    |       | EVENTOUT              |                             |
|           |          |           |          |          |          |                     | <b>P</b> 4           |               |                    |       | I <sup>2</sup> C1_SCL | _                           |
| 61        | G1       | 45        | 61       |          | 45       | 31                  | PB8                  | I/O           | COM_F              |       | I <sup>2</sup> C2_SCL | SEG29                       |
|           |          |           |          |          |          | ľ                   |                      |               |                    |       | TIM16_CH1             |                             |
|           |          |           |          |          |          |                     |                      |               |                    |       | SPI2_SCK              |                             |

|           |          | Р         | ackag    | е        |          |          |       |               |                    |       | Pin function                  | ons                  |
|-----------|----------|-----------|----------|----------|----------|----------|-------|---------------|--------------------|-------|-------------------------------|----------------------|
| LQFP64 R1 | CSP64 R1 | LQFP48 C1 | QFN64 R1 | QFN56 P1 | QFN48 C1 | QFN32 K1 | Reset | Ports<br>Type | Ports<br>structure | Notes | Alternate functions           | Additional functions |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_TX                     |                      |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_TX                     |                      |
|           |          |           |          |          |          |          |       |               |                    |       | TIM15_BKIN                    |                      |
|           |          |           |          |          |          |          |       |               |                    |       | TIM1_CH1N                     |                      |
|           |          |           |          |          |          |          |       |               |                    |       | EVENTOUT                      |                      |
|           |          |           |          |          |          |          |       |               |                    |       | IR_OUT                        |                      |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C1_SDA         |                      |
| 62        | G2       | 46        | 62       |          | 46       | 20       | PB9   | 1/0           | COM E              |       | TIM17_CH1                     | SEG28                |
| 02        | G2       | 40        | 62       | -        | 46       | 32       | PB9   | I/O           | COM_F              |       | SPI2_NSS/I <sup>2</sup> S2_WS | SEG28                |
|           |          |           |          |          |          |          |       |               |                    |       | USART1_RX                     |                      |
|           |          |           |          |          |          |          |       |               |                    |       | USART3_RX                     | _                    |
|           |          |           |          |          |          |          |       |               |                    |       | I <sup>2</sup> C2_SDA         |                      |
| 63        | C7       | 47        | 63       | ı        | 47       | -        | Vss   | G             |                    |       | Ground                        |                      |
| 64        | C3       | 48        | 64       | ı        | 48       | -        | Vcc   | S             |                    |       | Digital power                 | supply               |
| -         | F2       | -         | -        | -        | -        | -        | Vss   | G             |                    |       | Ground                        |                      |
|           | F3       | -         | -        | -        | -        | -        | Vcc   | S             |                    |       | Digital power                 | supply               |
| -         | G7       | -         | -        | -        | -        | -        | Vss   | G             |                    |       | Ground                        |                      |
| -         | F7       | -         | -        | -        | -        | -        | Vcc   | S             |                    |       | Digital power                 | supply               |

- 1. Configure by option bytes to choose PF2 or NRST.
- 2. After reset, PA13 and PA14 are configured as SWDIO and SWCLK AF functions, the former has an internal pull-up resistor and the latter has an internal pull-down resistor activated.
- 3. BOOT0 defaults to digital input mode and pull-down is enable.

# 3.1. PortA alternate function mapping

Table 3-3 Port A alternate function mapping

| PortA | AF0                                 | AF1        | AF2          | AF3      | AF4        | AF5        | AF6                    | AF7       | AF8                                | AF9                    | AF10                 | AF11       | AF12    | AF13                  | AF14 | AF15 |
|-------|-------------------------------------|------------|--------------|----------|------------|------------|------------------------|-----------|------------------------------------|------------------------|----------------------|------------|---------|-----------------------|------|------|
| PA0   | -                                   | USART2_CTS | TIM2_CH1_ETR | -        | USART4_TX  | -          | -                      | COMP1_OUT | SPI2_SCK                           | -                      |                      |            | -       | -                     | -    |      |
| PA1   | EVENTOUT                            | USART2_RTS | TIM2_CH2     | -        | USART4_RX  | TIM15_CH1N | I <sup>2</sup> C1_SMBA | -         | SPI1_SCK/<br>I <sup>2</sup> S1_CK  | SPI2_MOSI              | ·                    |            | -       | -                     | -    | •    |
| PA2   | TIM15_CH1                           | USART2_TX  | TIM2_CH3     | -        | -          | -          | -                      | COM2_OUT  | SPI1_MOSI/<br>I <sup>2</sup> S1_SD | SPI2_MISO              |                      | -          | -       | -                     | -    | -    |
| PA3   | TIM15_CH2                           | USART2_RX  | TIM2_CH4     | -        | -          |            | -                      | EVENTOUT  | SPI2_MSIO                          | SPI2_NSS/<br>I²S2_WS   | -                    | -          | -       | -                     | -    | -    |
| PA4   | SPI1_NSS/<br>I <sup>2</sup> S1_WS   | USART2_CK  | -            | -        | TIM14_CH1  | -          | -                      | EVENTOUT  | SPI2_MOSI                          | USART2_TX              | -                    | -          | PVD_OUT | -                     | -    | -    |
| PA5   | SPI1_SCK/<br>I <sup>2</sup> S1_CK   | -          | TIM2_CH1_ETR | -        | -          | -          | -                      | EVENTOUT  |                                    | -                      | USART3_TX            | -          | -       | -                     | -    | -    |
| PA6   | SPI1_MISO/<br>I <sup>2</sup> S1_MCK | TIM3_CH1   | TIM1_BKIN    | -        | USART3_CTS | TIM16_CH1  | EVENTOUT               | COMP1_OUT |                                    | -                      | -                    | -          | -       | -                     | -    | -    |
| PA7   | SPI1_MOSI/<br>I <sup>2</sup> S1_SD  | TIM3_CH2   | TIM1_CH1N    | -        | TIM14_CH1  | TIM17_CH1  | EVENTOUT               | COMP2_OUT | -                                  | -                      | -                    | -          | -       | -                     | -    | -    |
| PA8   | MCO                                 | USART1_CK  | TIM1_CH1     | EVENTOUT | CTC_SYNC   | -          |                        |           | SPI2_NSS                           | -                      | USART1_TX            | -          | -       | -                     | -    | -    |
| PA9   | TIM15_BKIN                          | USART1_TX  | TIM1_CH2     | -        | -          | -          | I <sup>2</sup> C1_SCL  | EVENTOUT  | SPI2_MISO                          | MCO                    | -                    | -          | -       | I <sup>2</sup> C2_SCL | -    | -    |
| PA10  | TIM17_BKIN                          | USART1_RX  | TIM1_CH3     | -        | -          |            | I <sup>2</sup> C1_SDA  | EVENTOUT  | SPI2_MOSI                          | -                      | -                    | -          | -       | I <sup>2</sup> C2SDA  | -    | -    |
| PA11  | EVENTOUT                            | USART1_CTS | TIM1_CH4     | -        | -          |            |                        | COMP1_OUT | SPI1_MISO/                         | -                      | -                    | TIM1_BKIN2 | -       | -                     | -    | -    |
| PA12  | EVENTOUT                            | USART1_RTS | TIM1_ETR     | -        | -          | ·          | -                      | COMP2_OUT | SPI1_MOSI/<br>I <sup>2</sup> S1_SD | I <sup>2</sup> S1_CKIN | -                    | -          | -       | -                     | -    | -    |
| PA13  | SWDIO                               | IROUT      | -            | -        | ·          | -          | -                      | EVENTOUT  | -                                  | USART1_RX              | -                    | COMP3_OUT  | PVD_OUT | -                     | -    | -    |
| PA14  | SWCLK                               | USART2_TX  | -            | -        |            | -          | -                      | EVENTOUT  | -                                  | USART1_TX              | -                    | -          | PVD_OUT | -                     | -    | -    |
| PA15  | SPI1_NSS/<br>I <sup>2</sup> S1_WS   | USART2_RX  | TIM2_CH1_ETR | EVENTOUT | USART4_RTS |            |                        | EVENTOUT  |                                    |                        | USART3_RTS<br>_DE_CK |            |         |                       |      |      |

# 3.2. PortB alternate function mapping

Table 3-4 Port B alternate function mapping

| PortB | AF0                                 | AF1                   | AF2        | AF3                    | AF4        | AF5                               | AF6 | AF7       | AF8                  | AF9        | AF10       | AF11       | AF12 | AF13                  | AF14      | AF15 |
|-------|-------------------------------------|-----------------------|------------|------------------------|------------|-----------------------------------|-----|-----------|----------------------|------------|------------|------------|------|-----------------------|-----------|------|
| PB0   | EVENTOUT                            | TIM3_CH3              | TIM1_CH2N  | -                      | USART3_CK  | -                                 | -   | COMP1_OUT | SPI1_NSS/<br>I²S1_WS | -          | USART3_RX  |            | -    | -                     | -         | -    |
| PB1   | TIM14_CH1                           | TIM3_CH4              | TIM1_CH3N  | -                      | USART3_RTS | -                                 | -   | EVENTOUT  | -                    |            | -          | COMP3_OUT  | -    | -                     | -         | -    |
| PB2   | -                                   | -                     | -          | -                      | -          | -                                 | -   | EVENTOUT  | SPI2_MISO            |            | USART3_TX  |            | -    | -                     | -         | -    |
| PB3   | SPI1_SCK/<br>I²S1_CK                | EVENTOUT              | TIM2_CH2   | -                      | USART1_RTS | -                                 | -   | EVENTOUT  | -                    | ·          |            | TIM1_CH2   | -    | -                     | -         | -    |
| PB4   | SPI1_MISO/<br>I <sup>2</sup> S1_MCK | TIM3_CH1              | EVENTOUT   | -                      | USART1_CTS | TIM17_BKIN                        | -   | -         | -                    |            |            | TIM1_CH2N  | -    | USART1_CK             | -         | -    |
| PB5   | SPI1_MOSI/<br>I <sup>2</sup> S1_SD  | Tim3_CH2              | TIM16_BKIN | I <sup>2</sup> C1_SMBA | USART1_CK  | -                                 | -   | COM2_OUT  |                      | USART1_RTS |            | TIM1_CH3N  | -    | USART1_TX             | -         | -    |
| PB6   | USART1_TX                           | I <sup>2</sup> C1_SCL | TIM16_CH1N | -                      | -          | -                                 | -   | EVENTOUT  | SPI2_MISO            | P          | USART3_CTS | TIM1_CH3   | -    | I <sup>2</sup> C2_SCL | -         | -    |
| PB7   | USART1_RX                           | I <sup>2</sup> C1_SDA | TIM17_CH1N | -                      | USART4_CTS | -                                 | -   | EVENTOUT  | SPI2_MOSI            |            | -          | TIM1_CH1   | -    | I <sup>2</sup> C2_SDA | -         | -    |
| PB8   | -                                   | I <sup>2</sup> C1_SCL | TIM16_CH1  | -                      | -          | -                                 | -   | EVENTOUT  | SPI2_SCK             | USART1_TX  | USART3_TX  | TIM15_BKIN | -    | I <sup>2</sup> C2_SCL | TIM1_CH1N | -    |
| PB9   | IR_OUT                              | I <sup>2</sup> C1_SDA | TIM17_CH1  | EVENTOUT               | -          | SPI2_NSS/<br>I²S2_WS              | -   |           |                      | USART1_RX  | USART3_RX  | -          | -    | I <sup>2</sup> C2_SDA | -         | -    |
| PB10  | -                                   | I <sup>2</sup> C2_SCL | TIM2_CH3   | -                      | USART3_TX  | SPI2_SCK/<br>I <sup>2</sup> S2_CK | -   | COMP1_OUT | -                    | USART2_RTS | -          | -          | -    | l <sup>2</sup> C1_SCL | -         | -    |
| PB11  | EVENTOUT                            | I <sup>2</sup> C2_SDA | TIM2_CH4   | -                      | USART3_RX  |                                   | 1.  | COMP2_OUT | SPI2_MOSI            | USART2_CTS | -          | -          | -    | I <sup>2</sup> C1_SDA | -         | -    |
| PB12  | SPI2_NSS/<br>I <sup>2</sup> S2_WS   | EVENTOUT              | TIM1_BKIN  | -                      | USART3_CK  | TIM15_BKIN                        | -   | <u></u>   | =                    | -          | -          | -          | -    | -                     | -         | -    |
| PB13  | SPI2_SCK/<br>I <sup>2</sup> S2_CK   | -                     | TIM1_CH1N  | -                      | USART3_CTS | I <sup>2</sup> C2_SCL             | ·   | EVENTOUT  | -                    | MCO        | -          | TIM15_CH1N | -    | I <sup>2</sup> C1_SCL | -         | -    |
| PB14  | SPI2_MISO/<br>I <sup>2</sup> S2_MCK | TIM15_CH1             | TIM1_CH2N  | -                      | USART3_RTS | I <sup>2</sup> C2_SDA             | -   | EVENTOUT  | -                    | -          | -          | TIM15_CH1  | -    | I <sup>2</sup> C1_SDA | -         | -    |
| PB15  | SPI2_MOSI/<br>I <sup>2</sup> S2_SD  | TIM15_CH2             | TIM1_CH3N  | TIM15_CH1N             |            | 7                                 | -   | EVENTOUT  | -                    | -          | -          | -          | -    | -                     | -         | -    |

## 3.3. PortC alternate function mapping

Table 3-5 Port C alternate function mapping

| PortC | AF0       | AF1                             | AF2 | AF3 | AF4 | AF5 | AF6 | AF7       | AF8                             | AF9                    | AF10       | AF11         | AF12   | AF13 | AF14 | AF15 |
|-------|-----------|---------------------------------|-----|-----|-----|-----|-----|-----------|---------------------------------|------------------------|------------|--------------|--------|------|------|------|
| PC0   | EVENTOUT  | -                               | -   | -   | -   | -   | -   | -         | SPI1_MISO/I <sup>2</sup> S1_MCK | USART2_CTS             | USART3_RTS | -            | -      | -    | -    | -    |
| PC1   | EVENTOUT  | -                               | -   | -   | -   | -   | -   | -         | SPI1_MOSI/I <sup>2</sup> S1_SD  | USART2_RTS             | USART3_CTS | TIM15_CH1    | -      |      | -    | -    |
| PC2   | EVENTOUT  | SPI2_MISO/I <sup>2</sup> S2_MCK | -   | -   | -   | -   | -   | -         | -                               | USART3_TX              | USART3_RX  | TIM15_CH2    | -      | -    | -    | -    |
| PC3   | EVENTOUT  | SPI2_MOSI/I <sup>2</sup> S2_SD  | -   | -   | -   | -   | -   | -         | -                               | USART3_RX              | USART3_TX  | -            | -      | -    | -    | -    |
| PC4   | EVENTOUT  | USART3_TX                       | -   | -   | -   | -   | -   | COMP3_OUT | SPI1_NSS/I <sup>2</sup> S1_WS   | USART1_TX              | -          | TIM2_CH1_ETR | IR_OUT | -    | -    | -    |
| PC5   | -         | USART3_RX                       | -   | -   | -   | -   | -   | -         | SPI1_MOSI/I <sup>2</sup> S1_SD  | USART1_RX              | -          | TM2_CH2      | -      | -    | -    | -    |
| PC6   | TIM3_CH1  | -                               | -   | -   |     | -   | -   | -         | SPi2_SCK/l <sup>2</sup> S2_CK   | -                      | USART4_RXD | TIM2_CH3     | -      | -    | -    | -    |
| PC7   | TIM3_CH2  | -                               | -   | -   | -   | -   | -   | -         | SPI2_MISO/I <sup>2</sup> S2_MCK |                        | USART4_TX  | TIM2_CH4     | -      | -    | -    | -    |
| PC8   | TIM3_CH3  | -                               | -   | -   | -   | -   | -   | -         | SPI2_MOSI/I <sup>2</sup> S2_SD  | -                      | USART4_CTS | TIM1_CH1     | -      | -    | -    | -    |
| PC9   | TIM3_CH4  | -                               | -   | -   | -   | -   | -   | -         | SPI2_NSS/I <sup>2</sup> S2_WS   | I <sup>2</sup> S1_CKIN | USART4_RTS | TIM1_CH2     | -      | -    | -    | -    |
| PC10  | USART4_TX | USART3_TX                       | -   | -   |     | -   | -   | -         |                                 | -                      | -          | TIM1_CH3     | -      | -    | -    | -    |
| PC11  | USART4_RX | USART3_RX                       | -   | -   | -   | -   | -   | -         |                                 | -                      | -          | TIM1_CH4     | -      | -    | -    | -    |
| PC12  | USART4_CK | USART3_CK                       | -   | -   | -   | -   | -   | -         | -                               | -                      | -          | TIM14_CH1    | -      | -    | -    | -    |
| PC13  | -         | -                               | -   | -   | -   | -   | -   |           | SPI1_SCK/I <sup>2</sup> S1_CK   | -                      | -          | TIM1_BKIN    | -      |      | -    | -    |
| PC14  | -         | -                               | -   | -   |     | -   | •   | -         | -                               | -                      | -          | TIM1_BKIN2   | -      |      | -    | -    |
| PC15  | -         | -                               | -   | -   | •   | -   | -   |           | -                               | -                      | -          | TIM15_BKIN   | -      | •    | -    | -    |

# 3.4. PortF alternate function mapping

Table 3-7 Port F alternate function mapping

| PortC | AF0      | AF1                | AF2 | AF3 | AF4 | AF5 | AF6 | AF7       | AF8                | AF9        | AF10       | AF11         | AF12   | AF13 | AF14 | AF15 |
|-------|----------|--------------------|-----|-----|-----|-----|-----|-----------|--------------------|------------|------------|--------------|--------|------|------|------|
| PC0   | EVENTOUT | -                  | -   |     |     | -   |     | -         | SPI1_MISO/I2S1_MCK | USART2_CTS | USART3_RTS | -            | -      | -    | -    | -    |
| PC1   | EVENTOUT | -                  | -   | -   | ,   |     | -   | -         | SPI1_MOSI/I2S1_SD  | USART2_RTS | USART3_CTS | TIM15_CH1    | -      | -    | -    | -    |
| PC2   | EVENTOUT | SPI2_MISO/I2S2_MCK | •   | -   | -   | 7   | -   | -         | -                  | USART3_TX  | USART3_RX  | TIM15_CH2    | -      | -    | -    | -    |
| PC3   | EVENTOUT | SPI2_MOSI/I2S2_SD  | -   | -   | ) · | -   | -   | -         | -                  | USART3_RX  | USART3_TX  | -            | -      | -    | -    | -    |
| PC4   | EVENTOUT | USART3_TX          | -   |     | -   | -   | -   | COMP3_OUT | SPI1_NSS/I2S1_WS   | USART1_TX  | -          | TIM2_CH1_ETR | IR_OUT | -    | -    | -    |
| PC5   | -        | USART3_RX          | -   | -   | -   | -   | -   | -         | SPI1_MOSI/I2S1_SD  | USART1_RX  | -          | TM2_CH2      | -      | -    | -    | -    |
| PC6   | TIM3_CH1 | -                  | -   | -   | -   | -   | -   | -         | SPi2_SCK/I2S2_CK   | -          | USART4_RXD | TIM2_CH3     | -      | -    | -    | -    |

| PortC | AF0       | AF1       | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8                | AF9       | AF10       | AF11       | AF12 | AF13 | AF14 | AF15 |
|-------|-----------|-----------|-----|-----|-----|-----|-----|-----|--------------------|-----------|------------|------------|------|------|------|------|
| PC7   | TIM3_CH2  | -         | -   | -   | -   | -   | -   | -   | SPI2_MISO/I2S2_MCK | -         | USART4_TX  | TIM2_CH4   | -    | -    | -    | -    |
| PC8   | TIM3_CH3  | -         | -   | -   | -   | -   | -   | -   | SPI2_MOSI/I2S2_SD  | -         | USART4_CTS | TIM1_CH1   | -    | -    | -    | -    |
| PC9   | TIM3_CH4  | -         | -   | -   | -   | -   | -   | -   | SPI2_NSS/I2S2_WS   | I2S1_CKIN | USART4_RTS | TIM1_CH2   | -    | -    | -    | -    |
| PC10  | USART4_TX | USART3_TX | -   | -   | -   | -   | -   | -   | -                  | -         |            | TIM1_CH3   | -    | -    | -    | -    |
| PC11  | USART4_RX | USART3_RX | -   | -   | -   | -   | -   | -   | -                  | -         | -          | TIM1_CH4   | -    | -    | -    | -    |
| PC12  | USART4_CK | USART3_CK | -   | -   | -   | -   |     | -   | -                  | -         | -          | TIM14_CH1  | -    | -    | -    | -    |
| PC13  | -         | -         | -   | -   | -   | -   | -   | -   | SPI1_SCK/I2S1_CK   | -         | -          | TIM1_BKIN  | -    | -    | -    | -    |
| PC14  | -         | -         | -   | -   | -   | -   | -   | -   | -                  | -         | -          | TIM1_BKIN2 | -    | -    | -    | -    |
| PC15  | -         | -         | -   | -   | -   | -   | -   | -   | -                  |           | -          | TIM15_BKIN | -    | -    | -    | -    |

# 4. Memory Map



Figure 4-1 Memory map

Table 4-1 Memory boundary address

| Туре | Boundary Address        | Size      | Memory Area     | Description                                                                                                             |
|------|-------------------------|-----------|-----------------|-------------------------------------------------------------------------------------------------------------------------|
|      | 0x2000 4000-0x3FFF FFFF | -         | Reserved        |                                                                                                                         |
| SRAM | 0x2000 0000-0x2000 3FFF | 16 KBytes | SRAM            | If the hardware power-up configuration of the SRAM is 16 KBytes, then the SRAM address space is 0x2000 0000-0x2000 3FFF |
|      | 0x1FFF 3400-0x1FFF FFFF | -         | Reserved        | -                                                                                                                       |
| Code | 0x1FFF 3300-0x1FFF 33FF | 256 Bytes | FT infor1 bytes | Flash Verify Value, Analog 和 Flash Trimming, Debug ID.                                                                  |

| Туре | Boundary Address        | Size       | Memory Area                           | Description                                                                    |
|------|-------------------------|------------|---------------------------------------|--------------------------------------------------------------------------------|
|      | 0x1FFF 3200-0x1FFF 32FF | 256 Bytes  | FT infor0 bytes                       | Normal TS DATA, High TS DATA, HSI Re-Trim data, Flash/sram size configuration. |
|      | 0x1FFF 3100-0x1FFF 31FF | 256 Bytes  | Option bytes                          | option bytes information,<br>IP enable <sup>(1)</sup>                          |
|      | 0x1FFF 3000-0x1FFF 30FF | 256 Bytes  | UID bytes                             | Unique ID                                                                      |
|      | 0x1FFF 0000-0x1FFF 2FFF | 12 KBytes  | System memory                         | boot loader                                                                    |
|      | 0x0802 0000-0x1FFE FFFF | -          | Reserved                              | -                                                                              |
|      | 0x0800 0000-0x0801 FFFF | 128 KBytes | Main flash memory                     | -                                                                              |
|      | 0x0002 0000-0x07FF FFFF | -          | Reserved                              |                                                                                |
|      |                         |            | Selected based on Boot configuration, | 7.7.0                                                                          |
|      | 0x0000 0000-0x0001 FFFF | 128 KBytes | 1) Main flash memory                  |                                                                                |
|      |                         |            | 2) System memory                      |                                                                                |
|      |                         |            | 3) SRAM                               |                                                                                |

<sup>1.</sup> Except the above address, other is marked as reserved, which cannot be written, read as 0, and a response error is generated.

Table 4-2 Peripheral register boundary address

| Bus    | Boundary Address          | Size     | Description        |
|--------|---------------------------|----------|--------------------|
|        | 0xE000 000-0xE00F FFFF    | 1 Mbytes | M0+                |
|        | 0x5000 1800 - 0x5FFF FFFF | 256 MB   | Reserved           |
|        | 0x5000 1400 - 0x5000 17FF | 1 KB     | GPIOF              |
|        | 0x5000 1000 - 0x5000 13FF | 1 KB     | Reserved           |
| IOPORT | 0x5000 0C00 - 0x5000 0FFF | 1 KB     | Reserved           |
|        | 0x5000 0800 - 0x5000 0BFF | 1 KB     | GPIOC              |
|        | 0x5000 0400 - 0x5000 07FF | 1 KB     | GPIOB              |
|        | 0x5000 0000 - 0x5000 03FF | 1 KB     | GPIOA              |
|        | 0x4002 4000 - 0x4FFF FFFF | 256 MB   | Reserved           |
|        | 0x4002 3C00 – 0x4002 3FFF | 1 KB     | Reserved           |
|        | 0x4002 3800 -0x4002 3BFF  | 1 KB     | DIV                |
|        | 0x4002 3400 - 0x4002 37FF | 1 KB     | Reserved           |
|        | 0x4002 3000 - 0x4002 33FF | 1 KB     | CRC                |
|        | 0x4002 2400 - 0x4002 2FFF | 3 KB     | Reserved           |
| AHB    | 0x4002 2000 - 0x4002 23FF | 1 KB     | FLASH              |
|        | 0x4002 1C00 - 0x4002 1FFF | 1 KB     | Reserved           |
|        | 0x4002 1800 - 0x4002 1BFF | 1 KB     | EXTI               |
|        | 0x4002 1400 - 0x4002 17FF | 1 KB     | Reserved           |
|        | 0x4002 1000 - 0x4002 13FF | 1 KB     | RCC <sup>(2)</sup> |
|        | 0x4002 0400 - 0x4002 0FFF | 3 KB     | Reserved           |
|        | 0x4002 0000 - 0x4002 03FF | 1 KB     | DMA                |

| Bus | Boundary Address          | Size  | Description        |  |
|-----|---------------------------|-------|--------------------|--|
|     | 0x4001 5C00 - 0x4001 FFFF | 41 KB | Reserved           |  |
|     | 0x4001 5800 - 0x4001 5BFF | 1 KB  | DBG                |  |
|     | 0x4001 4C00 - 0x4001 57FF | 3 KB  | Reserved           |  |
|     | 0x4001 4800 - 0x4001 4BFF | 1 KB  | TIM17              |  |
|     | 0x4001 4400 - 0x4001 47FF | 1 KB  | TIM16              |  |
|     | 0x4001 4000 - 0x4001 43FF | 1 KB  | TIM15              |  |
|     | 0x4001 3C00 - 0x4001 3FFF | 1 KB  | Reserved           |  |
|     | 0x4001 3800 - 0x4001 3BFF | 1 KB  | USART1             |  |
|     | 0x4001 3400 - 0x4001 37FF | 1 KB  | Reserved           |  |
|     | 0x4001 3000 - 0x4001 33FF | 1 KB  | SPI1/I2S1          |  |
|     | 0x4001 2C00 - 0x4001 2FFF | 1 KB  | TIM1               |  |
|     | 0x4001 2800 - 0x4001 2BFF | 1 KB  | Reserved           |  |
|     | 0x4001 2400 - 0x4001 27FF | 1 KB  | ADC                |  |
|     | 0x4001 0400 - 0x4001 23FF | 8 KB  | Reserved           |  |
|     | 0x4001 0300 - 0x4001 03FF |       | OPA                |  |
|     | 0x4001 0200 - 0x4001 02FF | 1 KB  | COMP               |  |
|     | 0x4001 0000 - 0x4001 01FF |       | SYSCFG             |  |
|     | 0x4000 8000- 0x4000 FFFF  | 32 KB | Reserved           |  |
|     | 0x4000 7C00 - 0x4000 7FFF | 1 KB  | LPTIM1             |  |
| APB | 0x4000 7800 - 0x4000 7BFF | -     | Reserved           |  |
| APB | 0x4000 7400 - 0x4000 77FF | -     | Reserved           |  |
|     | 0x4000 7000 - 0x4000 73FF | 1 KB  | PWR <sup>(3)</sup> |  |
|     | 0x4000 6C00 - 0x4000 6FFF | -     | Reserved           |  |
|     | 0x4000 6800 - 0x4000 6BFF | -     | Reserved           |  |
|     | 0x4000 6400 - 0x4000 67FF | -     | Reserved           |  |
|     | 0x4000 6000 - 0x4000 63FF | -     | Reserved           |  |
|     | 0x4000 5C00 - 0x4000 5FFF | -     | Reserved           |  |
|     | 0x4000 5800 - 0x4000 5BFF | 1 KB  | I <sup>2</sup> C2  |  |
|     | 0x4000 5400 - 0x4000 57FF | 1 KB  | I <sup>2</sup> C1  |  |
|     | 0x4000 5000 - 0x4000 53FF | 1 KB  | Reserved           |  |
|     | 0x4000 4C00 - 0x4000 4FFF | 1 KB  | USART4             |  |
|     | 0x4000 4800 - 0x4000 4BFF | 1 KB  | USART3             |  |
|     | 0x4000 4400 - 0x4000 47FF | 1 KB  | USART2             |  |
|     | 0x4000 3C00 - 0x4000 43FF | 2 KB  | Reserved           |  |
|     | 0x4000 3800 - 0x4000 3BFF | 1 KB  | SPI2/I2S2          |  |
|     | 0x4000 3400 - 0x4000 37FF | 1 KB  | Reserved           |  |
|     | 0x4000 3000 - 0x4000 33FF | 1 KB  | IWDG               |  |
|     | 0x4000 2C00 - 0x4000 2FFF | 1 KB  | WWDG               |  |
|     | 0x4000 2800 - 0x4000 2BFF | 1 KB  | RTC                |  |
|     | 0x4000 2400 - 0x4000 27FF | 1 KB  | LCD                |  |

| Bus | Boundary Address          | Size | Description |
|-----|---------------------------|------|-------------|
|     | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14       |
|     | 0x4000 1800 - 0x4000 1FFF | 2 KB | Reserved    |
|     | 0x4000 1400 - 0x4000 17FF | 1 KB | TIM7        |
|     | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6        |
|     | 0x4000 0800 - 0x4000 0FFF | 2 KB | Reserved    |
|     | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3        |
|     | 0x4000 0000 - 0x4000 03FF | 1 KB | TIM2        |

- 1. In the above table, the reserved address cannot be written, read back is 0, and a hardfault is generated
- 2. Not only supports 32 bits word access, but also supports halfword and byte access.
- 3. Not only supports 32 bits word access, but also supports halfword access.

## 5. Electrical Characteristics

#### 5.1. Parameter conditions

Unless otherwise specified, all voltages are referenced to Vss.

#### 5.1.1. Minium and maximum values

Unless otherwise specified, the mimimum and maximum values are guaranteed in the worest condotions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$ °C and  $T_A = T_{A(max)}$  (given by the selected temperature range).

Data based on electrical characterization results, design simulations and/or technology charateristics are indicated in the table footnotes and are not tested in production. Based on charaterization, the minimum and maximum values refer to sample tests and represent the mean vaule plus or minus three times the standard deviation.

#### 5.1.2. Typical values

Unless otherwise specified, typical data is based on  $T_A = 25$ °C and  $V_{CC} = 3.3$ V. They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by cgaracterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than equal to the value indicated.

## 5.2. Absolute maximum ratings

Stresses above the absolute maximum ratings listed in following tables may cause permanent damage to the device. These are stress ratings only and functional opeartion of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

SymbolRatingsMinimumMaximumUnit $V_{CC}$ External mains power supply-0.36.25V $V_{IN}$ Input voltage of other pins-0.3 $V_{CC} + 0.3$ V

Table 5-1 Voltage characteristics (1)

 Power supply V<sub>CC</sub> and ground V<sub>SS</sub> pins must always be connected to the external power supply within the allowable range.

| Table 5-2 | Current | charac | teristics |
|-----------|---------|--------|-----------|
|-----------|---------|--------|-----------|

| Symbol   | Describe                                                                          | Maximum | Unit |
|----------|-----------------------------------------------------------------------------------|---------|------|
| lvcc     | Flowing into V <sub>CC</sub> pin (supply current) <sup>(1)</sup>                  | 300     |      |
| Ivss     | Total current flowing out of V <sub>SS</sub> pin (outflow current) <sup>(1)</sup> | 300     | ^    |
|          | Output sink current of COM IO(2)                                                  | 20      | mA   |
| IIO(PIN) | Source current for all IOs                                                        | -20     |      |

- 1. Power supply V<sub>CC</sub> and ground V<sub>SS</sub> pins must always be connected to the external power supply within the allowable range.
- 2. These I/O types refer to the terms and symbols defined by pins.

Table 5-3 Thermal characteristics

| Symbol           | Describe                       | Condition   | Value       | Unit |
|------------------|--------------------------------|-------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range      |             | -65 to +150 | °C   |
| <b>-</b>         | B                              | x 6 version | -40 to +85  | °C   |
| То               | Range of operating temperature | x 7 version | -40 to +105 | ٦    |

## 5.3. Operating conditions

## 5.3.1. General operating conditions

Table 5-4 General operating conditions

| Symbol            | Parameter                                  | Condition               | Minimum | Maximum | Unit |
|-------------------|--------------------------------------------|-------------------------|---------|---------|------|
| f <sub>HCLK</sub> | Internal AHB clock frequency               | -                       | 0       | 72      | MHz  |
| f <sub>PCLK</sub> | Internal APB Clock frequency               | -                       | 0       | 72      | MHz  |
| Vcc               | Standard operating voltage                 | -                       | 1.7     | 5.5     | V    |
| Vcca              | Operating voltage of analog circuit        | Must be the same as Vcc | 1.7     | 5.5     | ٧    |
| Vin               | I/O input voltage                          | -                       | -0.3    | Vcc+0.3 | V    |
| _                 | A self-self-self-self-self-self-self-self- | -                       | -40     | 85      | 06   |
| TA                | Ambient temperature                        |                         | -40     | 105     | °C   |
| <b>-</b>          |                                            | - 1                     | -40     | 90      | 0.6  |
| TJ                | Junction temperature                       | -                       | -40     | 110     | °C   |

## 5.3.2. Operating conditions at power-up / power-down

Table 5-5 Operating conditions at power-up / power-down

| Symbol | Parameter                      | Condition | Minimum | Maximum | Unit   |
|--------|--------------------------------|-----------|---------|---------|--------|
|        | V <sub>CC</sub> rise time rate | -         | 0       | 8       | - /\ / |
| tvcc   | V <sub>CC</sub> fall time rate | -         | 20      | 8       | us/V   |

#### 5.3.3. Embedded reset and LVD module features

Table 5-6 Embedded reset module features

| Symbol           | Parameter                                     | Condition                   | Minimum | Typical | Maximum | Unit |
|------------------|-----------------------------------------------|-----------------------------|---------|---------|---------|------|
|                  |                                               | PLS[2:0]=000 (Rising edge)  | 1.7     | 1.8     | 1.9     | V    |
|                  |                                               | PLS[2:0]=000 (Falling edge) | 1.6     | 1.7     | 1.8     | V    |
|                  |                                               | PLS[2:0]=001 (Rising edge)  | 1.9     | 2       | 2.1     | V    |
|                  |                                               | PLS[2:0]=001 (Falling edge) | 1.8     | 1.9     | 2       | V    |
|                  |                                               | PLS[2:0]=010 (Rising edge)  | 2.1     | 2.2     | 2.3     | V    |
|                  |                                               | PLS[2:0]=010 (Falling edge) | 2       | 2.1     | 2.2     | V    |
| $V_{\text{PVD}}$ | Programmable voltage detector level selection | PLS[2:0]=011 (Rising edge)  | 2.3     | 2.4     | 2.5     | V    |
| V <sub>PVD</sub> | detector level selection                      | PLS[2:0]=011 (Falling edge) | 2.2     | 2.3     | 2.4     | V    |
|                  |                                               | PLS[2:0]=100 (Rising edge)  | 2.5     | 2.6     | 2.7     | V    |
|                  |                                               | PLS[2:0]=100 (Falling edge) | 2.4     | 2.5     | 2.6     | V    |
|                  |                                               | PLS[2:0]=101 (Rising edge)  | 2.7     | 2.8     | 2.9     | V    |
|                  |                                               | PLS[2:0]=101 (Falling edge) | 2.6     | 2.7     | 2.8     | V    |
|                  |                                               | PLS[2:0]=110 (Rising edge)  | 2.9     | 3       | 3.1     | V    |

| Symbol                              | Parameter                | Condition                       | Minimum | Typical | Maximum | Unit |
|-------------------------------------|--------------------------|---------------------------------|---------|---------|---------|------|
|                                     |                          | PLS[2:0]=110 (Falling edge)     | 2.8     | 2.9     | 3       | V    |
|                                     |                          | PLS[2:0]=111 (Rising edge)      | 3.1     | 3.2     | 3.3     | V    |
|                                     |                          | PLS[2:0]=111 (Falling edge)     | 3       | 3.1     | 3.2     | V    |
| V <sub>PVDhyst</sub> <sup>(1)</sup> | PVD hysteresis           | -                               | -       | 100     | -       | mV   |
| V <sub>POR/PDR</sub>                | Power-on/power-off reset | Rising edge                     | 1.5     | 1.6     | 1.7     | V    |
| V POR/PDR                           | threshold                | Falling edge                    | 1.45    | 1.55    | 1.65    | V    |
| V <sub>PDRhyst</sub> (1)            | PDR hysteresis           | -                               | -       | 20      | -       | mV   |
|                                     |                          | BOR_LEV[2:0]=000 (Rising edge)  | 1.7     | 1.8     | 1.9     | V    |
|                                     |                          | BOR_LEV[2:0]=000 (Falling edge) | 1.6     | 1.7     | 1.8     | V    |
|                                     |                          | BOR_LEV[2:0]=001 (Rising edge)  | 1.9     | 2       | 2.1     | V    |
|                                     |                          | BOR_LEV[2:0]=001 (Falling edge) | 1.8     | 1.9     | 2       | V    |
|                                     |                          | BOR_LEV[2:0]=010 (Rising edge)  | 2.1     | 2.2     | 2.3     | V    |
|                                     |                          | BOR_LEV[2:0]=010 (Falling edge) | 2       | 2.1     | 2.2     | V    |
|                                     |                          | BOR_LEV[2:0]=011 (Rising edge)  | 2.3     | 2.4     | 2.5     | V    |
| \/                                  | BOR Indicates the        | BOR_LEV[2:0]=011 (Falling edge) | 2.2     | 2.3     | 2.4     | V    |
| V <sub>BOR</sub>                    | threshold voltage        | BOR_LEV[2:0]=100 (Rising edge)  | 2.5     | 2.6     | 2.7     | V    |
|                                     |                          | BOR_LEV[2:0]=100 (Falling edge) | 2.4     | 2.5     | 2.6     | V    |
|                                     |                          | BOR_LEV[2:0]=101 (Rising edge)  | 2.7     | 2.8     | 2.9     | V    |
|                                     |                          | BOR_LEV[2:0]=101 (Falling edge) | 2.6     | 2.7     | 2.8     | V    |
|                                     |                          | BOR_LEV[2:0]=110 (Rising edge)  | 2.9     | 3       | 3.1     | V    |
|                                     |                          | BOR_LEV[2:0]=110 (Falling edge) | 2.8     | 2.9     | 3       | V    |
|                                     |                          | BOR_LEV[2:0]=111 (Rising edge)  | 3.1     | 3.2     | 3.3     | V    |
|                                     |                          | BOR_LEV[2:0]=111 (Falling edge) | 3       | 3.1     | 3.2     | V    |
| $V_{BOR\_hyst}$                     | BOR hysteresis voltage   |                                 | -       | 100     | -       | mV   |

Guaranteed by design, not tested in production.

## 5.3.4. Operating current characteristics

Table 5-7 Operating mode current

| 0:                    |              |               | Cond                      | lition                  |                  |                | Tominal     | Maxi                     | mum                       |      |         |       |       |   |  |
|-----------------------|--------------|---------------|---------------------------|-------------------------|------------------|----------------|-------------|--------------------------|---------------------------|------|---------|-------|-------|---|--|
| Sym-<br>bol           | System clock | Frequency     | Code                      | Run                     | Peripheral clock | FLASH<br>sleep | Typical (1) | T <sub>A</sub> =<br>85 ℃ | T <sub>A</sub> =<br>105 ℃ | Unit |         |       |       |   |  |
|                       |              | 72 MHz        |                           |                         | ON               | DISABLE        | 8.37        | 12.70                    | -                         |      |         |       |       |   |  |
| PLL                   | DLI          | 7 Z IVITIZ    |                           |                         | OFF              | DISABLE        | 4.60        | 7.80                     | -                         |      |         |       |       |   |  |
|                       | FLL          | 48 MHz        |                           |                         | ON               | DISABLE        | 6.54        | 9.73                     | 1                         |      |         |       |       |   |  |
|                       |              |               |                           |                         | OFF              | DISABLE        | 4.01        | 6.46                     | ı                         |      |         |       |       |   |  |
|                       |              | 24 MHz        |                           |                         | ON               | DISABLE        | 3.82        | 6.57                     | ı                         |      |         |       |       |   |  |
|                       | HSI          | 27 1011 12    | //Hz While <sup>(1)</sup> |                         | OFF              | DISABLE        | 2.60        | 5.07                     | ı                         | mA   |         |       |       |   |  |
|                       |              | 16 MHz        |                           |                         | ON               | DISABLE        | 2.78        | 4.94                     | ı                         | IIIA |         |       |       |   |  |
| I <sub>DD</sub> (run) |              |               |                           | While <sup>(1)</sup> Fl | Flash            | OFF            | DISABLE     | 1.90                     | 2.75                      | ı    |         |       |       |   |  |
| IDD(IUII)             |              | 8 MHz         |                           | Flasii                  | ON               | DISABLE        | 1.80        | 3.40                     | ı                         |      |         |       |       |   |  |
|                       |              | O IVITZ       |                           |                         | OFF              | DISABLE        | 1.21        | 2.73                     | -                         |      |         |       |       |   |  |
|                       |              | 4 MHz         |                           |                         | ON               | DISABLE        | 1.04        | 2.22                     | ı                         |      |         |       |       |   |  |
|                       |              | 4 1011 12     |                           |                         | OFF              | DISABLE        | 0.87        | 1.34                     | -                         |      |         |       |       |   |  |
|                       |              | 32.768 kHz    |                           |                         |                  |                |             |                          |                           | ON   | DISABLE | 350.2 | 824.5 | - |  |
|                       | LSI          | 32.700 KI IZ  |                           |                         | OFF              | DISABLE        | 293.2       | 770.5                    | -                         | uA   |         |       |       |   |  |
|                       | LOI          | 32.768 kHz    | 760 kH=                   |                         | ON               | ENABLE         | 276.7       | 720.6                    | -                         | uA   |         |       |       |   |  |
|                       |              | 02.7 00 KI IZ |                           |                         | OFF              | ENABLE         | 224.6       | 663.2                    | -                         |      |         |       |       |   |  |

1. Data is based on assessment results and is not tested in production.

Table 5-8 Sleep mode current

|                         |              | Condi     | tion             |                | Tymical     | Max                   | imum                    |      |
|-------------------------|--------------|-----------|------------------|----------------|-------------|-----------------------|-------------------------|------|
| Symbol                  | System clock | Frequency | Peripheral clock | FLASH<br>sleep | Typical (1) | T <sub>A</sub> = 85 ℃ | T <sub>A</sub> = 105 °C | Unit |
|                         | PLL          | 72MHz     | ON               | DISABLE        | 6.16        | 8.36                  | -                       |      |
|                         |              |           | OFF              | DISABLE        | 2.13        | 3.14                  | -                       |      |
|                         |              | 40MLI~    | ON               | DISABLE        | 4.57        | 6.34                  | -                       |      |
|                         |              | 48MHz     | OFF              | DISABLE        | 1.82        | 2.73                  | -                       |      |
|                         | HSI          | 24MHz     | ON               | DISABLE        | 2.12        | 3.21                  | -                       |      |
|                         |              |           | OFF              | DISABLE        | 0.89        | 1.54                  | -                       | mA   |
|                         |              | HSI 16MHz | ON               | DISABLE        | 1.56        | 2.75                  |                         |      |
| (-1)                    |              |           | OFF              | DISABLE        | 0.71        | 1.53                  |                         |      |
| I <sub>DD</sub> (sleep) |              | 8MHz      | ON               | DISABLE        | 1.01        | 1.73                  | -                       |      |
|                         |              |           | OFF              | DISABLE        | 0.53        | 1.01                  | -                       |      |
|                         |              | 40411-    | ON               | DISABLE        | 0.74        | 1.40                  | -                       |      |
|                         |              | 4MHz      | OFF              | DISABLE        | 0.46        | 0.91                  | -                       |      |
|                         |              | 22.76064- | ON               | DISABLE        | 349.4       | 824.5                 | -                       |      |
|                         | 1.01         | 32.768kHz | OFF              | DISABLE        | 292.5       | 770.5                 | -                       | uA   |
|                         | LSI          | LSI       | ON               | ENABLE         | 278.4       | 720.6                 | -                       |      |
|                         |              | 32.768kHz | OFF              | ENABLE         | 224.4       | 663.2                 | -                       |      |

<sup>1.</sup> Data is based on assessment results and is not tested in production.

Table 5-9 Stop mode current

| Cum                    |                |                 | Condit | tion |                  |                        | Maxir                    | num                        |      |
|------------------------|----------------|-----------------|--------|------|------------------|------------------------|--------------------------|----------------------------|------|
| Sym-<br>bol            | Vcc            | V <sub>DD</sub> | MR/LPR | LSI  | Peripheral clock | Typical <sup>(1)</sup> | T <sub>A</sub> =<br>85 ℃ | T <sub>A</sub> =<br>105 °C | unit |
|                        |                | 1.2V            | MR     | -    | -                | 130.30                 | 245.43                   | -                          |      |
|                        |                |                 |        |      | RTC+IWDG+LPTIM   | 6.60                   | 104.01                   | -                          |      |
|                        | 1.7 to<br>5.5V | 1.2V            |        | ON   | IWDG             | 6.70                   | 103.83                   | -                          |      |
|                        |                |                 | - LPR  | ON   | LPTIM            | 6.70                   | 103.62                   | -                          |      |
|                        |                |                 |        |      | RTC              | 6.60                   | 103.63                   | -                          |      |
| I <sub>DD</sub> (stop) |                |                 |        | OFF  | No               | 6.50                   | 104.26                   | -                          | uA   |
| (Stop)                 | J.JV           |                 |        |      | RTC+IWDG+LPTIM   | 5.80                   | 81.71                    | -                          |      |
|                        |                |                 |        | ON   | IWDG             | 5.80                   | 81.51                    | -                          |      |
|                        |                | 1.0V            |        | ON   | LPTIM            | 5.70                   | 81.37                    | -                          |      |
|                        |                |                 |        |      | RTC              | 5.70                   | 81.55                    | -                          |      |
|                        |                |                 |        | OFF  | No               | 5.50                   | 81.39                    | -                          |      |

<sup>1.</sup> Data is based on assessment results and is not tested in production.

### 5.3.5. Wake-up time for low power mode

Table 5-10 Low power mode wake-up time

| Symbol   | Parameters <sup>(1)</sup> |                 | Condition                                              | Typical <sup>(2)</sup> | Maximum | Unit          |
|----------|---------------------------|-----------------|--------------------------------------------------------|------------------------|---------|---------------|
| twusleep | Wake-up from s            | sleep           | -                                                      | 7                      | -       | CPU<br>Cycles |
| twustop  | Po<br>Mi                  | owered by<br>IR | Execute program in Flash, HSI (24 MHz) as system clock | 3.5                    | -       | us            |

| Symbol | Parameters <sup>(1)</sup> |            | Condition                        |                       | Typical (2) | Maximum | Unit |
|--------|---------------------------|------------|----------------------------------|-----------------------|-------------|---------|------|
|        | Wake-up                   | Powered by | Execute program                  | V <sub>DD</sub> =1.2V | 7           | -       |      |
|        | from stop<br>mode         | LPR        | in Flash, HSI as<br>system clock | V <sub>DD</sub> =1.0V | 7           | -       |      |

- 1. The wake-up time is measured from the wake-up time until the first instruction is read by the user program.
- 2. Data is based on assessment results and is not tested in production.

#### 5.3.6. External clock source characteristics

#### 5.3.6.1. External high-speed clock

In bypass mode of HSE (the HSEBYP of RCC\_CR is set), when the high-speed start-up circuit in the chip stops working, the corresponding I/O is used as a standard GPIO.



Figure 5-1 External high-speed clock timing diagram

|                      |                                      | Ÿ                  |         |         |      |
|----------------------|--------------------------------------|--------------------|---------|---------|------|
| Symbol               | Parameters <sup>(1)</sup>            | Minimum            | Typical | Maximum | Unit |
| f <sub>HSE_ext</sub> | User external clock source frequency | 0                  | 8       | 32      | MHz  |
| $V_{HSEH}$           | Input pin high level voltage         | 0.7V <sub>CC</sub> | •       | Vcc     |      |
| V <sub>HSEL</sub>    | Input pin low level voltage          | Vss                | •       | 0.3Vcc  | V    |
| tw(HSEH) tw(HSEL)    | Enter high or low time               | 15                 | 1       | -       | ns   |
| t <sub>r(HSE)</sub>  | Enter the rise/fall time             | -                  | -       | 20      | ns   |

Table 5-11 External high-speed clock features

#### 5.3.6.2. External low-speed clock

In the bypass mode of LSE (the LSE BYP of RCC\_BDCR is set), the low-speed start-up circuit in the chip stops working, and the corresponding I/O is used as a standard GPIO.

<sup>1.</sup> Guaranteed by design, not tested in production.



Figure 5-2 External low-speed clock timing diagram

**Symbol** Parameters<sup>(1)</sup> Maximum Unit **Minimum Typical** User external clock frequency 32.768 1000 KHz f<sub>LSE\_ext</sub>  $0.7 V_{CC}$ Input pin high level voltage ٧  $V_{\mathsf{LSEH}}$  $V_{\mathsf{LSEL}}$ Input pin low level voltage 0.3Vcc ٧ tw(LSEH) Enter high or low time 450 ns tw(LSEL)  $t_{\text{r(LSE)}}$ Enter the rise/fall time 50 ns  $t_{f(LSE)}$ 

Table 5-12 External low-speed clock characteristics

#### 5.3.6.3. External high-speed crystal

The high-speed external (HSE) clock can be supplied with a ~32 MHz crystal/ceramic resonator oscillator. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time.

| Symbol                         | Parameter               | Condition <sup>(1)</sup>                                                                    | Minimum (2) | Typical | Maximum (2) | Unit      |
|--------------------------------|-------------------------|---------------------------------------------------------------------------------------------|-------------|---------|-------------|-----------|
| fosc_in                        | Oscillation frequency   | -                                                                                           | 1           | -       | 32          | MHz       |
|                                |                         | During startup                                                                              | -           | -       | 5.5         |           |
|                                | 131                     | $V_{CC} = 3 \text{ V, Rm} = 30 \Omega,$<br>$C_L = 10 \text{ pF@8 MHz}$                      | -           | 0.58    | -           |           |
|                                | HSE current consumption | $V_{CC} = 3 \text{ V}, \text{ Rm} = 45 \Omega, \\ C_L = 10 \text{ pF@8 MHz}$                | -           | 0.59    | -           |           |
| I <sub>DD</sub> <sup>(4)</sup> |                         | $V_{CC} = 3 \text{ V}, \text{ Rm} = 30 \Omega, \\ C_L = 5 \text{ pF}@48 \text{ MHz}$        | -           | 0.89    | -           | mA        |
|                                |                         | $V_{CC} = 3 \text{ V}, \text{ Rm} = 30 \Omega, \\ \text{CL} = 10 \text{ pF}@48 \text{ MHz}$ | -           | 1.14    | -           |           |
| Ť                              |                         | $V_{CC} = 3 \text{ V}, \text{ Rm} = 30 \Omega,$<br>$C_L = 20 \text{ pF}@48 \text{ MHz}$     | -           | 1.94    | -           |           |
| 4(3)(4)                        | Ctartus Time            | f <sub>OSC_IN</sub> = 32 MHz                                                                | -           | 2       | -           | <b></b> . |
| tsu(HSE) <sup>(3)(4)</sup>     | Startup Time            | fosc_in = 4 MHz                                                                             | -           | 2       | -           | ms        |

Table 5-13 External high-speed crystal characteristics

- 1. Crystal/ceramic resonator characteristics are based on the manufacturer's datasheet.
- 2. Guaranteed by design, not tested in production.

<sup>1.</sup> Guaranteed by design, not tested in production .

- 3. t<sub>SU(HSE)</sub> is the startup time from enable (by software) to when the clock oscillation reaches a stable state , measured for a standard crystal/resonator, which can vary considerably from one crystal/resonator to another .
- 4. Data is based on assessment results and is not tested in production.

#### 5.3.6.4. External low speed crystal

The low-speed external (LSE) clock can be supplied with a 32.768 KHz crystal resonator oscillator. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time.

| Symbol                         | Parameter    | Condition <sup>(1)</sup> | Minimum <sup>(2)</sup> | Typical | Maximum (2) | Unit |
|--------------------------------|--------------|--------------------------|------------------------|---------|-------------|------|
|                                |              | LSE_DRIVER [1:0] = 00    | -                      | 250     |             |      |
| 1 (4)                          | LSE current  | LSE_DRIVER [1:0] = 01    | -                      | 560     | -           | A    |
| I <sub>DD</sub> <sup>(4)</sup> | consumption  | LSE_DRIVER [1:0] = 10    | -                      | 920     | -           | nA   |
|                                |              | LSE_DRIVER[1:0] = 11     | -                      | 1260    | -           |      |
| t <sub>SU(LSE)</sub> (3)(4)    | Startup Time | -                        | →                      | 3       | -           | S    |

Table 5-14 External low-speed crystal feature

- 1. Crystal/ceramic resonator characteristics are based on the manufacturer's datasheet.
- 2. Guaranteed by design, not tested in production.
- 3. t<sub>SU(LSE)</sub> is the startup time from enable (by software) to when the clock oscillation reaches a stable, measured for a standard crystal/resonator, which may vary greatly from crystal to resonator.
- 4. Data is based on assessment results and is not tested in production.

#### 5.3.7. Internal high frequency clock source HSI characteristics

Table 5-15 Internal high frequency clock source characteristics

| Symbol                       | Parameter                            | Condition                                    | Minimum                  | Typical            | Maximum                 | Unit |
|------------------------------|--------------------------------------|----------------------------------------------|--------------------------|--------------------|-------------------------|------|
| fusi                         | HSI frequency                        | -                                            | -                        | 4.0<br>8.0<br>16.0 | -                       | MHz  |
|                              |                                      |                                              |                          | 22.12<br>24.0      |                         |      |
|                              |                                      | $V_{CC} = 1.7 \text{ to } 5.5 \text{ V},$    | 4(2)                     |                    | 1(2)                    |      |
|                              | HSI frequency tempera-               | T <sub>A</sub> = 25 °C                       | <b>-1</b> <sup>(2)</sup> | -                  | 1(2)                    |      |
|                              |                                      | $V_{CC} = 1.7 \text{ to } 5.5 \text{ V},$    | 0(2)                     |                    | <b>2</b> <sup>(2)</sup> |      |
| \<br>\                       |                                      | T <sub>A</sub> = 0 to 85 °C                  | <b>-2</b> <sup>(2)</sup> | -                  | Z\ <sup>z</sup> )       | %    |
| ΔT <sub>emp (HSI)</sub>      | ture drift                           | $V_{CC} = 1.7 \text{ to } 5.5 \text{ V},$    | <b>-4</b> <sup>(2)</sup> |                    | <b>2</b> <sup>(2)</sup> | 70   |
|                              |                                      | $T_A = -40 \text{ to } 85 ^{\circ}\text{C}$  | -4 <sup>(2)</sup>        | -                  | Z\ <sup>z</sup> )       |      |
|                              |                                      | $V_{CC} = 1.7 \text{ to } 5.5 \text{ V},$    | <b>-4</b> <sup>(2)</sup> |                    | <b>4</b> <sup>(2)</sup> |      |
|                              |                                      | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}$ | -4 <sup>(2)</sup>        | -                  | 4\2)                    |      |
| f <sub>TRIM</sub> (1)        | HSI fine-tuning accuracy             | -                                            | -                        | 0.1                | -                       | %    |
| $\Delta T_{\text{emp(HSI)}}$ | HSI frequency tempera-<br>ture drift | -                                            | 45 <sup>(1)</sup>        | -                  | 55 <sup>(1)</sup>       | %    |

| Symbol                           | Parameter                | Condition         | Minimum | Typical | Maximum          | Unit |
|----------------------------------|--------------------------|-------------------|---------|---------|------------------|------|
| t <sub>Stab</sub> (HSI)          | HSI stabilization time   | -                 | -       | 2       | 4 <sup>(1)</sup> | us   |
|                                  | HSI fine-tuning accuracy | 4 MHz             | -       | 110     | -                |      |
| (1)                              |                          | 8 MHz             | -       | 120     | -                |      |
| f <sub>TRIM</sub> <sup>(1)</sup> |                          | 16 MHz            | -       | 170     | -                | uA   |
|                                  |                          | 22.12 MHz, 24 MHz | -       | 210     | -                |      |

- 1. Guaranteed by design, not tested in production.
- 2. Data is based on assessment results and is not tested in production.

#### 5.3.8. Internal low frequency clock source LSI characteristics

Table 5-17 Internal low frequency clock characteristics

| Symbol                                | Parameter                | Condition                                                                       | Minimum             | Typical | Maximum           | Unit |
|---------------------------------------|--------------------------|---------------------------------------------------------------------------------|---------------------|---------|-------------------|------|
| f <sub>LSI</sub>                      | LSI frequency            | -                                                                               | -                   | 32.768  | _                 | KHz  |
| LSI fred                              |                          | $V_{CC} = 3.3 \text{ V},$ $T_A = 25 \text{ °C}$                                 | -3                  |         | +3                |      |
|                                       | LSI frequency tempera-   | $V_{CC} = 1.7 \sim 5.5 \text{ V},$ $T_A = 0 \text{ to } 85 ^{\circ}\text{C}$    | -10 <sup>(2)</sup>  | -       | 10 <sup>(2)</sup> |      |
| ΔT <sub>emp(LSI)</sub>                | ture drift               | V <sub>CC</sub> =1.7 ~ 5.5 V,<br>T <sub>A</sub> = 0 ~105 °C                     | - 15 <sup>(2)</sup> | 9.      | 15 <sup>(2)</sup> | %    |
|                                       |                          | $V_{CC} = 1.7 \sim 5.5 \text{ V},$ $T_A = -40 \text{ to } 105 ^{\circ}\text{C}$ | -20(2)              | -       | 20(2)             |      |
| f <sub>TRIM</sub> <sup>(1)</sup>      | LSI fine-tuning accuracy | -                                                                               | -                   | 0.2     | -                 | %    |
| t <sub>Stab(LSI)</sub> <sup>(1)</sup> | LSI stabilization time   | -                                                                               | -                   | 150     | -                 | us   |
| I <sub>DD(LSI)</sub> <sup>(1)</sup>   | LSI current consumption  | -                                                                               | -                   | 300     | -                 | nA   |

<sup>1.</sup> Guaranteed by design, not tested in production.

## 5.3.9. Phase locked loop (PLL) characteristics

Table 5-16 Phase locked loop characteristics

| Symbol               | Parameter        | Condition                                                 | Minimum              | Typical | Maximum           | Unit   |
|----------------------|------------------|-----------------------------------------------------------|----------------------|---------|-------------------|--------|
|                      |                  | T <sub>A</sub> = 25 °C, V <sub>CC</sub> = 3.3 V<br>PLL *2 | 16 <sup>(1)</sup>    | -       | 24 <sup>(1)</sup> | N 41 1 |
| f <sub>PLL_IN</sub>  | input frequency  | T <sub>A</sub> = 25 °C, V <sub>CC</sub> = 3.3 V<br>PLL *3 | 22.12 <sup>(1)</sup> | -       | 24 <sup>(1)</sup> | MHz    |
| f <sub>PLL_OUT</sub> | Output frequency | $T_A = 25  ^{\circ}\text{C},  V_{CC} = 3.3  \text{V}$     | 32(1)                | ı       | 72                | MHz    |
| Jitter               | Period jitter    | -                                                         | -                    | -       | 0.3(1)            | ns     |
| tLOCK                | Latch time       | f <sub>PLL_IN</sub> = 24 MHz                              | -                    | 15      | 40(1)             | us     |

<sup>1.</sup> Guaranteed by design, not tested in production.

#### 5.3.10. Memory characteristics

Table 5-17 Memory characteristics

| Symbol          | Parameter              | Condition | Typical | Maximum (1) | Unit |
|-----------------|------------------------|-----------|---------|-------------|------|
| $t_{prog}$      | Page program           | -         | 1.0     | 1.5         | ms   |
| terase          | Page/sector/mass erase | -         | 3.0     | 4.5         | ms   |
| I <sub>DD</sub> | Page programe          | -         | 2.1     | 2.9         | mA   |

<sup>2.</sup> Data is based on assessment results and is not tested in production.

| Symbol | Parameter              | Condition | Typical | Maximum (1) | Unit |
|--------|------------------------|-----------|---------|-------------|------|
|        | Page/sector/mass erase | -         | 2.1     | 2.9         | mA   |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 5-18 Memory erase times and data retention

| Symbol           | Parameter             | Condition                        | Minimum <sup>(1)</sup> | Unit   |
|------------------|-----------------------|----------------------------------|------------------------|--------|
| N.               | F                     | T <sub>A</sub> = - 40 ~ 85 °C    | 100                    | 1      |
| N <sub>END</sub> | Erase and write times | T <sub>A</sub> = 85 ~ 105 °C     | 10                     | kcycle |
| t <sub>RET</sub> | Data retention period | 10 Kcycle T <sub>A</sub> = 55 °C | 20                     | Year   |

<sup>1.</sup> Data is based on assessment results and is not tested in production.

#### 5.3.11. EFT characteristics

| Symbol       | Parameter | Condition    | Grade | Typical | Unit |
|--------------|-----------|--------------|-------|---------|------|
| EFT to IO    | -         | IEC61000-4-4 | В     | 2       | kV   |
| EFT to Power | -         | IEC61000-4-4 | В     | 4       | kV   |

#### 5.3.12. ESD & LU characteristics

Table 5-19ESD & LU characteristics

| Symbol                | Parameter                                           | Condition              | Typical | Unit     |
|-----------------------|-----------------------------------------------------|------------------------|---------|----------|
| V <sub>ESD(HBM)</sub> | Static discharge voltage (human body model)         | ESDA/JEDEC JS-001-2017 | 7.5     | KV       |
| V <sub>ESD(CDM)</sub> | Static discharge voltage (charging equipment model) | ESDA/JEDEC JS-002-2018 | 1       | KV       |
| V <sub>ESD(MM)</sub>  | Static discharge voltage ( machine model)           | JESD22-A115C           | 200     | <b>V</b> |
| LU                    | Static latch-up                                     | JESD78E                | 200     | mA       |

#### 5.3.13. Port characteristics

Table 5-20 IO static characteristics

| Symbol                         | Parameter                  | Condition                                | Minimum | Typical | Maximum            | Unit |
|--------------------------------|----------------------------|------------------------------------------|---------|---------|--------------------|------|
| VIH                            | Input high level voltage   | $V_{CC} = 1.7 \text{ to } 5.5 \text{ V}$ | 0.7Vcc  | -       | -                  | V    |
| V <sub>IL</sub>                | Input low level voltage    | $V_{CC} = 1.7 \text{ to } 5.5 \text{ V}$ | -       | -       | 0.3V <sub>CC</sub> | V    |
| V <sub>hys</sub> (1)           | Schmitt hysteresis voltage | -                                        | -       | 200     |                    | mV   |
| l <sub>lkg</sub>               | Input leakage current      | -                                        | -       | -       | 1                  | uA   |
| Rpu                            | Pull-up resistor           | -                                        | 30      | 50      | 70                 | kΩ   |
| R <sub>PD</sub>                | Pull-down resistor         | -                                        | 30      | 50      | 70                 | kΩ   |
| C <sub>IO</sub> <sup>(1)</sup> | Pin capacitance            | -                                        | -       | 5       | -                  | pF   |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 5-21 Output voltage characteristics

| Symbol                         | Parameters <sup>(1)</sup> | Condition                                         | Minimum | Maximum | Unit |
|--------------------------------|---------------------------|---------------------------------------------------|---------|---------|------|
| Vol                            | COM IO output low level   | I <sub>OL</sub> = 8 mA, V <sub>CC</sub> ≥ 2.7 V   | ı       | 0.4     | V    |
| Vol                            | COM 10 output low level   | $I_{OL} = 4 \text{ mA}, V_{CC} = 1.8 \text{ V}$   | -       | 0.5     | V    |
| V <sub>OL</sub> <sup>(3)</sup> |                           | $I_{OL} = 8 \text{ mA}, V_{CC} \ge 2.7 \text{ V}$ | -       | 0.4     | V    |

| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = 1.8 V    | -                    | 0.4 | V |
|--------------------------------|-----------------------------------------|----------------------------------------------------|----------------------|-----|---|
| Vон                            | COM IO output high lovel                | $I_{OH} = 8 \text{ mA}, V_{CC} \ge 2.7$            | Vcc-0.4              | -   | V |
| V <sub>OH</sub>                | COM IO output high level                | I <sub>OH</sub> = 4 mA, V <sub>CC</sub> = 1.8<br>V | V <sub>CC</sub> -0.5 | -   | V |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an        | I <sub>OL</sub> = 8 mA, V <sub>CC</sub> ≥ 2.7 V    | Vcc-0.4              |     | V |
| V <sub>OH</sub> <sup>(3)</sup> | I/O pin                                 | $I_{OL} = 4 \text{ mA}, V_{CC} = 1.8 \text{ V}$    | V <sub>CC</sub> -0.4 |     | V |

<sup>1.</sup> IO types can refer to the terms and symbols defined by the pins.

### 5.3.14. NRST pin characteristics

Table 5-22 NRST pin characteristics

| Symbol             | Parameter                  | Condition                                | Minimum            | Typical | Maximum | Unit |
|--------------------|----------------------------|------------------------------------------|--------------------|---------|---------|------|
| V <sub>IH</sub>    | Input high level voltage   | $V_{CC} = 1.7 \text{ to } 5.5 \text{ V}$ | 0.7V <sub>CC</sub> | -       | -       | V    |
| VIL                | Input low level voltage    | $V_{CC} = 1.7 \text{ to } 5.5 \text{ V}$ | -                  | -       | 0.2Vcc  | V    |
| $V_{hys}^{(1)}$    | Schmitt hysteresis voltage | -                                        | -                  | 300     | -       | mV   |
| $I_{lkg}$          | Input leakage current      | -                                        | -                  | -       | 1       | uA   |
| RPU <sup>(1)</sup> | Pull-up resistor           | -                                        | 30                 | 50      | 70      | kΩ   |
| RPD <sup>(1)</sup> | Pull-down resistor         | -                                        | 30                 | 50      | 70      | kΩ   |
| C <sub>IO</sub> _  | Pin capacitance            | -                                        | -                  | 5       | -       | pF   |

<sup>1.</sup> Guaranteed by design, not tested in production.

#### 5.3.15. ADC characteristics

Table 5-23 ADC characteristics

| Symbol                         | Parameter                           | Condition                                | Minimum   | Typical  | Maximum           | Unit |
|--------------------------------|-------------------------------------|------------------------------------------|-----------|----------|-------------------|------|
| Icc                            | Current consumption                 | @0.75MSPS                                | -         | 0.4      | -                 | mΑ   |
| C <sub>IN</sub> <sup>(1)</sup> | Internal sample and hold capacitors | _                                        | -         | 5        | 8                 | pF   |
| _                              | Constant along the second           | $V_{CC} = 1.7 \text{ to } 2.3 \text{ V}$ | 1         | 4        | 8(2)              | MHz  |
| F <sub>ADC</sub>               | Convert clock frequency             | $V_{CC} = 2.3 \text{ to } 5.5 \text{ V}$ | 1         | 8        | 16 <sup>(2)</sup> | MHz  |
| t <sub>samp</sub> (1)          | -                                   | Vcc = 1.7 to 2.3 V                       | 3.5* Tclk |          | 41.5* Tclk        |      |
| t <sub>conv</sub> (1)          | -                                   | -                                        | -         | 12*Tclk  | -                 |      |
| t <sub>eoc</sub> (1)           | -                                   | -                                        | -         | 0.5*Tclk | -                 |      |
| DNL <sup>(2)</sup>             | RT                                  | -                                        | -         | ±1       | -1~1.5            | LSB  |
| INL <sup>(2)</sup>             | RT                                  | -                                        | -         |          | ±3                | LSB  |
| Offset <sup>(2)</sup>          | RT                                  | -                                        |           | ±1.5     | ±3                | LSB  |

<sup>1.</sup> Guaranteed by design, not tested in production.

#### 5.3.16. DAC characteristics

Table 5-24 DAC characteristics

| Symbol                | Parameter                                          | Minimum | Typical | Maximum | Unit | Comments |
|-----------------------|----------------------------------------------------|---------|---------|---------|------|----------|
| V <sub>DDA</sub>      | Analog supply volt-<br>age                         | 2.2     | -       | 5.5     | V    | -        |
| R <sub>LOAD</sub> (1) | Resistive load vs. V <sub>SSA</sub> with buffer ON | 5       | -       | -       | kΩ   |          |

<sup>2.</sup> Data is based on assessment results and is not tested in production.

<sup>2.</sup> Data is based on assessment results and is not tested in production.

| Symbol                            | Parameter                                                                                                          | Minimum | Typical | Maximum                  | Unit | Comments                                                                                           |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------|---------|---------|--------------------------|------|----------------------------------------------------------------------------------------------------|
|                                   | Resistive load vs. V <sub>CCA</sub> with buffer ON                                                                 | 15      | -       | -                        | kΩ   |                                                                                                    |
| Ro <sup>(1)</sup>                 | Impedance output with buffer OFF                                                                                   | -       | -       | 15                       | kΩ   | The minimum resistive load between DAC_VOUT and $V_{SS}$ to have a 1% accuracy is 1.5 M $\Omega$ . |
| C <sub>LOAD</sub> (1)             | Capacitive load                                                                                                    | -       | -       | 50                       | pF   | Maximum capacitive load at DAC_OUT pin (when the buffer is ON).                                    |
| DAC_OU<br>T<br>min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer ON                                                                               | 0.2     | ı       | -                        | ٧    | It gives the maximum output excursion of the DAC.                                                  |
| DAC_OU<br>T<br>max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON                                                                              | -       | -       | V <sub>DDA</sub> - 0.2   | V    | *//0"                                                                                              |
| DAC_OU<br>T<br>min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF                                                                              | -       | 0.5     | -                        | mV   | It gives the maximum output excursion of the DAC.                                                  |
| DAC_OU<br>T<br>max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer OFF                                                                             | -       | -       | V <sub>DDA</sub> – 10 mV | V    |                                                                                                    |
|                                   |                                                                                                                    | -       | - (     | 600                      | μA   | With no load, middle code (0x800) on the inputs                                                    |
| I <sub>DDA</sub> <sup>(1)</sup>   | DAC DC current consumption in quiescentmode (2)                                                                    | - (     |         | 700                      | μA   | With no load, worst code $(0xF1C)$ at $V_{REF}$ + = 3.6 V in terms of DC consumption on the inputs |
| DNL <sup>(2)</sup>                | Differential linearity                                                                                             |         | -       | ±1                       | LSB  | Given for the DAC in 10 bits configuration                                                         |
| DINE                              | error                                                                                                              | -       | -       | ±3                       | LSB  | Given for the DAC in 12 bits configuration                                                         |
| INL <sup>(2)</sup>                | Integral linearity error                                                                                           | -       | ı       | ±1                       | LSB  | Given for the DAC in 10 bits configuration                                                         |
| IIVL(=)                           | integral integral y                                                                                                |         |         | ±4                       | LSB  | Given for the DAC in 12 bits configuration                                                         |
| Off at(2)                         | officet owner                                                                                                      | -       | -       | ±3                       | LSB  | Given for the DAC in 10 bits                                                                       |
| Offset <sup>(2)</sup>             | offset error                                                                                                       | -       | -       | ±12                      | LSB  | Given for the DAC in 12 bits                                                                       |
| Gain<br>error <sup>(2)</sup>      | Gain error                                                                                                         | -       | -       | ±0.5                     | %    | Given for the DAC in 12 bits configuration                                                         |
| t <sub>SETTLING</sub> (2)         | Settling time (full scale: for a 10 bits input code transition between the lowest and the highest input codes when | -       | 4       | 10                       | μs   | C <sub>LOAD</sub> ≤ 50 pF, R <sub>LOAD</sub> ≥ 5 $k\Omega$                                         |

| Symbol                           | Parameter                                                                                                | Minimum | Typical | Maximum | Unit | Comments                                                                                                                         |
|----------------------------------|----------------------------------------------------------------------------------------------------------|---------|---------|---------|------|----------------------------------------------------------------------------------------------------------------------------------|
|                                  | DAC_OUT reaches finalvalue ±1LSB                                                                         |         |         |         |      |                                                                                                                                  |
| Update rate <sup>(2)</sup>       | Max frequency for a correct DAC_OUT change when small variation in the inputcode (from code i to i+1LSB) | -       | -       | 1       | MS/s | C <sub>LOAD</sub> ≤ 50 pF, R <sub>LOAD</sub> ≥ 5 $k\Omega$                                                                       |
| twakeup <sup>(2)</sup>           | Wakeup time from off state                                                                               | -       | 6.5     | 10      | μs   | $C_{\text{LOAD}} \le 50 \text{ pF, } R_{\text{LOAD}} \ge 5 \text{ k}\Omega$ input code between lowest and highest possible ones. |
| P <sub>SRR+</sub> <sup>(1)</sup> | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement                               | -       | -67     | -40     | dB   | No RLOAD, CLOAD = 50 pF                                                                                                          |

## **5.3.17. Comparator characteristics**

Table 5-25 Comparator characteristics<sup>(1)</sup>

| Symbol                  | Parameter                             | Cond                                    | ition                                                            | Minimum | Typical | Maximum | Unit |
|-------------------------|---------------------------------------|-----------------------------------------|------------------------------------------------------------------|---------|---------|---------|------|
| Vin                     | Input voltage range                   |                                         |                                                                  | 0       |         | Vcc     | V    |
| Vsc                     | Scaler offset voltage                 | 5-1                                     |                                                                  | 5       | ±5      | ± 10    | mV   |
| I <sub>DD(SCALER)</sub> | Scaler static consumption             |                                         |                                                                  |         | 0.8     | 1       | uA   |
| tstart_scaler           | Scaler startup time                   |                                         |                                                                  |         | 100     | 200     | us   |
|                         | Startup time to                       | High-speed mo                           | ode                                                              |         |         | 5       |      |
| tstart                  | reach propagation delay specification | Medium-speed                            | l mode                                                           |         |         | 15      | us   |
|                         |                                       | 200 mV step,                            | High-speed<br>mode                                               |         | 40      | 70      | ns   |
| t <sub>D</sub>          | Propagation delay                     | 100 mV<br>overdrive                     | Medium-<br>speed<br>mode                                         |         | 0.9     | 2.3     | us   |
| LD.                     | Propagation delay                     | >200 mV<br>step,                        | High-speed<br>mode                                               |         |         | 85      | ns   |
|                         |                                       | 100 mV<br>overdrive                     | Medium-<br>speed<br>mode                                         |         |         | 3.4     | us   |
| Voffset                 | Offset error                          |                                         |                                                                  |         | ±5      |         | mV   |
| W                       | Lhyatarasia                           | No hysteresis                           |                                                                  |         | 0       |         | m\/  |
| Vhys                    | Hysteresis                            | With hysteresis                         | 3                                                                |         | 20      |         | mV   |
|                         |                                       |                                         | Static                                                           |         | 5       |         | uA   |
| Ірр                     | Consumption                           | Medium-<br>speed mode,<br>no deglitcher | With 50<br>KHz and<br>±100 mv<br>overdrive<br>square sig-<br>nal |         | 6       |         | uA   |

| Symbol | Parameter | Cond                                 | ition                                                            | Minimum | Typical | Maximum | Unit |
|--------|-----------|--------------------------------------|------------------------------------------------------------------|---------|---------|---------|------|
|        |           | Medium-                              | Static                                                           |         | 7       |         | uA   |
|        |           | speed mode,<br>with de-<br>glitcher  | With 50<br>KHz and<br>±100 mv<br>overdrive<br>square sig-<br>nal |         | 8       |         | uA   |
|        |           |                                      | Static                                                           |         | 250     |         | uA   |
|        |           | High-speed<br>mode,<br>no deglitcher | With 50<br>KHz and<br>±100 mv<br>overdrive<br>square sig-<br>nal |         | 250     |         | uA   |

<sup>1.</sup> Guaranteed by design, not tested in production.

## 5.3.18. Operational amplifier characteristics

| Symbol             | Parameter            | Condition | Minimum | Typical | Maximum    | Unit |
|--------------------|----------------------|-----------|---------|---------|------------|------|
| $V_i$              | Input voltage        | -         | 0       | -       | AVcc       | V    |
| Vo                 | The output voltage   | -         | 0.1     | -       | AVcc - 0.2 | V    |
| Ιο                 | Output current       | -         | -       | -       | 2.2        | mA   |
| $R_L$              | load time            | -         | 5K      | -       | -          | Ω    |
| t <sub>start</sub> | Initialization time  | -         | -       | -       | 20         | us   |
| $V_{io}$           | Input offset voltage |           |         | ±6      | -          | mV   |
| PM                 | Phase margin         |           | -       | 80      | 1          | Deg  |
| UGBW               | Unity gain width     | -         | -       | 10      | -          | MHz  |
| SR                 | Slew rate            | _         | -       | 8       | -          | V/us |

### 5.3.19. Temperature sensor characteristics

Table 5-26 Temperature sensor characteristics

| Symbol                  | Parameter                                      | Minimum | Typical | Maximum | Unit  |
|-------------------------|------------------------------------------------|---------|---------|---------|-------|
| T <sub>L</sub> (1)      | V <sub>TS</sub> linearity with temperature     | -       | ±1      | ±2      | ℃     |
| Avg_Slope(1)            | Average slope                                  | 2.3     | 2.5     | 2.7     | mV/°C |
| V <sub>30</sub>         | Voltage at 30 °C (±5 °C)                       | 0.742   | 0.76    | 0.785   | V     |
| tstart <sup>(1)</sup>   | Start up time entering in continuous mode      | -       | 70      | 120     | us    |
| t <sub>s_temp</sub> (1) | ADC sampling time when reading the temperature | 9       | -       | -       | us    |

<sup>1.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> Data is based on assessment results and is not tested in production.

## 5.3.20. Built-in reference voltage characteristics

Table 5-27 Built-in reference voltage characteristics

| Symbol             | Parameter                                  | Condition                    | Minimum | Typical | Maximum            | Unit       |
|--------------------|--------------------------------------------|------------------------------|---------|---------|--------------------|------------|
| VREFINT            | Internal reference voltage                 | -                            | 1.17    | 1.2     | 1.23               | V          |
| tstart_vrefint     | Start time of internal reference voltage   | -                            | -       | 10      | 15                 | us         |
| T <sub>coeff</sub> | Temperature coefficient                    | -                            |         | -       | 100 <sup>(1)</sup> | ppm/<br>°C |
| I <sub>vcc</sub>   | Current consumption from Vcc               | -                            |         | 12      | 20                 | uA         |
| T <sub>coeff</sub> | Internal 2.5V/1.5V temperature coefficient | T <sub>A</sub> =-40 ~ 105 °C | -       | -       | 120                | ppm/<br>°C |

<sup>1.</sup> Guaranteed by design, not tested in production.

#### 5.3.21. Timer characteristics

Table 5-28 Timer characteristics

| Symbol                | Parameter               | Condition                      | Minimum  | Maximum                 | Unit                 |
|-----------------------|-------------------------|--------------------------------|----------|-------------------------|----------------------|
| 1                     | Times received as times | -                              | 1        | -                       | t <sub>TIMxCLK</sub> |
| t <sub>res(TIM)</sub> | Timer resolution time   | f <sub>TIMxCLK</sub> = 72 MHz  | 13.889   |                         | ns                   |
|                       | Timer external clock    | -                              |          | f <sub>TIMxCLK</sub> /2 |                      |
| f <sub>EXT</sub>      | frequency on CH1 to CH4 | $f_{TIMxCLK} = 72 \text{ MHz}$ | ·        | 24                      | MHz                  |
| Res <sub>TIM</sub>    | Timer resolution        | TIM1/3/14/15/16/17             |          | 16                      | Bit                  |
|                       | 16 bits counter clock   | -                              | 1        | 65536                   | t <sub>TIMxCLK</sub> |
| tcounter              | period                  | f <sub>TIMxCLK</sub> = 72 MHz  | 0.013889 | 913                     | us                   |

Table 5-29LPTIM characteristics (clock selection LSI)

| Prescaler | PRESC<br>[2:0] | Minimum overflow value | Maximum overflow value | Unit    |
|-----------|----------------|------------------------|------------------------|---------|
| /1        | 0              | 0.0305                 | 1998.848               |         |
| /2        | 1              | 0.0610                 | 3997.696               |         |
| /4        | 2              | 0.1221                 | 8001.9456              |         |
| /8        | 3              | 0.2441                 | 15997.3376             | <b></b> |
| /16       | 4              | 0.4883                 | 32001.2288             | ms      |
| /32       | 5              | 0.9766                 | 64002.4576             |         |
| /64       | 6              | 1.9531                 | 127998.3616            |         |
| /128      | 7              | 3.9063                 | 256003.2768            |         |

Table 5-30IWDG characteristics (clock selection LSI)

| Prescaler | PR[2:0] | Minimum overflow value | Maximum overflow value | Unit |
|-----------|---------|------------------------|------------------------|------|
| /4        | 0       | 0.122                  | 499.712                |      |
| /8        | 1       | 0.244                  | 999.424                |      |
| /16       | 2       | 0.488                  | 1998.848               |      |
| /32       | 3       | 0.976                  | 3997.696               | ms   |
| /64       | 4       | 1.952                  | 7995.392               |      |
| /128      | 5       | 3.904                  | 15990.784              |      |
| /256      | 6 or 7  | 7.808                  | 31981.568              |      |

Table 5-31 WWDG characteristics (Clock selection 4 8MHz PCLK)

| Prescaler | WDGTB[1:0] | Minimum overflow value | Maximum overflow value | Unit |
|-----------|------------|------------------------|------------------------|------|
| 1*4096    | 0          | 0.085                  | 5.461                  |      |
| 2*4096    | 1          | 0.171                  | 10.923                 |      |
| 4*4096    | 2          | 0.341                  | 21.845                 | ms   |
| 8*4096    | 3          | 0.683                  | 43.691                 |      |

### 5.3.22. Communication port characteristics

#### 5.3.22.1. I<sup>2</sup>C bus interface features

The I<sup>2</sup>C interface meets the timing requirements of the I<sup>2</sup>C-bus specification and user manual:

Standard-mode (Sm): 100 kbit/s

• Fast-mode (Fm): 400 kbit/s

The I<sup>2</sup>C timings requirements is guaranteed by design, provided the I<sup>2</sup>C peripheral is properly configured and the I<sup>2</sup>C CLK frequency is greater than the minimum required in the table below.

Table 5-32 Minimum I<sup>2</sup>C CLK frequency

| Symbol                   | Parameter                              | Condition     | Minimum | Unit    |
|--------------------------|----------------------------------------|---------------|---------|---------|
| f <sub>I2CCLK(min)</sub> | Minimum I <sup>2</sup> C CLK frequency | Standard-mode | 2       | MHz     |
| 11200LK(IIIIII)          | , www.mann.r. & delivinoquonoy         | Fast-mode     | 9       | 1711.12 |

I<sup>2</sup>C SDA and SCL pins have analogue filtering, see table below.

Table 5-33 I<sup>2</sup>C filter characteristics

| Symbol   | Parameter                                                                                                       | Minimum | Maximum | Unit |
|----------|-----------------------------------------------------------------------------------------------------------------|---------|---------|------|
| $t_{AF}$ | Lmiting duration of spikes suppressed by the filter (spikers shorter than the limiting duration are suppressed) | 50      | 260     | ns   |

#### 5.3.22.2. Serial peripheral interface (SPI) characteristics

Table 5-34 SPI characteristics

| Symbol                | Parameter                    | Condition                                             | Minimum                  | Maximum     | Unit |
|-----------------------|------------------------------|-------------------------------------------------------|--------------------------|-------------|------|
| f <sub>SCK</sub>      | SPI clock frequency          | Master mode                                           | -                        | 12          | MHz  |
| 1/t <sub>c(SCK)</sub> |                              | Slave mode                                            | -                        | 12          |      |
| t <sub>r(SCK)</sub>   | SPI clock rise and fall time | Capacitive load:                                      | -                        | 6           | ns   |
| $t_{f(SCK)}$          |                              | C = 15 pF                                             |                          |             |      |
| t <sub>su(NSS)</sub>  | NSS setup time               | Slave mode                                            | 4Tpclk                   | -           | ns   |
| t <sub>h(NSS)</sub>   | NSS hold time                | Slave mode                                            | 2Tpclk + 10              | -           | ns   |
| t <sub>w(SCKH)</sub>  | SCK high and low time        | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk*2 - 2              | Tpclk*2 + 1 | ns   |
| t <sub>su(MI)</sub>   | Data input                   | Master mode, presc = 4                                | Tpclk + 5 <sup>(1)</sup> | -           | - ns |
| t <sub>su(SI)</sub>   | setup time                   | Slave mode, presc = 4                                 | 5                        | -           |      |
| t <sub>h(MI)</sub>    | Data input hold time         | Master mode                                           | 5                        | -           |      |
| t <sub>h(SI)</sub>    |                              | Slave mode                                            | Tpclk + 5                | -           | ns   |
| t <sub>a(SO)</sub>    | Data output access time      | Slave mode, presc = 4                                 | 0                        | 3Tpclk      | ns   |

| Symbol               | Parameter                        | Condition                                 | Minimum    | Maximum                 | Unit |
|----------------------|----------------------------------|-------------------------------------------|------------|-------------------------|------|
| t <sub>dis(SO)</sub> | Data output disable time         | Slave mode                                | 2Tpclk + 5 | 4Tpclk + 5              | ns   |
| t <sub>v(SO)</sub>   | Data output valid time           | Slave mode (after enable edge), presc = 4 | 0          | 1.5Tpclk <sup>(2)</sup> | ns   |
| t <sub>v(MO)</sub>   | Data output valid time           | Master mode (after enable edge)           | -          | 6                       | ns   |
| t <sub>h(SO)</sub>   | Data output<br>hold time         | Slave mode, presc = 4                     | 0(3)       | -                       |      |
| t <sub>h(MO)</sub>   |                                  | Master mode                               | 2          | -                       | ns   |
| DuCy(SCK)            | SPI slave input clock duty cycle | Slave mode                                | 45         | 55                      | %    |

- 1. The Master generates a 1 pclk receive control signal before the receive edge.
- 2. Slave has a maximum of 1 pclk based on the sending edge of SCK delay, considering IO delay, etc., define 1.5 pclk.
- 3. Between the receiving edge and the sending edge, the slave updates the data before the sending edge.



Figure 5-3 SPI timing diagram – slave mode and CPHA=0



Figure 5-4 SPI timing diagram – slave mode and CPHA=1



Figure 5-5 SPI timing diagram – master mode

# 6. Package Information

## 6.1. LQFP64



## 6.2. QFN64



#### 6.3. CSP64





## 6.4. QFN56



## 6.5. LQFP48



## 6.6. QFN48



## 6.7. QFN32



# 7. Ordering Information



# 8. Version History

| Version | Date       | Updated record                                            |  |
|---------|------------|-----------------------------------------------------------|--|
| V0.5    | 2024.04.19 | 1. Initial version                                        |  |
| V0.6    | 2024.04.24 | Update QFN56 package information                          |  |
| V0.7    | 2024.04.29 | 1. Add PY32F071x7 version product(T <sub>A</sub> =105 °C) |  |



# Puya Semiconductor Co., Ltd.

#### **IMPORTANT NOTICE**

Puya reserve the right to make changes, corrections, enhancements, modifications to Puya products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information of Puya products before placing orders.

Puya products are sold pursuant to terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice and use of Puya products. Puya does not provide service support and assumes no responsibility when products that are used on its own or designated third party products.

Puya hereby disclaims any license to any intellectual property rights, express or implied.

Resale of Puya products with provisions inconsistent with the information set forth herein shall void any warranty granted by Puya.

Any with Puya or Puya logo are trademarks of Puya. All other product or service names are the property of their respective owners.

The information in this document supersedes and replaces the information in the previous version.

Puya Semiconductor Co., Ltd. – All rights reserved