## BIRLA INSTITUTE OF TECHNOLOGY AND SCIENCE PILANI, K.K. BIRLA GOA CAMPUS

**II SEMESTER 2011-2012** 

## Advanced Computer Organization (CS C342) Lab 3

Figure given below shows the execution unit and control circuit design for MIPS architecture with add, sub, and, or, addi, lw, sw and beq instructions.



Figure 1

The Opcode and function field (only for R-type) for the instructions are as follows:

| <b>Instruction(s)</b> | Opcode |
|-----------------------|--------|
| ADD, SUB, AND, OR     | 000000 |
| ADDI                  | 001000 |
| LW                    | 100011 |
| SW                    | 101011 |
| BEQ                   | 000100 |

| Instruction(s) | Ins[5:0] |
|----------------|----------|
| ADD            | 100000   |
| SUB            | 100010   |
| AND            | 100100   |
| OR             | 100101   |

The 9 bit signals you need to generate for the instructions are 1'b RegDst, 1'b RegWrite, 1'b ALUSrc, 1'b Branch, 1'b MemRd, 1'b MemWr, 1'b MemtoReg and 2'b ALUOp. Values of the signals for each of the instruction is as follows:

| Instructions | RegDst | RegWrite | ALUSrc | Branch | MemRd | MemWr | MemtoReg | ALUOp |
|--------------|--------|----------|--------|--------|-------|-------|----------|-------|
| ADD, SUB,    | 1      | 1        | 0      | 0      | 0     | 0     | 0        | 10    |
| AND, OR      |        |          |        |        |       |       |          |       |
| ADDI         | 0      | 1        | 1      | 0      | 0     | 0     | 0        | 00    |
| LW           | 0      | 1        | 1      | 0      | 1     | 0     | 1        | 00    |
| SW           | 0      | 0        | 1      | 0      | 0     | 1     | 0        | 00    |
| BEQ          | 0      | 0        | 0      | 1      | 0     | 0     | 0        | 01    |

| ALUOp | Ins [5:0] | ALU_Ctrl_Out |
|-------|-----------|--------------|
| 00    | XXXXXX    | 0010         |
| 01    | xxxxxx    | 0110         |
| 10    | 100000    | 0010         |
|       | 100010    | 0110         |
|       | 100100    | 0000         |
|       | 100101    | 0001         |

| ALU_Ctrl_Out | <b>ALU Operation</b> |
|--------------|----------------------|
| 0010         | ADD                  |
| 0110         | SUBTRACT             |
| 0000         | AND                  |
| 0001         | OR                   |

Implement the design given in the figure 1 using the following modules:

- module Main\_Ctrl\_Unit (Opcode\_6b, Signals\_9b);
   9'b Signal should be in this order [from MSB to LSB] → RegDst\_1b, RegWrite\_1b,
   ALUSrc\_1b, Branch\_1b, MemRd\_1b, MemWr\_1b, MemtoReg\_1b, ALUOp\_2b
- 2. module ALU\_Ctrl\_Unit (funct\_6b, ALUOp\_2b, ALU\_Ctrl\_Out\_4b);
- 3. module Adder (PC\_32b, SExtnShft\_32b, BrAdd\_32b);
- 4. module Mux (BusB\_32b, SExtn\_32, ALUSrc2\_32b, ALUSrc\_1b);
- 5. module ALU (BusA\_32b, ALUSrc2\_32b, ALU\_Ctrl\_Out\_4b, ALUOut\_32b, Zero\_1b);
- 6. module Execution\_Ctrl\_Unit (Opcode\_6b, PC\_32b, BusA\_32b, BusB\_32b, Imm\_16b, Signals\_9b, BrAdd\_32b, Zero\_1b, ALUOut\_32b);