# Analyzing and Mitigating the Impact of Permanent Faults on a Systolic Array Based Neural Network Accelerator

Ref: https://arxiv.org/pdf/1802.04657.pdf

# Deep neural network accelerator

Due to the compute intensive nature of DNNs, several accelerator designs have been proposed in the literature to accelerate the inference process of DNNs.

These accelerators are mainly capable of performing efficient vector and matrix multiplication operations, which are the fundamental operations in the DNN inference.

This is achieved by using multiple computational units which operate in parallel and by enabling local data sharing/reuse in these units.



(a) DNN Architecture



# The Tensor Processing Unit (TPU)

prominent DNN accelerators developed by Google for addressing the increased cloud-based DNN related workloads.

TPU is a systolic array composed of processing elements (PEs) that are connected in a 2D grid like manner.



(a)The steps show the sequence of unrolling and mapping of the weights onto the array.
(b) baseline systolic array-based DNN accelerator (similar to the design of well-know systolic arrays like Google TPU and Eyeriss, illustrating the mapping of a segment of filters highlighted in (a).
(c) Detailed design of the processing element (PE).

# Processing element (PE)



- The PEs work in lock steps with their neighbouring PEs to generate the output.
- For example, in the first clock cycle, the top left corner PE will multiply the first weight with the first input activation and then pass the partial output to its downstream neighbour and the input activation to the PE on its right side.
- The downstream PE (i.e. the second PE in the first column), in the next clock cycle, computes the product of the second weight with the second activation and adds the available partial product from the upstream PE to generate the partial product for its downstream PE.
- In the meantime, the first PE in the first column will generate the first partial product related to the second input activation vector and the first PE in the second column will generate the first partial product related to the first input activation vector.
- By continuing this procedure, the result of the first dotproduct from the systolic array will be available after N clock cycles and, at peak, the array can generate one result per clock cycle per column.

# processing element (PE)



- .If the number of weights in the filters/neurons is more than the number of rows in the array, the weights cannot be mapped to the array at the same time.
- In such cases, the results generated by the array are not complete, and the accumulation units connected below the array are responsible for storing the partial products and accumulating them with the rest of the corresponding partial products of the filters/neurons to compute the final outputs.

# Scaling Problem

- An important challenge with future technology scaling is the increase in fault rates, including both permanent (hard errors) and temporary faults (soft errors).
- Temporary faults might occasionally impact the DNN's classification results, but their overall impact on classification accuracy is small, even at high soft error rates.
- Permanent faults can affect the result of every DNN execution and significantly reduce the classification accuracy.
- While permanent faults, at least those that are related to manufacturing defects, can be identified during post-fabrication testing, discarding every chip with a permanent fault reduces yield.

#### Yield

Although the goal of every fabrication process is to produce only working <u>dies</u>, in practice the process is never perfect and not all dies work or operate as desired within specs.

Yield is a quantitative measurement of the process quality in terms of working dies.

Where,

- N<sub>good</sub> number of working dies per wafer
- N<sub>total</sub> number of dies per wafer

$$Y = rac{N_{
m good}}{N_{
m total}}$$

10

Why fault models? . Impossible to rount and analyze all faults. · abstract physical defects and define logical models · Functional - check faults in functional blocks (registers, adder, multipliers.) Integer X: (W/I) -> stored in reg. If VDD is disconnected all 0. Reg for X If. AND is disconnected -> all 1 If head is high : I will be assigned to X If load is disconnected => fault



Multiple stuck-at fault · Any number of viral lines can have stuck-at faults at given time Each line can have states = Good /8-a-0/5-a1 Por K - lines; botal faults = 3 k - 1 [ for one scenario, all the lines are not faulty, hence subtracted ]

## Faults, Errors and Failures

- Fault: A physical defect within a circuit or a system
  - May or may not cause a system failure
- Error: Manifestation of a fault that results in incorrect circuit (system) outputs or states
  - Caused by faults
- Failure: Deviation of a circuit or system from its specified behavior
  - Fails to do what it should do
  - Caused by an error
- Fault ---> Error ---> Failure

# Imperfections in DNN accelerators

- DNN accelerators are fabricated using nanometre CMOS technologies, which require a highly sophisticated manufacturing process.
- The imperfections in the process result in defects in the fabricated chips.
- These defects can take a wide variety of forms, from permanent faults (e.g. stuck-at faults) that affect the functionality of the chips to variations that affect just the operating characteristics of the hardware (e.g. timing errors).

#### Some Real Defects in Chips

#### · Processing Faults

- missing contact windows
- parasitic transistors
- oxide breakdown

#### Material Defects

- bulk defects (cracks, crystal imperfections)
- surface impurities (ion migration)

#### Time-Dependent Failures

- dielectric breakdown
- electromigration

#### Packaging Failures

- contact degradation

Permanent faults (e.g. stuck-at faults) in DNN accelerators

#### **Fault Excitation**



Activates the fault s-a-0 on line G by applying a logic value 1 in line G

#### Propagate Error To Primary Output Y



Test Vector A,B,C = 1,0,0 detects fault G s-a-0

#### Stuck-At Fault as a Logic Fault

- Stuck-at Fault is a <u>Functional Fault</u> on a Boolean (Logic) Function Implementation
- It is not a Physical Defect Model
  - Stuck-at 1 does not mean line is shorted to Vpp.
  - Stuck-at 0 does not mean line is grounded!
- It is an abstract fault model
  - A logic stuck-at 1 means when the line is applied a logic 0, it produces a logical error
  - A logic error means 0 becomes 1 or vice versa

Ref: https://web.stanford.edu/class/ee386/public/stuck\_at\_fault\_6per\_page

# Impact of Permanent Faults on TPU



(a) Classification Accuracy Drop Due to Stuck-at-Fault MACs.



(b) TIMIT Output Regression for Layer 3 Activation with 8 Faulty MACs.

- For TIMIT, we observe that even with only four faulty MACs (i.e., with only 0.005% MACs faulty), the classification accuracy drops from the 74.13% to 39.69%.
- Golden = Fault free

stuck-at faults frequently affect the higher order bits of the MAC output, resulting in large absolute errors in the matrix vector product.

# Experimental details

- first synthesized an RTL description of the TPU into the gatelevel netlist
- inserted stuck-at faults at internal nodes in the gate-level netlist.
- For this analysis, focused only on faults in the data-path and ignored faults in the memory components (since they can be addressed using ECC) and the control logic since it consumes an insignificant fraction of the design.

**Solution: Fault-Tolerant TPU Design** 

## Motivation

TPUs with even a relatively small number of faulty MAC units cannot be used unless the fault impact is mitigated.

#### Observation:

Each weight in the DNN maps to exactly one MAC unit. In other words, there is a static mapping between DNN weights and MAC units. We then exploit the static mapping to determine which weights to prune.

# Mapping of FC

- mapping functions r() and c() that take as input the indices of a DNN weight and output the row and column, respectively, of the MAC unit on which the weight is mapped.
- The mapping functions for weight wi,j in a fully-connected layer:

```
r(i, j) = j\%N and c(i, j) = i\%N, % is the modulo operator.
```

weight matrices that do not fit fully in the systolic array are first blocked into smaller N →
 N sub-matrices

## **Two Solutions**

fault-aware pruning (FAP)

fault-aware pruning plus retraining (FAP+T)

## **FAP**



- The proposed FAP and FAP+T techniques both assume that standard post-fabrication tests are used on each TPU chip to determine the location of faulty MACs.
- Given this information, FAP is to set (or prune) any weight that maps to a faulty MAC to zero.
- That is, for all pairs of (i, j) values such that
   MACc(i,j),r(i,j) is faulty, we set the corresponding wi,j =
- this is for fully connected layers, a similar strategy is used for conv layers.
- multiple weights can map to one MAC unit; correspondingly, even a single faulty MAC can result in multiple weights being pruned

## Pruning in hardware

- In hardware, pruning is achieved by introducing a separate bypass path for faulty MAC units.
- With the bypass path being enabled, the faulty MAC unit's contribution to the column sum is skipped, which is equivalent to setting the faulty MAC's weight to zero.
- The area overhead due to the new bypass path is only about 9%.



## FAP + T

#### Algorithm 1: FAP+T Training Algorithm

- 1 Algorithm FAP+T()
- 2 Load the pre-trained DNN weights and TPU fault map;
- 3 Determine indices of pruned weights from TPU fault map;
- 4 Set all pruned weights to zero;
- 5 for Training epochs  $\leq MAX\_EPOCHS$  do
- 6 Update weights using back-prop.;
- 7 Set all pruned weights to zero;
- s end
- 9 return Retrained model;

 The FAP+T approach starts with FAP based on each TPU's fault map, but additionally retrains the unpruned weights in the DNN while forcing all pruned weights to zero during the retraining process.

 returns new, optimized values for the unpruned weights that improve the classification accuracy compared to the FAP solution.

## Limitation

re-training needs to be performed for each TPU chip based on its unique fault map;

however, this needs to be done only once per TPU chip and the cost of doing so is amortized over the entire lifetime of the TPU chip.

MAX EPOCHS: determines the number of iterations of the re-training algorithm.

Setting this parameter to zero is equivalent to FAP.

As MAX EPOCHS is increased, the re-training time increases in return for increased classification accuracy

#### Algorithm 1: FAP+T Training Algorithm

- 1 Algorithm FAP+T()
- 2 Load the pre-trained DNN weights and TPU fault map;
- 3 Determine indices of pruned weights from TPU fault map;
- 4 Set all pruned weights to zero;
- 5 for Training epochs  $\leq MAX\_EPOCHS$  do
- 6 Update weights using back-prop.;
- 7 Set all pruned weights to zero;
- 8 end
- 9 return Retrained model;

## Result





TPUs operate even with fault rates as high as 50%, with negligible to tolerable drops in classification accuracy (from 0.1% drop for TIMIT to 8% drop for AlexNet).

## Result





retraining overhead of about 12 minutes per TPU chip for AlexNet.
 However, this one-time cost is amortized over the entire TPU's lifetime



[Ref: Dependable Deep Learning: Towards Cost-Efficient Resilience of Deep Neural Network Accelerators against Soft Errors and Permanent Faults(https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=9159734)]

# Types of faults



- A transient fault is a fault that is no longer present if power is disconnected for a short time and then restored.
- An intermittent fault, often called simply an "intermittent", is a malfunction of a device or system that occurs at intervals, usually irregular.
- Permanent faults are failures that manifest as stuck-at bits in the architecture, that is, lines that always carry the logical signal "0" or "1" as the result of a short or open circuit.

#### Soft Errors

Soft Errors are **transient faults** that **manifest as bit flips** and result in data corruption. These are mainly caused by extrinsic sources like alpha particles emitted from the impurities in packaging materials or by neutrons from cosmic radiations when they strike the chip.

Temperature is another factor that can result in an increase in the Soft Error Rate (SER).

## Aging

Aging of electronic circuits occurs due to various physical phenomena such as Bias Temperature Instability (BTI), Hot Carrier Injection (HCI), Time-Dependent Dielectric Breakdown (TDDB) and Electromigration (EM).

- It typically results in circuits becoming slower with time, e.g., by increasing the threshold voltage (VTH) of the circuits, or breakdown of dielectric and wires.
- The **aging faults manifest as timing errors** during the early stages, and later can transform into permanent faults. Alongside various other factors, the rate of aging usually increases with temperature.

#### **Process Variations**

**Process Variations** is an issue caused by the variations **introduced during the manufacturing process**.

This issue arises due to the fact that it is difficult to manufacture transistors with the same properties, such as channel length, oxide thickness and doping levels, at the nano-scale.

results in performance (e.g., in the form of reduced operating frequency) and power efficiency, as well as the yield of the manufacturing process (in case of permanent faults).



| Technique                              | Abstraction<br>Layer    | Related Work   | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                  | Cost                              | Targeted Faults                                                   | Other<br>Dependencies                                               |
|----------------------------------------|-------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------|
| Fault-Aware<br>Training                | sw                      | [22] [23]      | It incorporates the information of hardware-level faults in the<br>training process to enable the network to adapt accordingly and<br>produce correct output using faulty hardware during inference.                                                                                                                                                                                                                               | Design-time: High                 | Permanent faults<br>in memory                                     | Fault map<br>extraction                                             |
| Fault-Aware<br>Pruning                 | HW Architecture<br>+ SW | [24] [23] [25] | This technique leverages the inherent redundancy in DNNs and<br>propose to drop the faulty computations to maintain the accuracy<br>of the provided DNN. In case of higher number of faults, this<br>technique is coupled with fault-aware training to offer optimal<br>performance.                                                                                                                                               | Run-time: Low                     | Permanent faults<br>in computational<br>array                     | Modifications in<br>HW architecture<br>+ fault map<br>extraction    |
| Fault-Aware<br>Mapping                 | HW Architecture<br>+ SW | [24]           | Fault-aware mapping leverages the fact that different<br>computations/parameters have different level of significance and<br>pruning the least significant set of computations/parameters<br>during fault-aware pruning can have the least impact on the<br>accuracy of the DNN-based system. Therefore, it proposes to<br>find the least significant set and, with the help of mapping, map<br>them to the faulty components      | Design-time: Low                  | Permanent faults<br>in computational<br>array                     | Fault map<br>extraction                                             |
| Range<br>Restriction                   | sw                      | [26] [27]      | In DNNs, faults in sensitive computations usually result in<br>abnormal output at an intermediate stage in the network that can<br>propagate to the output to produce incorrect result. Range<br>restriction techniques propose to determine ranges of<br>intermediate outputs and identify any output that does not fall in<br>the defined range as faulty and map them to some in the range<br>using some pre-defined mechanism. | Design-time: Low<br>Run-time: Low | Transient Faults<br>(i.e., Soft Errors)                           | Modifications in<br>HW architecture<br>in case of<br>specialized HW |
| Algorithm-<br>based Fault<br>Tolerance | sw                      | [28]           | Algorithm-based Fault Tolerance (ABFT) techniques that are<br>based on checksum computation are commonly used to protect<br>matrix-matrix multiplications. These techniques have been<br>extended to offer cost-effective error detection and correction for<br>convolution operations as well.                                                                                                                                    | Run-time: Low                     | Transient faults in<br>computational units<br>and data corruption | No                                                                  |
| Radiation<br>Hardening                 | Circuit                 | [29] [30]      | This approach enables us to make the hardware less prone to<br>radiation-induced faults, using stronger cells or through designing<br>the hardware components such that they are biased towards a<br>specific type of faults towards which DNNs are more resilient.<br>For example, designing SRAM cells such that, in case of radiation-<br>induced faults, they result in a '0' more often then a '1'.                           | Run-time: Low                     | Transient Faults<br>(i.e., Soft Errors)                           | No                                                                  |
| Redundancy                             | HW Architecture<br>+ SW | [31] [32]      | It introduces selective spatial and temporal redundancy to detect<br>and rectify errors in critical computations during inference.                                                                                                                                                                                                                                                                                                 | Run-time: Moderate<br>to High     | Transient, intermittent<br>and permanent faults                   | No                                                                  |

# SalvageDNN: salvaging deep neural network accelerators with permanent faults through saliency-driven fault-aware mapping

https://royalsocietypublishing.org/doi/pdf/10.1098/rsta.2019.0164

### Saliency evaluation of neurons/filters of a DNN

• The saliency of a network parameter defines its importance based on its contribution and/or the expected impact it can have on the output.

#### Widely used methods:

L1 and L2 norms, where the norms of the parameters define their saliency:

[L1 Norm is the sum of the magnitudes of the vectors in a space.

#### L2 norm:Euclidean norm]

- neuron importance score computation based on propagation .
- Such methods are more accurate but computationally more intensive than norm based methods, as they have to back propagate from the output to a particular neuron/filter to compute its saliency.



Pruning is a process of removing weights which connect neurons from two adjacent layers in the network.



Impact of rearranging neurons in a layer of a fully-connected DNN on the arrangement of the weights to be mapped on the systolic array. (a) Shows the arrangement before swapping neurons 1 and 2 in the first hidden layer of a fully-connected DNN and (b) shows the arrangement after swapping the neurons. The left side of the figure illustrates the state of the neural network and the right side shows the weights of the first and second hidden layers in a manner in which they will be mapped



A DNN consists of L stacked layers of computation, Layer l has  $N^l$  neurons whose outputs are referred to as activations, represented by an  $N^l$  dimensional vector  $a^l$ . Each layer multiplies the vector of activations from the previous layer with a weight matrix  $w^l$  of dimensions  $N^{l-1} \times N^l$  and adds constant biases represented by an  $N^l$  dimensional vector  $b^l$ , followed by an element-wise activation function  $\phi$ . Mathematically, each layer of a DNN performs the following operation:

$$y_i^l = \sum w_{i,j}^l a_i^{l-1} + b_i^l, \quad a_i^l = \phi(y_i^l) \quad \forall l \in [1, L],$$



 Assume that w\_ij (a\_ij) is the element in the i-th row and j-th column of weight (activation) matrixW (A).

The operation of the systolic array can be explained as follows:

- First, weights are pre-loaded into the array and remain stationary throughout a block of computation.
- MAC unit that stores w\_ij as MAC\_ij.
- Next, activations stream in from the activation memory, one activation per row per clock cycle, and move from left to right.



Rearrangement due to change of w\_ij locations.

- MAC\_11 computes w\_11\*a\_11 in the first clock cycle,
- MAC\_12 unit adds w\_12\*a\_21 to MAC11's product in the next clock cycle, and so on.
- In clock cycle N, MAC\_1N unit outputs:
   y\_11 = ∑ w\_1i\*a\_i1,
   [the first element of the output matrix]
- MAC\_1N proceeds to output y\_12, . . . ,y\_1B in subsequent clock cycles.
- The second column receives the same stream of inputs as the first column, but delayed by one clock cycle.
- This column outputs y\_21,y\_22, . . . ,y\_2B.
- In this manner, a batch of B inputs is multiplied by an N × N weight matrix in 2N + B clock cycles.

# Advantage

Saliency-driven fault-aware mapping, without requiring extensive retraining as typically done in the state of the art.

#### Steps

- 1. The DNN accelerator design is optimized such that the components having permanent faults can be disconnected from the main datapath to mitigate the effects of the faults.
- 2, the saliency of the weights of the DNN is computed. Given a dataflow, the architectural characteristics of the modified accelerator design and the fault map of the fabricated hardware.
- 3. proposes mapping of neurons/filters of a layer of the DNN on different segments of the hardware such that the sum of saliency of the weights that are pruned (mapped on the faulty/disconnected parts of the datapath) during inference is minimized.
- 4. makes the required rearrangements in the DNN such that the data rearrangements, which are highly memory intensive, are not required during the DNN processing.

#### Steps

Steps 3 and 4 are repeated for each layer and the resultant network is forwarded to step 5 after setting all the weights which are to be mapped on the faulty/disconnected computational units to zero.

The network is traversed in a sequential order from the first layer to the last.

Step 5, required adjustments are made to the network parameters to compensate for the pruned weights/computations.

Algorithm 1 A fast method to reduce the sum of saliency of the weights of a layer that have to be pruned due to permanent faults.

Inputs: A matrix Costs containing the costs of mapping neurons/filters to faulty columns of the array and a vector Idx containing the indexes of faulty columns of the array Outputs: A matrix Mapping which defines which neuron/filter has to be mapped to which faulty column and a variable TCost which defines the cost of this mapping scheme

Initialize: TCost = 0, Mapping = Zeros(Number of Columns in Costs, 2) and NF\_Idx =

- [1, 2, 3, ... Number of neurons/filters in the layer]
- 1: **for** *i* = 1 to Number of columns in *Costs* at the start of the loop **do**
- $[val, row\_id, col\_id] = min(Costs)$ 
  - $Mapping(i,1) = NF_Idx(row_id)$  $Mapping(i,2) = Idx(col_id)$
- TCost = TCost + val
- Costs ← Costs after removing row\_id row and col\_id column 6:
- $Idx \leftarrow Idx$  after removing  $col_id$  column
- 8:  $NF_Idx \leftarrow NF_Idx$  after removing  $row_id$  column
- 9: end for

3:

4:

10: return TCost and Mapping



An example illustration of how the mapping would vary across chips having different fault maps. The grids shown in b, c, d and e corresponds to  $4 \times 4$  systolic arrays from four different chips. Each small box inside a grid represents a single processing element (PE). The PEs with black cross over them in c, d and e correspond to faulty PEs. The filters considered in this example are shown in a. (a) Filters, (b) Case 1, (c) Case 2, (d) Case 3, and (e) Case 4.



An example illustration of how the mapping would change if the fault map of the DNN hardware changes over time. The grid shown in b, c and d corresponds to a systolic array, where each small box represents a single processing element (PE). The PEs with black cross over them in (c) and (d) correspond to faulty PEs detected during post-fabrication testing and the PE with red cross over it in (d) corresponds to the PE which experienced fault over time due to wear-out. (a) Filters, (b) Case 1, (c) Case 2, and (d) Case 3.

#### Result



Impact of using SalvageDNN before applying fault-aware training on the accuracy of the VGG11 network trained for the Cifar10 classification. The subfigures show the comparison between FAP + retraining and SalvageDNN + retraining when the underlying hardware has: (a) 10% faulty PEs, (b) 30% faulty PEs, (c) 50% faulty PEs, and (d) 70% faulty PEs.