# ECE 581 Homework 3

## **Chuck Faber**

**Problem 1.** Consider the following circuit where the delay of each gate is one-time unit. Use the topological analysis method to estimate the timing parameters.



- 1) Assume that A arrives at time 1, B arrives at time 2, calculate the latest time when F1 is produced.
- 2) Assume that F1 should be expected to be available before time 10 (similar to the setup time), calculate the expected times for A and B, respectively?



- **P1.1** The latest time when F1 is produced is time 5.
- P1.2 The expected time for A is time 6 and the expected time for B is time 8.

**Problem 2.** Determine the maximum clock frequency and whether any hold time violations could occur. Discuss the possible solution to avoid the hold time violation. Each gate has the same delay specification.  $T_{cd}$  is the contamination delay (the minimum delay) and  $T_{pd}$  is the propagation delay (the maximum delay).



| FF   | $T_{ccq}=31ps$ | T <sub>pcq</sub> =81ps | $T_{\text{setup}} = 51 \text{ps}$ | T <sub>hold</sub> =61ps |
|------|----------------|------------------------|-----------------------------------|-------------------------|
| Gate | $T_{cd}=26ps$  | $T_{pd}=41ps$          |                                   |                         |

# **Maximum Clock Frequency**

$$T_c \ge t_{peq} + t_{Pd} + t_{semp}$$
  
=  $81_{PS} + 3(41_{PS}) + 51_{PS}$   
=  $255_{PS}$   
 $f_{mex} = \frac{1}{255_{PS}} = 3.92_{GHz}$ 

## Possible Hold Time Violation? (Yes)

#### **Hold Time Solution**

We can add buffers to A & C to increase propagation delay keeping X and Y stable past hold time.

Add buffers after the A and C outputs.