

# High Performance Computing for Science and Engineering I

P. Koumoutsakos S. Martin ETH Zentrum, CLT E 13 CH-8092 Zürich Fall semester 2020

#### Set 1 -Amdahl's Law, Cache

Issued: October 2, 2020 Hand in (optional): October 16, 2020 08:00am

## Question 1: Amdahl's law (5 points)

- a) Suppose you have a program where 99.99% of the runtime is parallelizable. You want to run this program on a super computer that has up to 2'000'000 cores.
  - What is the maximum speed up you can achieve if you had no limitations of processors n? What speed up can you achieve with 20, 200, 2000, 200000, 2000000 and 20000000 cores?
- b) Not all parts of a program benefit from increasing the number of cores n used. Assume you have a communication operation that scales proportionally with the number of cores as 0.01n. The serial fraction is 0.01.
  - What is the maximum speed up you can achieve? If you reduce the communication to 0.001n what is the new maximum speedup?
- c) Upon inspection of a code, you see that 1000 of the code's operations are parallelizable and 10 are not. Suppose the time to compute one operation (both serial and parallel) is  $t_1$ .
  - ullet Compute the time T(n) to execute the code with n cores.
  - Using this time T(n), compute the speed-up S(n) for n=10. Verify your answer using Amdahl's law.
  - The speed up you get is true only in the case of perfect load balancing. For n=10, re-compute the speed-up assuming one core is assigned 1.5 and 3 times more of the parallel operations.

## Question 2: Linear Algebra Operations (10 points)

In this exercise we will implement some basic linear algebra operations. We will study the effects that has the way we store and use our data in the efficiency of our code.

- a) We want to implement the multiplication of a square matrix  $A \in \mathbb{R}^{N \times N}$  with a vector  $\boldsymbol{x} \in \mathbb{R}^N$ . Notice that we have two options, to store the matrix A row-wise (row major order) or column-wise (column major order). You are provided with a skeleton code and you are asked to implement the product  $A\boldsymbol{x}$  storing A with row major order first and then with column major order. You can initialize  $A_{i,j} = i + j$  and  $x_i = i$ .
  - Which implementation is faster and why? What do you observe as the dimension of the matrix increases? How do you explain it?
- b) We want to compute the transpose of a square matrix  $A \in \mathbb{R}^{N \times N}$  The matrix A and its inverse  $A^{\top}$  are stored in row major order in our implementation. One way to do the transposition is the straightforward way, where we loop over all the indices and we set the corresponding (i,j) element of  $A^{\top}$  equal to the (j,i) element of A. As you have seen in the lecture this is not the most efficient way in terms of cache usage due to compulsory misses. A solution to this problem is to work in blocks.

First implement the straightforward transposition algorithm in the provided skeleton code. Then, imitate the multiplication algorithm that was explained in classroom and use the provided skeleton code to implement a block version of the transposition algorithm.

Run you code over increasing matrix dimensions and vary the block size, what do you observe? How do you explain it? In the end, the results are saved in a file. Plot the results with your favourite tool. Analyze the results and draw your conclusion.

c) We want to compute the product of two square matrices  $A,B\in\mathbb{R}^{N\times N}$  The matrices A,B are stored in row major order in our implementation. One way to do the multiplication is the straightforward way,

$$C_{i,j} = \sum_{k} A_{i,k} B_{k,j} .$$

As discussed in the previous subquestion, you have already seen the reasons this is not the most efficient way of implementing the product.

First implement the straightforward multiplication algorithm in the provided skeleton code. Then implement the block-multiplication algorithm that was explained in the classroom. Finally, implement a second version of the block-multiplication algorithm were the matrix B is stored in column major order. You can initialize  $B_{i,j}=2i+j$ .

Run you code over increasing matrix dimensions and vary the block size, what do you observe? How do you explain it? In the end, the results are saved in a file. Plot the results with your favourite tool. Analyze the results and draw your conclusion. Which is the most efficient algorithm? Explain in terms of cache usage.

#### Question 3: Cache size and cache speed (10 points)

This exercise shows how the performance of our program can be affected by the size of the data it operates with. Depending on whether the data fits into L1, L2, L3 cache, or not at all, we expect different memory access time. Furthermore, in which order we access the elements will also have an effect.

We will demonstrate this by traversing a linked list in the form of a permutation of size N, for different values of N. In other words, we will have an array of integers  $a_0, \ldots, a_{N-1}$ , where each  $a_i$  is a unique value from 0 to N-1. We start with the index k=0, and then repeat M times the operation  $k \leftarrow a_k$ , for some  $M \gg N$ . This way we minimize memory-unrelated operations and measure virtually only the memory access time<sup>1</sup>.

- a) Before writing and running the code, check the sizes of L1, L2 and L3 cache by running the following command on an Euler compute node:
  - grep . /sys/devices/system/cpu/cpu0/cache/index\*/\*

The output will contain information from four different index\* folders, each of which represents one cache level. Two are L1 caches (one for data, one for program code), one L2 and one L3 (both unified data and code). Extract the following information<sup>2</sup>:

- total size (property size),
- cache line size (property coherency\_line\_size).
- b) You are provided with a skeleton code for sampling the execution time for different values of N. The code already selects the values of N and outputs the results.
  - Fill out the TODO sections marked with  $Question\ 1b$  with the code for linked list traversal and time measurement. Use the provided sattolo function to generate a random one-cycle permutation. This function guarantees that the permutation is such that all of the N elements are visited. Compile the code with make, run with bsub ... make run and plot the results with make plot.
  - What do you observe, do the drops in performance match the cache sizes? Are the transitions smooth or sharp, why?
- c) Instead of jumping randomly through memory, initialize the array a such that k goes repeatedly as  $0,\,1,\,2,\,\ldots,\,N-1,\,0,\,1,\,2\ldots$  Compare the performance of this (mostly) continuous access to the random access from the previous subquestions.
  - How would you explain the result?
- d) The previous subquestion was somewhat unfair. We would load a single cache line (of 64 bytes), and then do several jumps for free, because the data is already there. Implement the third variant of the permutation, where k jumps by 64 bytes (how many elements is that?). If that would cause k to go above N-1, take the modulo N. It does not matter if not all elements are visited this way, we still do force the CPU to load the whole array from memory, as we read from every cache line.

Compare the results with the previous two cases. What limits the performance for very large N in this case, and what in the case of a random permutation?

<sup>&</sup>lt;sup>1</sup>To be precise, we measure latency of reading  $a_k$  from memory (or cache), plus latencies of CPU instructions themselves. Thus, this will only give as an approximation of the memory and cache latencies.

<sup>&</sup>lt;sup>2</sup>Depending on the node type your program assigned to, you will get different values. Optionally, you might also want to run 1scpu (in the same run), to get the exact CPU model name.