# Embedded Systems

## Fabian Bösiger

## 02.12.2020

## Contents

| Mixed Task Scheduling                 | 9  |
|---------------------------------------|----|
| Polling Server                        | 9  |
|                                       | 10 |
|                                       | 10 |
| Dynamic Voltage and Frequency Scaling | 10 |
| YDS Algorithm                         | 10 |
|                                       | 1  |
|                                       | 11 |
|                                       | 1  |
|                                       | 1  |
| Optimal Application Control           | 1  |
|                                       | 12 |
|                                       | 12 |
|                                       | 12 |
|                                       | 12 |
|                                       | 12 |
| Dependence Graphs                     | 12 |
|                                       | 12 |
|                                       | 13 |
|                                       | 13 |
|                                       | 4  |

## Hardware Software Interface

#### Storage

**SRAM** Single bit stored in a bi-stable circuit.

**DRAM** Single bit stored as a charge in a capacitor. Requires periodic refresh.

Flash Memory Modifiable, non-volatile storage.

#### Input and Output

**UART** Asynchronoous serial communication, no shared clock signal for communication.

Start/Stop Bits: Used for synchronization.

Data Bits: Actually transfers the data.

Parity Bit: Detects potential errors.

Baudrate: Speed of communication over a channel.

**SPI** Used to communicate across short distances.

SCLK: Clock signal.

MOSI: Master out slave in.

MISO: Master in slave out.

**SS**: Selects slave chip.

**Interrupts** Interrupts are implemented in hardware, always have a higher priority than any other task.

The *Vector interrupt controller* enables and disables interrupts, allows to mask interrupts, and registers interrupt service routines.

**Polling** Continuously gets the signal. This is better than interupts if events happen frequently.

#### Clocks and Timers

Clocks Microcontrollers usually have many different clock sources that have different frequencies, energy consumption and stability.

Watchdog Timer The watchdog timer profides system fail-safety. If the couter rolls over, the processor is reset.

Timers can capture current time or time differences, generate interrupts if a certain time is reached or when counters overflow, generate periodic interrupts.

## **Programming Paradigms**

## Scheduling

#### Cyclic-Executive Scheduling

| Symbols                             | Definitions                                |
|-------------------------------------|--------------------------------------------|
| Γ                                   | Task set                                   |
| $	au_i$                             | Task                                       |
| $T_i$                               | Period of task $\tau_i$                    |
| $\phi_i$                            | Phase of $\tau_i$                          |
| $D_i = d_{i,j} - r_{i,j}$           | Relative deadline of task $\tau_i$         |
| $C_i$                               | Worst case execution time of task $\tau_i$ |
| $	au_{i,j}$                         | Job, j-th instance of task $\tau_i$        |
| $r_{i,j} = \phi_i + (j-1)T_i$       | Release time of job $\tau_{i,j}$           |
| $d_{i,j} = \phi_i + (j-1)T_i + D_i$ | Absolute deadline of job $\tau_{i,j}$      |

## **Feasibility** A schedule is feasible/correct if:

- 1. The period P is a common multiple of all task periods
- 2. The period P is a multiple of the frame length f
- 2. The period F is a multiple of the field f and f as to be sufficiently long:  $\forall 1 \leq k \leq \frac{P}{f}: \sum_{i|f_{i,j}=k} C_i \leq 1$

4. The release times are respected (Or offsets have to be determined such that instances start after release time:  $\forall \tau_i : \phi_i =$  $\min_{1 \le j \le P/T_i} (f_{i,j} - 1)f - (j-1)T_i)$ 

5. The deadlines are respected:  $\forall \tau_i, 1 \leq j \leq \frac{P}{T_i} : (j-1)T_i + \phi_i + D_i \geq f_{i,j}f$ 

## Aperiodic Task Scheduling

|                   | Equal arrival times,<br>Non preemptive | Arbitrary arrival<br>times,<br>Preemptive |
|-------------------|----------------------------------------|-------------------------------------------|
| Independent tasks | EDD                                    | EDF                                       |
| Dependent tasks   | LDF                                    | EDF*                                      |

**Earliest Deadline Due (EDD)** Try to minimize maximum lateness. EDD is non preemptive.

Execute tasks in order of non decreasing deadlines.

#### Assumptions

- Independent tasks
- Synchronous arrival times

**Guarantees** (Jackson's Rule) Given independent tasks, any algorithm that executes the tasks on order of non-decreasing deadlines is optimal with respect to minimizing maximum lateness.



Figure 1: Earliest deadline due scheduling

Latest Deadline First (LDF) Try to minimize maximum lateness. LDF is non preemptive.

Build a scheduling queue, execute tasks from that queue. In scheduling queue, proceed tail to head, and among tasks without successors or already scheduled successors, select task with the latest deadline to be scheduled last.

#### Assumptions

- Tasks with precedence constraints
- Synchronous arrival times



Figure 2: Latest deadline first scheduling

Earliest Deadline First (EDF) Try to minimize maximum lateness. EDF is preemptive.

At any instant, execute the task with the currently closest deadline.

## Assumptions

- Independent tasks
- Arbitrary arrival times

Guarantees (Horn's Rule) Given independent tasks with arbitrary arrival times, any algorithm that at any instant executes the task with

earlieast absolute deadlines among the ready tasks is optimal with respect to maximum lateness.

Sufficient Test 
$$\sum_{i=1}^{N} \frac{C_i}{D_i} \leq 1$$
.

Sufficient and Necessary Schedulability Test  $\sum_{i=1}^{N} \frac{C_i}{T_i} \leq 1$ .

```
EDF_guarantee(J, J_new)
   J' = J union J_new
   t = current_time()
   f_0 = t;
   for J_i in J
        f_i = f_i-1 + c_i(t)
        if f_i > d_i
        return INFEASIBLE
   return FEASIBLE
```



Figure 3: Earliest deadline first scheduling

Earliest Deadline First (EDF\*) Try to minimize maximum lateness. EDF\* is preemptive.

## Assumptions

• Tasks with precedence constraints

## • Arbitrary arrival times

Modify release times: Task must start the execution not earlier than its release time and the minimum finishing time of its predecessors.

Modify deadlines: Task must finish within its deadline and not later than the maximum start time of its successors.

#### Periodic Task Scheduling

|                  | Deadline equals period | Deadline smaller than period |
|------------------|------------------------|------------------------------|
| Static priority  | RM                     | DM                           |
| Dynamic priority | EDF                    | EDF*                         |

Rate Monotonic (RM) Tasks with shorter period get higher priority.

Sufficient Test 
$$\sum_{i=1}^{n} \frac{C_i}{T_i} \le n(2^{1/n} - 1)$$



Figure 4: Rate monotonic scheduling

**Deadline Monotonic (DM)** Tasks with smaller relative deadline get higher priority.

Sufficient Test 
$$\sum_{i=1}^{n} \frac{C_i}{D_i} \le n(2^{1/n} - 1)$$



Figure 5: Deadline monotonic scheduling

Necessasry RM and DM Schedulability Test Order Tasks according to their priorities increasing, then execute the algorithm, starting with task with lowest priority first:

```
for each t_i in T with priorities increasing
    I = 0
    do
        R = I + C_i
        if R > D_i return UNSCHEDULABLE
        I = 0
        for j in 1..i - 1
              I += ceil(R / T_j) * C_j
    while I + C_i > R
return SCHEDULABLE
```

## Mixed Task Scheduling

**Polling Server** Introduce an artificial periodic task  $(C_s, T_s)$  which serves the aperiodic requests to RM or DM scheduling. Aperiodic tasks have to finish within the same period in the artificial periodic task.

**RM Sufficient Test** 
$$\frac{C_s}{T_s} + \sum_{i=1}^n \frac{C_i}{T_i} \le (n+1)(2^{1/(n+1)}-1)$$

#### Response Time Guarantee of Aperiodic Requests

$$(1 + \lceil \frac{C_a}{C_s} \rceil) T_s \le D_a$$

**Total Bandwith Server** For every aperiodic request, a deadline is assigned. The aperiodic task is then scheduled with EDF as any oder periodic instance.

Schedulability Test Given a set of periodic tasks with processor utilization  $U_p$  and a total Bandwith server with utilization  $U_s$ , the set is schedulable iif  $U_p + U_s \leq 1$ .

Utilization for Total Bandwith Server:  $U_s = \frac{C_s}{T_s}$ 

Utilization for the periodic tasks:  $U_p = \sum_{i=1}^{N} \frac{C_i}{T_i}$ .

Assignment of deadlines to aperiodic requests:  $d_k = \max(r_k, d_{k-1}) + \frac{C_k}{U_s}$ , where  $r_k$  is the arrival time.

## Power and Energy

## Dynamic Voltage and Frequency Scaling

Break-even time: Minimum idle interval, for which it is worthwile for the processor to go into sleep mode.

Workload-conserving schedule: Schedule that always executes a job when ready queue is not empty.

In general, the **minimal energy consumption** is reached when:

- 1. Processor runs on a constant frequency (YDS will lead to same conclusion)
- 2. Fully utilizes the processor (YDS will lead to same conclusion)
- 3. Minimizes energy consumption for each period

**YDS Algorithm** All tasks that have arrival and deadline within [z, z']:  $V'([z, z']) = \{v_i \in V : z \leq a_i < d_i \leq z'\}.$ 

Intensity in some time interval [z, z'] is the average accumulated execution time of tasks V' relative to the interval length:  $G([z, z']) = \sum_{v_i \in V'([z, z'])} c_i/(z'-z)$ .

- 1. Execute jobs in the interval with the highest intensity using EDF schedule and running with the intensity as frequency.
- 2. Exclude all jobs that were already executed.
- 3. Run the algorithm for the new input again.
- 4. Put the pieces together.

#### Guarantees

- Minimal energy consumption while satisfying timing constraints
- $O(N^3)$  where N is the number of tasks

#### **Dynamic Power Management**

**Reduction of Dynamic Power** Parallelism and pipelining can be used to reduce dynamic power.

Average Power consumption of CMOS circuits  $P \sim \alpha C_L V_{dd}^2 f$  where  $V_{dd}$ : supply voltage,  $\alpha$ : switching activity,  $C_L$ : load capacity, f: clock frequency

Energy 
$$E \sim Pt \sim \alpha C_L V_{dd}^2 \#(cycles)$$

It holds that  $f \sim V_{dd}$  and  $E \sim V_{dd}^2 \#(cycles)$ . Thus, if one element with  $V_{dd}$  and f uses E energy, it holds that two elements in parallel/pipline with  $V_{dd}/2$  and f/2 use  $\frac{1}{4}E$  energy.

Energy Harvesting 
$$E_{bat}(t + \triangle t) = E_{bat}(t) + P_{in}(t)\triangle t - P_{load}(t)\triangle t$$

## Maximum Power Point Tracking

**Optimal Application Control** Given use function  $u^*(t), t \in [0, T)$  such that the system never fails. If  $u^*(t)$  is optimal (maximizes minimal used energy and maximizes utility), then for the battery state b(t) it holds that:

$$u^*(\tau - 1) < u^*(\tau) \implies b^*(\tau) = 0$$
$$u^*(\tau - 1) > u^*(\tau) \implies b^*(\tau) = B$$



Figure 6: Maximum power point tracking

Finite Horizon Control In every time interval, determine optimal  $u^*(t)$  for the next T intervals using:

- Estimated energy input  $p(\tau)$
- Current observed battery charge b(t)
- Guarantee the same battery charge b(t+T)=b(t)

## **Architecture Synthesis**

## **Design Space Exploration**

Goal: Find balance between number of resources and latency for program execution.

**Pareto Dominance** A solution weakly Pareto-dominates another solution, if it is at least as good in all objectives.

Pareto Points Points that are not dominated by any other points.

## Dependence Graphs

## Scheduling

**ASAP Scheduling** Assumes no ressource constrains. Schedule operations as soon as possible, thus minimizes latency.

**ALAP Scheduling** Assumes no ressource constrains. Schedule operations as late as possible, thus minimizies latency.

### LIST Scheduling

- Priority is assigned statically to operations (usually operations farthest away from end in the graph having most priority)
- $U_k$  is the set of operations that are runnable on resource  $v_k$
- $T_k$  denotes currently running operations mapped to  $v_k$
- $S_k \subset U_k$  are the operations that start in the current timestep

```
t = 1
repeat
   for v_k in V_T
        determine candidates to be scheduled U_k
        determine running operations T_k
        choose S_k from U_k with maximal priority
   t++
until v_n planned
```

### **Shared Resources**

## **Priority Inversion**



Figure 7: Priority inversion

**Priority Inheritance Protocol** When a task blocks one or more higher priority tasks, it temporarily assumes a higher priority.