# 8-color VGA function driver based on STEP FPGA

In this section, we will use the 8-color VGA interface on the FPGA driver backplane to realize the 8-color bar display function.

## ====Hardware description====

VGA (video graphics array) is a video graphics array, which is a video transmission standard that uses analog signals that IBM introduced with PS/2 in 1987. The VGA interface is divided into male and female ports, as shown in the figure below: VGA interface pins are defined as follows: A standard VGA interface should have the following ports:



| DB-15 VGA 连接器                             | 针脚 | 说明     | 针脚 | 说明                     | 针脚 | 说明           |
|-------------------------------------------|----|--------|----|------------------------|----|--------------|
|                                           | 1  | 红色     | 6  | 红色回路(接<br>地)           | 11 | 未连接          |
|                                           | 2  | 绿色     | 7  | 绿色回路(接<br>地)           | 12 | SDA (DDC 数据) |
| 5 4 3 2 1<br>10 9 8 7 6<br>15 14 13 12 11 | 3  | 蓝色     | 8  | 蓝色回路(接<br>地)           | 13 | 水平同步         |
| 15 15 10 15 11                            | 4  | 未连接    | 9  | +5V (熔断电流<br>为 250 mA) | 14 | 垂直同步         |
|                                           | 5  | 接地(模拟) | 10 | 接地(同步回路)               | 15 | SCL (DDC 时钟) |

- Red, green and blue signal (R\G\B)
- Line and field synchronization signal (HS\VS)
- · And a lot of ground shielding;

The three-color signals are all analog signals,

and the horizontal and vertical synchronization signals are all digital signals; for the VGA interface analog voltage, it is 0~0.714V, 0 means colorless, 0.714 means full color, FPGA outputs 3.3V, so it must be passed DAC conversion. There are two more mature methods today: the resistor divider method and the DAC conversion method.

Our bottom board uses a resistor divider method. Because there is a 75 ohm pull-down resistor on the VGA display end, in order to obtain a voltage of 0.714V, we put a 270 ohm resistor into the RGB signal line in series, 3.3V\*75/(270 +75)=0.717V. The following VGA drives the display using a scanning method. The HS (Horizontal Synchronization)

progressive scan starts from the upper left corner of the screen and scans from left to right point by point. After scanning one line, the electron beam returns The starting position of the next line on the left side of the screen. During this period, the CRT (Cathode Ray Tube) blanks the electron beam. At the end of each line, the line synchronization signal is used for synchronization; when all lines are scanned, a frame is formed, and the field synchronization is used The signal is synchronized, and the scan returns to the upper left of the screen, while vertical blanking is performed to start the next frame. VGA is scanning all the time, and the scanning of each field includes several lines of scanning, which are cycled in turn; VGA display sequence is as follows: VGA display area and blanking area: common VGA display mode:



#### INPUT SIGNAL TIMING DIAGRAM





|                |        | 横向   |    |     |     | 纵向  |    |    |    |
|----------------|--------|------|----|-----|-----|-----|----|----|----|
| 模式             | 像素频率   | 有效   | 前  | 同步  | 后   | 有效  | 前  | 同步 | 后  |
|                | (MHz)  | 线数   | 廊  | 脉冲  | 廊   | 线数  | 廊  | 脉冲 | 廊  |
| 640x480, 60Hz  | 25.175 | 640  | 16 | 96  | 48  | 480 | 11 | 2  | 31 |
| 640x480, 72Hz  | 31.500 | 640  | 24 | 40  | 128 | 480 | 9  | 3  | 28 |
| 640x480, 75Hz  | 31.500 | 640  | 16 | 96  | 48  | 480 | 11 | 2  | 32 |
| 640x480, 85Hz  | 36.000 | 640  | 32 | 48  | 112 | 480 | 1  | 3  | 25 |
| 800x600, 56Hz  | 38.100 | 800  | 32 | 128 | 128 | 600 | 1  | 4  | 14 |
| 800x600, 60Hz  | 40.000 | 800  | 40 | 128 | 88  | 600 | 1  | 4  | 23 |
| 800x600, 72Hz  | 50.000 | 800  | 56 | 120 | 64  | 600 | 37 | 6  | 23 |
| 800x600, 75Hz  | 49.500 | 800  | 16 | 80  | 160 | 600 | 1  | 2  | 21 |
| 800x600, 85Hz  | 56.250 | 800  | 32 | 64  | 152 | 600 | 1  | 3  | 27 |
| 1024x768, 60Hz | 65.000 | 1024 | 24 | 136 | 160 | 768 | 3  | 6  | 29 |
| 1024x768, 70Hz | 75.000 | 1024 | 24 | 136 | 144 | 768 | 3  | 6  | 29 |
| 1024x768, 75Hz | 78.750 | 1024 | 16 | 96  | 176 | 768 | 1  | 3  | 28 |
| 1024x768, 85Hz | 94.500 | 1024 | 48 | 96  | 208 | 768 | 1  | 3  | 36 |

# ====Verilog code====

```
// >>>>>>>>> COPYRIGHT NOTICE < <<<<<<<<<<<<<<<<<<<<<<<
// Module: Param define
/ /
// Author: Step
//
// Description: Param define
//
// Web: www.stepfpga.com
//
// -----
// Code Revision History:
// -----
// Version: |Mod. Date: |Changes Made:
// V1.1 |2016/10/30 |Initial ver
// -----
`timescale 1ns / 1ns
//VGA display driver only needs 5 signals (line sync, field sync, red, green, blue signal)
//
Red, green and blue signals are analog signals, and the input voltage range is 0.0V~0.7V // In
VGA timing, the horizontal synchronization and vertical synchronization are divided into four
stages (synchronization pulse, back porch, number of effective lines, front porch)
//VGA display has many modes, and each mode has fixed clock and timing parameters, according t
o Request control
`ifdef VGA 800X600 60Hz //Corresponding parameters for different VGA display modes
//-----
//-- Horizonal timing information
`define HSYNC A 1 6'd128
                       // 128
                       // 128 + 88
`define HSYNC_B 1 6'd216
`define HSYNC C 1 6'd1016
                       // 128 + 88 + 800
r of effective lines + front porch
//-- Vertical timing information
`define VSYNC 0 1 6'd4
                              // 4
                      // 4 + 23
`define VSYNC P 16'd27
                       // 4 + 23 + 600
`define VSYNC Q 1 6'd627
`define VSYNC_R
              1 6'd628
                       // 4 + 23 + 600 + 1 //field sync pulse + back gallery + number
of valid lines +front porch
//-----
`endif
`ifdef VGA_640X480_85Hz //corresponding parameters for different VGA display modes
//-----
//-- Horizonal timing information
`define HSYNC A 1 6'd48
                       // 48
`define HSYNC B 1 6'd160
                       // 48 + 112
                       // 48 + 112 + 640
`define HSYNC_C 1 6'd800
`define HSYNC D 1 6'd832
                       // 48 + 112 + 640 + 32 // Line sync pulse + back porch + numbe
r of effective lines + front porch
```

```
// >>>>>>>> COPYRIGHT NOTICE < <<<<<<<<<<<<<<<<
// -----
// Module: Vga Module
/ /
// Author: Step
//
// Description: Vga_Module
//
// Web: www.stepfpga.com
//
// -----
// Code Revision History:
// -----
// Version: |Mod. Date: |Changes Made:
// V1.1 |2016/10/30 |Initial ver
// -----
`define
                  VGA_800X600_60Hz //Define the VGA display mode used
`ifdef
           VGA 800X600 60Hz
                                //Call the corresponding parameters according to the
definition of VGA display mode
           "Param define.v" //Call the global definition in the Param define.v fil
` include
e
`endif
module Vga_Module
(
input
                                clk in ,
                                                                //40MHz system
clock
input
                                                         //System reset, low ef
                                rst n in ,
fective
                                                                      //VGA
output
            reg
                                      sync_v ,
field sync sync_v
output
                                                                      //VGA
                                      sync h,
line sync sync_h
                                                          / /VGA data MSB~LSB =
output reg
                  [ 2 : 0 ] vga data
\{R,G,B\}
);
reg
                   [ 15 : 0 ] x_cnt;
reg
                   [ 15 : 0 ]
                                y_cnt;
reg
                                vga_valid;
//Count the clock to identify the time required for one line scan of VGA
always @ ( posedge clk_in or negedge rst_n_in )
      if ( ! Rst_n_in ) x_cnt <= 1 6'd0;  //Initial value at reset</pre>
      else if (x_cnt >= \HSYNC_D) x_cnt <= 16'd0; //One line scan requires 1056
clocks (128+88+800+40)
      else x cnt <= x cnt + 1'b1;
//Count the line scan to identify the time required for one field scan of VGA
always @ ( posedge clk_in or negedge rst_n_in )
```

```
if (! Rst n in ) y cnt <= 1 6'd0;
                                              //Initial value at reset
       else if ( x cnt == `HSYNC D ) begin //Each line scan
               if ( y_cnt >= `VSYNC_R ) y_cnt <= 1 6'd0 ;  //Each field scan contains 628</pre>
line scans
               else y_cnt <= y_cnt + 1'b1;
       end else y cnt <= y cnt ; //The field scan counter remains unchanged during each
line scan
//According to the parameters of the display mode to generate the pulse of line synchronizatio
always @ ( posedge clk_in or negedge rst_n_in )
       if (! Rst n in ) sync h <= 1'b1;
       else if ( x_cnt < `HSYNC_A ) sync_h <= 1'b0 ;</pre>
       else sync h <= 1'b1;
//Generate
vertical sync scan pulses according to the parameters of the display mode always @ ( posedg
e clk in or negedge rst n in )
       if ( ! Rst_n_in ) sync_v <= 1'b1;</pre>
       else if ( y cnt < `VSYNC O ) sync v <= 1'b0;
       else sync_v <= 1'b1;</pre>
//Determine the effective display area according to the number of effective lines of the
horizontal and vertical synchronization signal always @ ( posedge clk in or negedge rst n
in )
       if (! Rst n in)
               vga valid <= 1'b0;
       else if ( (x_cnt > `HSYNC_B ) && (x_cnt < `HSYNC_C ) && (y_cnt > `VSYNC_P )
&& ( y_cnt < `VSYNC_Q ) )
               vga_valid <= 1'b1; //The vga_valid flag in the effective display area is 1</pre>
       else
               vga_valid <= 1'b0;</pre>
//Display different colors in different segments of the VGA effective display area
always @ ( posedge clk in or negedge rst n in )
begin
       if (! Rst n in ) vga data = 3'b111;
       else if ( vga_valid ) begin //In the effective display area
               if ( ( x cnt > `HSYNC B  ) && ( x cnt <= `HSYNC B + 1 0'd100 ) )
                       vga data = 3'b100;
                                                              //Red
               else if ( (x_cnt > `HSYNC_B + 1 0'd100 ) && ( x_cnt <= `HSYNC_B + 1 0'd2 )
00 ) )
                       vga_data = 3'b010 ;
                                                              //green
               else if ( (x cnt > `HSYNC B + 1 0'd200 ) && ( <math>x cnt < `HSYNC B + 1 0'd3 
00 ) )
                       vga_data = 3'b001;
                                                              //blue
               else if ( (x_cnt > `HSYNC_B + 1 0'd300 ) && ( x_cnt <= `HSYNC_B + 1 0'd4)
00 ) )
                       vga data = 3'b110;
                                                              //yellow
               else if ( (x cnt > `HSYNC B + 1 0'd400 ) && ( x cnt <= `HSYNC B + 1 0'd5)
00 ) )
                       vga data = 3'b101;
                                                              //purple
               else if ((x_cnt > HSYNC_B + 10'd500) && (x_cnt <= HSYNC_B + 10'd6)
```

```
00 ) )
                       vga_data = 3'b011 ;
                                                              //Cyan
               else if ( ( x cnt > `HSYNC B + 1 0'd600 ) && ( x cnt <= `HSYNC B + 1 0'd7
00 ) )
                                                              //white
                       vga data = 3'b111 ;
               else if ( ( x cnt > `HSYNC B + 1 0'd700 ) && ( x cnt <= `HSYNC B + 1 0'd8
00 ) )
                       vga_data = 3'b000;
                                                              //black
               else
                                                              //white
                       vga_data = 3'b111 ;
        end else
                                                              //white
               vga data = 3'b111;
end
endmodule
```

# ====Summary====

This section mainly explains the principle, timing and software design of VGA display for everyone. You need to create your own project while mastering it, and generate FPGA configuration file loading test through the entire design process. If you are not familiar with the use of Diamond software, please refer to here: Use of Diamond .

### ====Related Information====

Use STEP-MXO2 second generation VGA display driver: download link will be updated, the subsequent use of STEP-MAX10 VGA display driver: subsequent download link will be updated