# Assignment 2

Sean Fahey 3C7 11/30/21

#### Introduction

The aim of this assignment is to implement a system comprising of a bit generator and a pattern detector. A Linear-Feedback-Shift-Register (LFSR) will generate a pseudo-random bitstream, which will be fed into a Finite-State-Machine (FSM), which will detect the given sequence, and count how many times such a sequence is seen in one full cycle of the LFSR.

The hardware described above will be implemented using a combination of a Basys3 board, Xilinx Vivado software, and the Verilog HDL.

# Functional Diagram

### Top module



## State Machine Diagram



This FSM needs 13 states (A-M), as the pattern has so few transitions.

While until the first input is 1, we stay at A.

If we reach state M, we can go directly to state F or back to B.

If we reach I and the next input is 0, we go all the way back to A.

All other states will go to the next state if the input is 0, or back to B if the input is 1.

#### Test Plan

The testbench includes outputs from each module, as well as test vectors for the top module's inputs (enable, reset, clock). If any of the outputs have errors in them, it should be straightforward to go to the problem, as we know where it is coming from.

The waveform should show the correct transitions and the expected timing should be clear in the waveforms.

Finally, the project will be loaded onto the board and should work as expected.

#### Testbench



We can see the tap outputs from the LFSR is being shifted every positive clock edge.

The tap outputs are held at the seed value while the *reset* bit is HIGH. The LFSR does not begin shifting values until *enable* is set to HIGH.

<u>Note:</u> at the bottom the *max\_tick\_reg* bit is incorrectly HIGH, as there has not been a full cycle. This has no impact on the function of the top module as it is dealt with in the *counter* module.



The outputs Q are too close together to see the transitions here. This waveform shows the function of  $max\_tick\_reg$  and Y working correctly (at the bottom)

Y is set to HIGH when the pattern is detected in the LFSR

max\_tick\_reg is HIGH when one full cycle of the max-length LFSR has been reached.



The output is the same at the two times marked above, which should indicate that the cycle has been completed and then restarted;

1411.745μs - 101.035μs = **1310.71** μs  $\rightarrow$  time between two occurrences of the same tap outputs.

And we calculate that for a 17-bit LFSR the time for a full cycle (with period 10ns) should be

10ns \*  $2^{17}$  = **1310.72**  $\mu$ s (including first period)

As we can see, the LFSR shifts through all numbers in the cycle correctly.

Also, there are 32 'Y' pulses in the full cycle. This is correct because my LFSR is 17 bits long, and my pattern is 12 bits long.

17 - 12 = 5, and so there can be  $2^5 = 32$  different values in the LFSR containing the 12-bit pattern.

#### **Utilization Report**



#### Note:

Only one *clk* is required, but as described in the *Demo* section, there are 4 clock speeds to choose from because having one clock speed has the following problem:

If we have a *high* clock speed then we can see the *pattern matches* and *max\_ticks* numbers incrementing within reasonable time, but we cannot see the LFSR shifting, as the LEDs are flashing too quickly.

If we have a *low* clock speed then we can see the LFSR shifting through the values, but we will never see any matches for pattern or the cycle tick (it would take several hours).

So having several clock speeds is necessary to demonstrate that the top module works correctly.

#### **XDC**

```
# clock
set_property PACKAGE_PIN W5 [get_ports CCLK]
set_property IOSTANDARD LVCMOS33 [get_ports CCLK]

create_clock -add -name sys_clk_pin -period 10.00 -waveform {0 5} [get_ports CCLK]

#clock scale
set_property PACKAGE_PIN R2 [get_ports clk_sw[0]]
set_property IOSTANDARD LVCMOS33 [get_ports clk_sw[0]]
set_property PACKAGE_PIN T1 [get_ports clk_sw[1]]
set_property IOSTANDARD LVCMOS33 [get_ports clk_sw[1]]
set_property PACKAGE_PIN U1 [get_ports clk_sw[2]]
set_property IOSTANDARD LVCMOS33 [get_ports clk_sw[2]]
set_property PACKAGE_PIN W2 [get_ports clk_sw[3]]
set_property IOSTANDARD LVCMOS33 [get_ports clk_sw[3]]
set_property IOSTANDARD LVCMOS33 [get_ports clk_sw[3]]
```

The Basys3 internal clock at pin W5 is connected to port CCLK, and is initiated (line 4).

clk\_sw [3:0] is a 4-bit number controlled by switches 12 to 15.

If switch 15 is ON, the clock ticks at 1Hz

If switch 14 is ON, the tick ticks at 10Hz

If switch 13 is ON, the clock ticks at 500Hz

If switch 12 is ON, the clock ticks at 10kHz

(if more than one switch is on, then the clock is a linear combination of all the ON switches)

## Hierarchy



#### Demo

The board starts with the seed value (the 16 MSB are displayed).



count full-cycles



LFSR at 500Hz clock speed

#### https://youtu.be/W6151vL7fls

this is a video showing the board going through one full cycle, with 32 pattern matches