## CS 33 Architecture and Optimization (3)

**CS33 Intro to Computer Systems** 

XIV-1

Copyright © 2012 Thomas W. Doeppner. All rights reserved.

Some of the slides in this lecture are either from or adapted from slides provided by the authors of the textbook "Computer Systems: A Programmer's Perspective," 2<sup>nd</sup> Edition and are provided from the website of Carnegie-Mellon University, course 15-213, taught by Randy Bryant and David O'Hallaron in Fall 2010. These slides are indicated "Supplied by CMU" in the notes section of the slides.



Supplied by CMU.

```
Latency of Loads
typedef struct ELE {
  struct ELE *next;
  int data;
} list ele, *list ptr;
                                 # len in %eax, ls in %rdi
int list_len(list_ptr ls) {
                                 .L11:
                                                      # loop:
  int len = 0;
                                  addl $1, %eax # incr len
  while (ls) {
                                  movq (%rdi), %rdi # ls - ls->next
    len++;
                                 testq %rdi, %rdi # test ls
    ls = ls -> next;
                                  jne .L11
                                                      # if != 0
                                                       # go to loop
  return len;

    4 CPE

  CS33 Intro to Computer Systems
                                 XIV-3 Copyright © 2012 Thomas W. Doeppner. All rights reserved.
```

This example is from the textbook (Figure 5.31). The point is that loads (fetching data from memory) have a latency of 4 cycles.



This is Figure 5.15 of Bryant and O'Hallaron.



These are Figures 5.14 a and b of Bryant and O'Hallaron.



Here we look in detail at the timing requirements of the example of the previous slides. In the current slide, the length of a box indicates how much latency the operation requires: *mul* and *load* require 4 cycles, *add* requires 1. The first operations that can execute are the *load* and the *add*. Once the *load* completes, the *mul* operation may start, since it's waiting on the value loaded. However, note that the next instance of load may start as soon as add has updated %rdx. Since loads are pipelined, it thus may start execution one cycle after the first *load* started. The next instance of *add* may start as soon as all users of %rdx (in this case, the *load* and *cmp* instructions) are done with %rdx. Thus it certainly may execute anytime after the second *load* completes.

The second *mul* may not start until after the first *mul* has produced its result (in %xmm0) and after *load* has loaded the multiplier. But since the second *load* produced the multiplier for the second *mul* shortly after the first *mul* began, the second *mul* must wait only until the first *mul* completes.

## Clearing an Array ... #define ITERS 100000000 int main() { volatile int dest[100]; int iter; for (iter=0; iter<ITERS; iter++) { long i; for (i=0; i<100; i++) dest[i] = 0; } }</pre>

This is adapted from Figure 5.32 from the textbook.

## Clearing an Array ... Unwound #define ITERS 1000000000 int main() { volatile int dest[100]; int iter; for (iter=0; iter<ITERS; iter++) { long i; for (i=0; i<96; i+=4) { dest[i] = 0; dest[i+1] = 0; dest[i+2] = 0; dest[i+3] = 0; } CS33 Intro to Computer Systems XIV-8 Copyright © 2012 Thomas W. Doeppner. All rights reserved.

This is adapted from Figure 5.32 from the textbook.

## Store/Load Interaction void write\_read(int \*src, int \*dest, int n) { int cnt = n; int val = 0; while(cnt--) { \*dest = val; val = (\*src)+1; } }

XIV-9 Copyright © 2012 Thomas W. Doeppner. All rights reserved.

This code is from the textbook.

**CS33 Intro to Computer Systems** 



This is Figure 5.33 from the textbook.



This is Figure 5.34 from the textbook.



This is Figure 5.35 from the textbook.



This is Figure 5.36 from the textbook.



This is adapted from Figure 5.37 from the textbook.



