

# eXtensible Host Controller Interface for Universal Serial Bus (xHCI)

Revision 1.0 5/21/10

NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. CONTACT INTEL ON FURTHER LICENSING AGREEMENTS AND REQUIREMENTS.

INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

Copyright © 2008-2010 Intel Corporation. All rights reserved.

## **Revision History**

| Revision | Issue Date | • Comments             |
|----------|------------|------------------------|
| 0.96     | 5/8/2009   |                        |
| 1.0      | 5/21/10    | Refer to Errata files. |

Please send comments via electronic mail to: xhcisupport@intel.com

#### **Contributors**

Randy Aull Microsoft Corporation Martin Borve Microsoft Corporation **Brent Chartrand** Intel Corporation Huimin Chen Intel Corporation Eric DeHaemer Intel Corporation Vidyadhari Dharmaraju Intel Corporation Paul Diefenbaugh Intel Corporation **Bob Dunstan** Intel Corporation Nobuo Furuya **NEC Corporation** John Garney MCCI Corporation Charlie Guy **Avsys Corporation** Dave Harriman Intel Corporation **David Hines** Intel Corporation **Brad Hosler** Intel Corporation John S. Howard Intel Corporation Rahman Ismail Intel Corporation Surya Kareenahalli Intel Corporation

Michael Kentley High Desert Design Center

Piotr Kwidzinski Intel Corporation
Philip Lantz Intel Corporation
Brian Lounsbery Intel Corporation

Ben Lunt Forever Young Software Mark Masak Microsoft Corporation Steve McGowan Intel Corporation Nobuyuki Mizukoshi **NEC Corporation** Saleem Mohammad Synopsys, Inc. Anoop Mukker Intel Corporation Jie Ni Fresco Logic, Inc. Hajime Nozaki **NEC Corporation** Jake Oshins Microsoft Corporation Fizal Peermohamed Microsoft Corporation Tomaz Pielaszkiewicz Intel Corporation

Diane Rose Specwerkz LLC Hiro Sakamoto **NEC Corporation** Nitin Sarangdhar Intel Corporation Makoto Sato **NEC Corporation** Joe Schaefer Intel Corporation Sarah Sharp Intel Corporation Glen Slick Microsoft Corporation Gary Solomon Intel Corporation Kevin Beow Ee Tan Intel Corporation

Independent contractor

Georg Potthast

"Peter" Chu Tin Teng

NEC Corporation

VIA Technologies, Inc.

Karthi Vadivelu

Intel Corporation

Krishnan Venkataraman Moschip Semiconductor Tech. Ltd.

Jim WalshIntel CorporationJennifer WangIntel CorporationEric WittmayerFresco Logic, Inc.Steven E. ZawidIntel CorporationKevin Zhenyu ZhuIntel Corporation

### **Dedication**

The xHCI Specification is dedicated to the memory of Brad Hosler, a good friend and the impact of whose accomplishments have made the Universal Serial Bus one of the most successful technology innovations of the Personal Computer era.

- The xHCl Architecture Team

# **Table of Contents**

| Table of Contents                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                            | f Figures                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                |  |
| l able of                                                                                                                                                                                                  | f Tables                                                                                                                                                                                                                                                                                                                                                                                                                                            | 23                                                                                                             |  |
| 1 PRI                                                                                                                                                                                                      | EFACE                                                                                                                                                                                                                                                                                                                                                                                                                                               | 27                                                                                                             |  |
| 1.1                                                                                                                                                                                                        | OBJECTIVE OF SPECIFICATION.                                                                                                                                                                                                                                                                                                                                                                                                                         | 27                                                                                                             |  |
| 1.2                                                                                                                                                                                                        | SCOPE OF DOCUMENT                                                                                                                                                                                                                                                                                                                                                                                                                                   | 27                                                                                                             |  |
| 1.3                                                                                                                                                                                                        | DOCUMENT ORGANIZATION                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                |  |
| 1.4                                                                                                                                                                                                        | References                                                                                                                                                                                                                                                                                                                                                                                                                                          | 28                                                                                                             |  |
| 1.5                                                                                                                                                                                                        | INDEX                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                |  |
| 1.6                                                                                                                                                                                                        | TERMS AND ABBREVIATIONS                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                |  |
| 1.7                                                                                                                                                                                                        | DOCUMENTATION CONVENTIONS                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                |  |
| 1.7.1                                                                                                                                                                                                      | Capitalization                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                |  |
| 1.7.2                                                                                                                                                                                                      | Italic Text                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                |  |
| 1.7.3                                                                                                                                                                                                      | Numbers and Number Bases                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                |  |
| 1.7.4                                                                                                                                                                                                      | Implementation Notes                                                                                                                                                                                                                                                                                                                                                                                                                                | 40                                                                                                             |  |
| 1.7.5                                                                                                                                                                                                      | Word Usage                                                                                                                                                                                                                                                                                                                                                                                                                                          | 40                                                                                                             |  |
| 1.7.6                                                                                                                                                                                                      | Pseudo Code                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                |  |
| 1.7.7                                                                                                                                                                                                      | Other Notation                                                                                                                                                                                                                                                                                                                                                                                                                                      | 41                                                                                                             |  |
| 2 INT                                                                                                                                                                                                      | RODUCTION                                                                                                                                                                                                                                                                                                                                                                                                                                           | 43                                                                                                             |  |
| 2.1                                                                                                                                                                                                        | MOTIVATION                                                                                                                                                                                                                                                                                                                                                                                                                                          | 13                                                                                                             |  |
| 2.1.1                                                                                                                                                                                                      | Goals                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                |  |
| 2.2                                                                                                                                                                                                        | KEY FEATURES                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                |  |
| 2.2                                                                                                                                                                                                        | XHCI PRODUCT COMPLIANCE                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                |  |
|                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                |  |
|                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                |  |
|                                                                                                                                                                                                            | CHITECTURAL OVERVIEW                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                |  |
| 3.1                                                                                                                                                                                                        | Interface Architecture                                                                                                                                                                                                                                                                                                                                                                                                                              | 50                                                                                                             |  |
| 3.1<br>3.2                                                                                                                                                                                                 | Interface Architecture                                                                                                                                                                                                                                                                                                                                                                                                                              | 50<br>51                                                                                                       |  |
| 3.1<br>3.2<br>3.2.1                                                                                                                                                                                        | INTERFACE ARCHITECTURE                                                                                                                                                                                                                                                                                                                                                                                                                              | 50<br>51<br><i>5</i> 2                                                                                         |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2                                                                                                                                                                               | INTERFACE ARCHITECTURE.  XHCI DATA STRUCTURES.  Device Context Base Address Array  Device Context.                                                                                                                                                                                                                                                                                                                                                  | 50<br>51<br><i>5</i> 2<br><i>5</i> 2                                                                           |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3                                                                                                                                                                      | INTERFACE ARCHITECTURE                                                                                                                                                                                                                                                                                                                                                                                                                              | 50<br>51<br>52<br>52<br>52                                                                                     |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4                                                                                                                                                             | INTERFACE ARCHITECTURE                                                                                                                                                                                                                                                                                                                                                                                                                              | 50<br>51<br>52<br>52<br>52<br>53                                                                               |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1                                                                                                                                                  | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context  Slot Context  Endpoint Context  Stream Context Array                                                                                                                                                                                                                                                                                               | 50<br>51<br>52<br>52<br>52<br>53<br>53                                                                         |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.4.1.                                                                                                                                      | INTERFACE ARCHITECTURE.  XHCI DATA STRUCTURES.  Device Context Base Address Array.  Device Context.  Slot Context.  Endpoint Context  Stream Context Array.  1 Stream Context.                                                                                                                                                                                                                                                                      | 50<br>51<br>52<br>52<br>52<br>53<br>53<br>53                                                                   |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.4.1.                                                                                                                                      | INTERFACE ARCHITECTURE.  XHCI DATA STRUCTURES.  Device Context Base Address Array.  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context                                                                                                                                                                                                                                                          | 50<br>51<br>52<br>52<br>52<br>53<br>53<br>53                                                                   |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.4.1.                                                                                                                                      | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context  Input Control Context.                                                                                                                                                                                                                                     | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>53<br>54                                                             |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.4.1<br>3.2.5<br>3.2.5.1                                                                                                                   | INTERFACE ARCHITECTURE.  XHCI DATA STRUCTURES.  Device Context Base Address Array.  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context                                                                                                                                                                                                                                                          | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>54                                                             |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.6                                                                                                          | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context  Input Control Context  Rings                                                                                                                                                                                                                               | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>54<br>55                                                       |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.6<br>3.2.6.1<br>3.2.7<br>3.2.7.1                                                                                      | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context  Input Context  Rings  Transfer Ring Example  Transfer Request Block  Operation                                                                                                                                                                             | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>54<br>55<br>56<br>56                                           |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.6<br>3.2.6.1<br>3.2.7<br>3.2.7.1<br>3.2.7.2                                                                           | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context  Input Control Context.  Rings  Transfer Ring Example  Transfer Request Block  Operation Other Rings                                                                                                                                                        | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>54<br>55<br>56<br>56<br>57                                     |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.6<br>3.2.6.1<br>3.2.7<br>3.2.7.1<br>3.2.7.2<br>3.2.8                                                                  | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context  Input Control Context  Rings  Transfer Ring Example  Transfer Request Block  Operation Other Rings  Scatter/Gather Transfers                                                                                                                               | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>54<br>55<br>56<br>56<br>57                                     |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.6<br>3.2.6.1<br>3.2.7<br>3.2.7.1<br>3.2.7.2<br>3.2.8<br>3.2.9                                                         | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context  Input Control Context.  Rings  Transfer Ring Example  Transfer Request Block  Operation Other Rings  Scatter/Gather Transfers  Control Transfers                                                                                                           | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>54<br>55<br>56<br>56<br>57<br>57                               |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.5<br>3.2.5.1<br>3.2.7<br>3.2.7.1<br>3.2.7.2<br>3.2.8<br>3.2.9<br>3.2.10                                               | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Control Context  Rings  Transfer Ring Example  Transfer Request Block  Operation  Other Rings  Scatter/Gather Transfers  Control Transfers  Bulk and Interrupt Transfers.                                                                                            | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>55<br>56<br>56<br>57<br>57<br>58<br>59                         |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.6<br>3.2.6.1<br>3.2.7<br>3.2.7.1<br>3.2.7.2<br>3.2.8<br>3.2.9<br>3.2.10<br>3.2.11                                     | Interface Architecture  XHCI Data Structures  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Control Context  Input Control Context  Rings  Transfer Ring Example  Transfer Request Block  Operation Other Rings  Scatter/Gather Transfers  Control Transfers  Bulk and Interrupt Transfers Isoch Transfers                                                      | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>54<br>55<br>56<br>57<br>57<br>57<br>58<br>59                   |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.6<br>3.2.6.1<br>3.2.7<br>3.2.7.1<br>3.2.7.2<br>3.2.8<br>3.2.9<br>3.2.10<br>3.2.11<br>3.3                              | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context.  Input Context.  Input Control Context.  Rings.  Transfer Ring Example  Transfer Request Block  Operation.  Other Rings  Scatter/Gather Transfers  Control Transfers  Bulk and Interrupt Transfers.  Isoch Transfers  COMMAND INTERFACE                                   | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>56<br>56<br>57<br>57<br>58<br>59<br>62                         |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.6<br>3.2.6.1<br>3.2.7<br>3.2.7.1<br>3.2.7.2<br>3.2.8<br>3.2.9<br>3.2.10<br>3.2.11<br>3.3<br>3.3.1                     | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context  Input Control Context.  Rings  Transfer Ring Example  Transfer Request Block  Operation Other Rings  Scatter/Gather Transfers  Control Transfers  Bulk and Interrupt Transfers. Isoch Transfers  COMMAND INTERFACE  No Op.                                 | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>53<br>54<br>55<br>56<br>57<br>57<br>58<br>59<br>62<br>63             |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.5<br>3.2.5.1<br>3.2.7<br>3.2.7.1<br>3.2.7.2<br>3.2.8<br>3.2.9<br>3.2.10<br>3.2.11<br>3.3<br>3.3.1<br>3.3.2            | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context  Input Control Context.  Rings  Transfer Ring Example  Transfer Request Block  Operation  Other Rings  Scatter/Gather Transfers  Control Transfers  Bulk and Interrupt Transfers.  Isoch Transfers  COMMAND INTERFACE  No Op.  Enable Slot.                 | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>55<br>56<br>56<br>57<br>57<br>58<br>59<br>62<br>63<br>63       |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.6<br>3.2.6.1<br>3.2.7<br>3.2.7.1<br>3.2.7.2<br>3.2.8<br>3.2.9<br>3.2.10<br>3.2.11<br>3.3.3<br>3.3.1<br>3.3.2<br>3.3.3 | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context  Input Control Context.  Rings  Transfer Ring Example  Transfer Request Block  Operation.  Other Rings  Scatter/Gather Transfers  Control Transfers  Bulk and Interrupt Transfers.  Isoch Transfers  COMMAND INTERFACE  No Op.  Enable Slot.  Disable Slot. | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>54<br>55<br>56<br>57<br>57<br>59<br>62<br>63<br>63<br>63             |  |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.4.1<br>3.2.5<br>3.2.5.1<br>3.2.5<br>3.2.5.1<br>3.2.7<br>3.2.7.1<br>3.2.7.2<br>3.2.8<br>3.2.9<br>3.2.10<br>3.2.11<br>3.3<br>3.3.1<br>3.3.2            | INTERFACE ARCHITECTURE  XHCI DATA STRUCTURES  Device Context Base Address Array  Device Context.  Slot Context  Endpoint Context  Stream Context Array  1 Stream Context  Input Context  Input Control Context.  Rings  Transfer Ring Example  Transfer Request Block  Operation  Other Rings  Scatter/Gather Transfers  Control Transfers  Bulk and Interrupt Transfers.  Isoch Transfers  COMMAND INTERFACE  No Op.  Enable Slot.                 | 50<br>51<br>52<br>52<br>53<br>53<br>53<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>62<br>63<br>63<br>63<br>63 |  |

| 3.3.6              | Evaluate Context                                    |    |
|--------------------|-----------------------------------------------------|----|
| 3.3.7              | Reset Endpoint                                      |    |
| 3.3.8              | Stop Endpoint                                       |    |
| 3.3.9              | Set TR Dequeue Pointer                              |    |
| 3.3.10             | Reset Device                                        |    |
| 3.3.11             | Force Event                                         |    |
| 3.3.12             | Negotiate Bandwidth                                 |    |
| 3.3.13             | Set Latency Tolerance Value                         |    |
| 3.3.14             | Get Port Bandwidth                                  |    |
| 3.3.15             | Force Header                                        |    |
| 3.4                | GENERAL INFORMATION                                 |    |
| 3.5                | ROOT HUB MANAGEMENT                                 | 67 |
| 3.6                | XHCI Device Enumeration                             | 67 |
| 4 OP               | ERATIONAL MODEL                                     | 69 |
| 4.1                | COMMAND OPERATION                                   | 60 |
| 4.2                | HOST CONTROLLER INITIALIZATION                      |    |
|                    |                                                     |    |
| 4.3                | USB Device Initialization                           |    |
| 4.3.1              | Resetting a Root Hub Port                           |    |
| 4.3.2<br>4.3.3     | Device Slot Assignment                              |    |
| 4.3.3<br>4.3.4     | Address Assignment                                  |    |
| 4.3.4<br>4.3.5     | Device Configuration                                |    |
| 4.3.6              | Setting Alternate Interfaces                        |    |
| 4.3.7              | Low-Speed/Full-Speed Device Support                 |    |
| 4.3.7<br>4.3.8     | Bandwidth Management                                |    |
| 4.4                | DEVICE DETACH                                       |    |
|                    |                                                     |    |
| 4.5                | DEVICE SLOT MANAGEMENT                              |    |
| 4.5.1              | Device Context Index                                |    |
| 4.5.2              | Slot Context Initialization                         |    |
| 4.5.3              | Slot States                                         |    |
| 4.5.3.1            | Device Slot State Codes                             |    |
| 4.5.3.2            | Disabled                                            |    |
| 4.5.3.3            | Enabled                                             |    |
| 4.5.3.4            | Default                                             |    |
| 4.5.3.5<br>4.5.3.6 | Addressed                                           |    |
| 4.5.3.0<br>4.5.4   | Configured                                          |    |
| 4.5.4<br>4.5.4.1   | USB Standard Device Request to xHCl Command Mapping |    |
| 4.5.4.1<br>4.5.4.2 | SET_ADDRESS Request                                 |    |
| 4.5.4.2            | SET_CONFIGURATION Request                           |    |
|                    |                                                     |    |
| 4.6                | Command Ring Operation                              |    |
| 4.6.1              | Command Ring Operation                              |    |
| 4.6.1.1            | Stopping the Command Ring                           |    |
| 4.6.1.2            | Aborting a Command                                  |    |
| 4.6.2              | No Op                                               |    |
| 4.6.3<br>4.6.4     |                                                     |    |
| 4.6.4<br>4.6.5     | Disable Slot                                        |    |
| 4.6.6<br>4.6.6     |                                                     |    |
| 4.6.6<br>4.6.7     | Configure Endpoint                                  |    |
| 4.6.7<br>4.6.8     | Reset Endpoint                                      |    |
| 4.6.8.1            | Soft Retry                                          |    |
| 4.6.9              | Stop Endpoint                                       |    |
| 7.0.3              | оюр <u>широни</u> 1                                 | UC |

| 4.6.10                   | Set TR_Dequeue Pointer                                 |     |
|--------------------------|--------------------------------------------------------|-----|
| 4.6.11                   | Reset Device                                           |     |
| 4.6.12                   | Force Event (Optional Normative)                       |     |
| 4.6.13<br>4.6.14         | Negotiate Bandwidth (Optional Normative)               |     |
| 4.6.14<br>4.6.15         | Set Latency Tolerance Value (LTV) (Optional Normative) |     |
| 4.6.16<br>4.6.16         | Force Header                                           |     |
|                          | DOORBELLS                                              |     |
|                          | ENDPOINT                                               |     |
| 4.8.1                    | Endpoint Addressing                                    |     |
| 4.8.2                    | Endpoint Context Initialization                        |     |
| 4.8.2.1                  | Default Control Endpoint 0                             | 123 |
| 4.8.2.2                  | Control Endpoints                                      | 124 |
| 4.8.2.3                  | Bulk Endpoints                                         | 124 |
| 4.8.2.4                  | Isoch or Interrupt Endpoints                           | 124 |
| 4.8.3                    | Endpoint Context State                                 | 125 |
| 4.9                      | TRB RING                                               | 128 |
| 4.9.1                    | Transfer Descriptors                                   |     |
| 4.9.2                    | Transfer Ring Management                               |     |
| 4.9.2.1                  | Segmented Rings                                        |     |
| 4.9.2.2                  | Pointer Advancement                                    |     |
| 4.9.2.3                  | Enlarging a Transfer Ring                              |     |
| 4.9.2.4                  | Shrinking a Transfer Ring                              |     |
| 4.9.3                    | Command Ring Management                                |     |
| 4.9.4                    | Event Ring Management                                  |     |
| 4.9.4.1                  | Changing the size of an Event Ring                     |     |
| 4.9.4.2                  | Shrinking an Event Ring                                |     |
| 4.9.4.3                  | Primary and Secondary Event Rings                      |     |
|                          | HOST CONTROLLER TRB HANDLING                           |     |
| 4.10.1                   | Transfer TRBs                                          |     |
| 4.10.1.1                 |                                                        |     |
| 4.10.2                   | Errors                                                 |     |
| 4.10.2.1                 |                                                        |     |
| 4.10.2.1                 | ·                                                      |     |
| <i>4.10.2.1</i> 4.10.2.2 | •                                                      |     |
| 4.10.2.2                 |                                                        | 140 |
| 4.10.2.3                 |                                                        |     |
| 4.10.2.4                 |                                                        |     |
| 4.10.2.4                 |                                                        |     |
| 4.10.2.5                 |                                                        |     |
| 4.10.2.6                 |                                                        |     |
| 4.10.2.7                 |                                                        |     |
| 4.10.2.8                 |                                                        |     |
| 4.10.3                   | Events                                                 |     |
| 4.10.3.1                 |                                                        |     |
| 4.10.3.2                 | Missed Service Error                                   | 153 |
| 4.10.3.3                 | ·                                                      | 154 |
| 4.10.3.4                 | Short Packet                                           | 154 |
| 4.11                     | TRBs                                                   | 155 |
| 4.11.1                   | TRB Template                                           | 155 |
| 4.11.1.1                 |                                                        |     |
| 4.11.1.2                 | Event TRB Components                                   | 155 |
| 4.11.2                   | Transfer TRBs                                          | 156 |

| 4.11.2.1   | Normal TRB                                                   | 156         |
|------------|--------------------------------------------------------------|-------------|
| 4.11.2.2   | Setup Stage, Data Stage, and Status Stage TRBs               | 157         |
| 4.11.2.3   | Isoch TRB                                                    | 160         |
| 4.11.2.4   | TD Size                                                      | 161         |
| 4.11.2.5   | Frame ID                                                     | 162         |
| 4.11.3     | Event TRBs                                                   | 163         |
| 4.11.3.1   | Transfer Event TRB                                           | 163         |
| 4.11.4     | Command TRBs                                                 | 163         |
| 4.11.4.1   | No Op Command TRB                                            | 164         |
| 4.11.4.2   | Enable Slot Command TRB                                      | 164         |
| 4.11.4.3   | Disable Slot Command TRB                                     | 164         |
| 4.11.4.4   | Address Device Command TRB                                   |             |
| 4.11.4.5   | Configure Endpoint Command TRB                               |             |
| 4.11.4.6   | Evaluate Context Command TRB                                 |             |
| 4.11.4.7   | Reset Endpoint Command TRB                                   |             |
| 4.11.4.8   | Stop Endpoint Command TRB                                    |             |
| 4.11.4.9   | Set TR Dequeue Pointer Command TRB                           |             |
| 4.11.4.10  | Reset Device Command TRB                                     |             |
| 4.11.4.11  | Force Event Command TRB (Optional Normative)                 |             |
| 4.11.4.12  | Negotiate Bandwidth Command TRB (Optional Normative)         |             |
| 4.11.4.13  | Set Latency Tolerance Value Command TRB (Optional Normative) |             |
| 4.11.4.14  | Get Port Bandwidth Command TRB                               |             |
| 4.11.4.15  | Force Header Command TRB                                     |             |
| 4.11.5     | Other TRBs                                                   |             |
| 4.11.5.1   | Link TRB                                                     |             |
| 4.11.5.2   | Event Data TRB                                               |             |
| 4.11.6     | Vendor Defined TRB Types                                     |             |
| 4.11.7     | TD Usage Rules                                               |             |
| 4.11.7.1   | TD Fragments                                                 |             |
|            |                                                              |             |
|            | REAMS                                                        |             |
| 4.12.1     | xHCl Stream Protocol                                         |             |
| 4.12.1.1   | Host Initiated Data Move                                     |             |
| 4.12.2     | Stream ID Management                                         |             |
| 4.12.2.1   | Stream Array Bounds Checking                                 |             |
| 4.12.3     | Evaluate Next TRB (ENT)                                      |             |
|            | /ICE NOTIFICATIONS                                           |             |
| 4.13.1     | Latency Tolerance Message Handling                           |             |
| 4.13.2     | Function Wake                                                | 185         |
| 4.14 MAI   | NAGING TRANSFER RINGS                                        | 185         |
| 4.14.1     | General Scheduling Model                                     | 186         |
| 4.14.1.1   | System Bus Bandwidth Scheduling                              | 187         |
| 4.14.2     | Periodic Transfer Ring Scheduling                            | 188         |
| 4.14.2.1   | Isochronous Transfer Ring Scheduling                         | 189         |
| 4.14.2.1.1 | High-speed endpoints                                         | 190         |
| 4.14.2.1.2 | Full-speed or High-speed endpoints                           |             |
| 4.14.2.1.3 | SuperSpeed endpoints                                         |             |
| 4.14.2.1.4 | Isochronous Scheduling Threshold                             |             |
| 4.14.3     | Interrupt Transfer Ring Scheduling                           |             |
| 4.14.3.1   | Low-, Full-, and High-speed Endpoints                        |             |
| 4.14.3.2   | SuperSpeed Endpoints                                         |             |
| 4.14.4     | Asynchronous Transfer Ring Scheduling                        |             |
| 4.14.4.1   | SuperSpeed Burst Transactions                                |             |
|            | SPEND-RESUME                                                 |             |
| 4 15 1     |                                                              | 20 i<br>201 |

|                 | ective Suspend                          |     |
|-----------------|-----------------------------------------|-----|
| 4.15.1.2 Fur    | nction Suspend                          | 202 |
|                 | esume                                   |     |
|                 | vice Initiated                          | 202 |
|                 | st Initiated                            |     |
| 4.15.2.3 Wa     | keup Events                             | 203 |
| 4.16 BANDWIDTH  | MANAGEMENT                              | 205 |
| 4.16.1 Bandwi   | idth Negotiation                        | 205 |
| 4.16.2 Bandwi   | idth Domains                            | 206 |
| 4.17 INTERRUPTE | RS                                      | 208 |
|                 | oter Mapping                            |     |
|                 | ot Moderation                           |     |
|                 | ot Pin Support                          |     |
|                 | oter Target Identification              |     |
|                 | ot Blocking                             |     |
| ,               | DEFINITION AND ATTRIBUTES               |     |
|                 | op                                      |     |
|                 | op and Relaxed Ordering for USB Traffic |     |
|                 | Snoop option for payload                |     |
|                 | Snoop option for Scratchpad references  |     |
|                 |                                         |     |
|                 |                                         |     |
|                 | ub Port State Machines                  |     |
|                 | B2 Root Hub Port                        |     |
| 4.19.1.1.1      | Powered-off                             |     |
| 4.19.1.1.2      | Disconnected                            |     |
| 4.19.1.1.3      | Disabled                                |     |
| 4.19.1.1.4      | Reset                                   |     |
| 4.19.1.1.5      | Test Mode                               |     |
| 4.19.1.1.6      | Enabled                                 |     |
| 4.19.1.1.7      | <i>U</i> 0                              |     |
| 4.19.1.1.8      | U2Entry                                 |     |
| 4.19.1.1.9      | <i>U</i> 2                              |     |
| 4.19.1.1.10     | U2Exit                                  |     |
| 4.19.1.1.11     | U3Entry                                 |     |
| 4.19.1.1.12     | <i>U</i> 3                              |     |
| 4.19.1.1.13     | Resume                                  |     |
| 4.19.1.1.14     | RExit                                   |     |
|                 | B3 Root Hub Port                        |     |
| 4.19.1.2.1      | Disabled                                |     |
| 4.19.1.2.2      | Powered-off                             |     |
| 4.19.1.2.3      | Disconnected                            |     |
| 4.19.1.2.4      | Polling                                 |     |
| 4.19.1.2.4.1    | Training                                |     |
| 4.19.1.2.4.2    | CfgExcg                                 |     |
| 4.19.1.2.4.3    | DbC                                     |     |
| 4.19.1.2.4.3.1  | DbC Disconnected                        |     |
| 4.19.1.2.4.3.2  | DbC Disabled                            |     |
| 4.19.1.2.4.3.3  | DbC Powered-off                         |     |
| 4.19.1.2.5      | Reset                                   |     |
| 4.19.1.2.6      | Error                                   |     |
| 4.19.1.2.7      | Compliance                              |     |
| 4.19.1.2.8      | Loopback                                |     |
| 4.19.1.2.9      | Enabled                                 |     |
| 4.19.1.2.10     | <i>U</i> 0                              | 228 |

| 4.19.1.2.11 U1'                                    | 229   |
|----------------------------------------------------|-------|
| 4.19.1.2.11.1 U1_Rx                                | . 229 |
| 4.19.1.2.11.2    U1_Tx                             | 229   |
| 4.19.1.2.11.3 U1                                   | . 229 |
| 4.19.1.2.12 U2'                                    | . 230 |
| 4.19.1.2.12.1 U2_Rx                                | . 230 |
| 4.19.1.2.12.2 U2_Tx                                | . 230 |
| 4.19.1.2.12.3                                      | . 230 |
| 4.19.1.2.13 U3'                                    | 231   |
| 4.19.1.2.13.1 U3Entry                              | . 231 |
| 4.19.1.2.13.2 U3                                   | . 231 |
| 4.19.1.2.13.3 Resume                               | . 231 |
| 4.19.1.2.13.4 RExit                                | . 231 |
| 4.19.1.2.13.5 U3Exit                               | . 232 |
| 4.19.1.2.14 Recovery                               | . 232 |
| 4.19.2 Port Status Change Generation               | . 232 |
| 4.19.3 Connect Status Change Reporting             | . 234 |
| 4.19.4 Port Power                                  |       |
| 4.19.4.1 Enabled U0 States                         | . 236 |
| 4.19.5 Port Reset                                  |       |
| 4.19.5.1 Warm Port Reset                           | . 238 |
| 4.19.6 Port Test Modes                             |       |
| 4.19.7 Port Routing and Control                    |       |
| 4.19.8 Cold Attach Status                          | . 240 |
| 4.20 SCRATCHPAD BUFFERS                            | . 241 |
| 4.21 PCI Express                                   | . 242 |
| 4.21.1 Configuration sharing among PCI functions   | 242   |
| 4.21.2 Bus Master Enable (BME)                     | . 242 |
| 4.22 XHCI EXTENDED CAPABILITIES                    | 244   |
| 4.22.1 Pre-OS to OS Handoff Synchronization        |       |
| 4.22.2 Debug Capability Operational Model          |       |
| 4.22.3 Virtualization                              |       |
| 4.23 Power Management                              |       |
| 4.23.1 Power Wells                                 |       |
| 4.23.2 xHCl Power Management                       |       |
| 4.23.2.1 Save and Restore Operations               |       |
| 4.23.3 PCI Power Management                        |       |
| 4.23.3.1 Standard PCI Power Management             |       |
| 4.23.3.2 PCI Extended Power Management             |       |
| 4.23.4 USB Power Management                        |       |
| 4.23.4.1 USB2                                      |       |
| 4.23.4.2 USB3                                      |       |
| 4.23.5 USB Link Power Management                   |       |
| 4.23.5.1 Root Hub Port LPM Support                 |       |
| 4.23.5.1.1 USB2 LPM Support                        |       |
| 4.23.5.1.1.1 Hardware Controlled LMP               | . 252 |
| 4.23.5.2 Max Exit Latency                          |       |
| 4.23.5.2.1 No Ping Response Error                  |       |
| 4.23.5.2.2 Max Exit Latency Too Large Error        |       |
| 4.24 HOST CONTROLLER MANAGEMENT                    |       |
| 4.24.1 Internal Errors                             |       |
| 4.24.2 Port to Connector Mapping                   |       |
| 4.24.2.1 Root Hub Port to External Port Assignment |       |
| 4.24.2.2 External Port to USB Connector mapping    |       |

| 4.24.2.3       | Mapping Example                                             | 256 |
|----------------|-------------------------------------------------------------|-----|
| 5 REC          | GISTER INTERFACE                                            | 259 |
| 5.1            | REGISTER CONVENTIONS                                        | 260 |
| 5.1.1          | Attributes                                                  | 260 |
| 5.1.2          | Power Well Considerations                                   | 261 |
| 5.2            | PCI Configuration Registers (USB)                           | 261 |
| 5.2.1          | Type 0 PCI Header                                           |     |
| 5.2.2          | Class Code Register                                         |     |
| 5.2.3          | Serial Bus Release Number Register (SBRN)                   | 263 |
| 5.2.4          | Frame Length Adjustment Register (FLADJ)                    | 264 |
| 5.2.5          | PCI Power Management Interface                              |     |
| 5.2.5.1        | PCI Power Management Registers                              |     |
| 5.2.6          | Message Signaled Interrupts (MSI & MSI-X) Capability        |     |
| 5.2.6.1        | MSI configuration                                           |     |
| 5.2.6.2        | MSI-X configuration                                         |     |
| 5.2.6.3        | MSI-X Table                                                 |     |
| 5.2.6.4        | MSI-X PBA                                                   |     |
| 5.2.6.5        | Accessing the MSI-X Table and MSI-X PBA                     |     |
| 5.2.7          | PCI Express Capability                                      |     |
| 5.2.8          | SR-IOV Extended Capability                                  |     |
| 5.3            | HOST CONTROLLER CAPABILITY REGISTERS                        |     |
| 5.3.1          | Capability Registers Length (CAPLENGTH)                     |     |
| 5.3.2          | Host Controller Interface Version Number (HCIVERSION)       |     |
| 5.3.3          | Structural Parameters 1 (HCSPARAMS1)                        |     |
| 5.3.4          | Structural Parameters 2 (HCSPARAMS2)                        |     |
| 5.3.5          | Structural Parameters 3 (HCSPARAMS3)                        |     |
| 5.3.6          | Capability Parameters (HCCPARAMS)                           |     |
| 5.3.7          | Doorbell Offset (DBOFF)                                     |     |
| 5.3.8          | Runtime Register Space Offset (RTSOFF)                      |     |
| 5.4            | HOST CONTROLLER OPERATIONAL REGISTERS                       |     |
| 5.4.1          | USB Command Register (USBCMD)                               |     |
| 5.4.1.1        | Run/Stop (R/S)                                              |     |
| 5.4.2<br>5.4.3 | USB Status Register (USBSTS)                                |     |
| 5.4.3<br>5.4.4 | Device Notification Control Register (DNCTRL)               |     |
| 5.4.5          | Command Ring Control Register (CRCR)                        |     |
| 5.4.6          | Device Context Base Address Array Pointer Register (DCBAAP) |     |
| 5.4.7          | Configure Register (CONFIG)                                 |     |
| 5.4.8          | Port Status and Control Register (PORTSC)                   |     |
| 5.4.8.1        | USB2 to USB3 Port State Mapping                             |     |
| 5.4.9          | Port PM Status and Control Register (PORTPMSC)              |     |
| 5.4.9.1        | USB3 Protocol PORTPMSC Definition                           |     |
| 5.4.9.2        | USB2 Protocol PORTPMSC Definition                           |     |
| 5.4.10         | Port Link Info Register (PORTLI)                            | 301 |
| 5.4.10.1       | USB3 Protocol PORTLI Definition                             | 301 |
| 5.4.10.2       | USB2 Protocol PORTLI Definition                             | 301 |
| 5.5            | HOST CONTROLLER RUNTIME REGISTERS                           | 302 |
| 5.5.1          | Microframe Index Register (MFINDEX)                         |     |
| 5.5.2          | Interrupter Register Set                                    |     |
| 5.5.2.1        | Interrupter Management Register (IMAN)                      |     |
| 5.5.2.2        | Interrupter Moderation Register (IMOD)                      |     |
| 5.5.2.3        | Event Ring Registers                                        | 307 |
| 5.5.2.3.       |                                                             | 307 |

| 5.5.2.3.<br>5.5.2.3. |                                       |       |
|----------------------|---------------------------------------|-------|
|                      |                                       |       |
| 5.6                  | DOORBELL REGISTERS                    |       |
| 6 DA                 | TA STRUCTURES                         | . 313 |
| 6.1                  | DEVICE CONTEXT BASE ADDRESS ARRAY     | . 314 |
| 6.2                  | CONTEXTS                              | . 316 |
| 6.2.1                | Device Context                        | . 316 |
| 6.2.2                | Slot Context                          | . 318 |
| 6.2.2.1              | Address Device Command Usage          | . 320 |
| 6.2.2.2              | Configure Endpoint Command Usage      | . 321 |
| 6.2.2.3              | Evaluate Context Command Usage        |       |
| 6.2.3                | Endpoint Context                      |       |
| 6.2.3.1              | Address Device Command Usage          |       |
| 6.2.3.2              | Configure Endpoint Command Usage      |       |
| 6.2.3.3              | Evaluate Context Command Usage        |       |
| 6.2.3.4              | Max Burst Size                        |       |
| 6.2.3.5              | Max Packet Size                       |       |
| 6.2.3.6              | Interval                              |       |
| 6.2.4                | Stream Context Array                  |       |
| 6.2.4.1              | Stream Context                        |       |
| 6.2.5                | Input Context                         |       |
| 6.2.5.1              | Input Control Context                 |       |
| 6.2.6                | Port Bandwidth Context                |       |
| 6.3                  | TRB RING                              |       |
| 6.4                  | TRANSFER REQUEST BLOCK (TRB)          |       |
| 6.4.1                | Transfer TRBs                         |       |
| 6.4.1.1              | Normal TRB                            |       |
| 6.4.1.2              | Control TRBs                          |       |
| 6.4.1.2.             | · · · · · · · · · · · · · · · · · · · |       |
| 6.4.1.2.             | <b>5</b>                              |       |
| 6.4.1.2.             | 3                                     |       |
| 6.4.1.3              | Isoch TRB                             |       |
| 6.4.1.4              | No Op TRB                             |       |
| 6.4.2                | Event TRBs                            |       |
| 6.4.2.1              | Transfer Event TRB                    |       |
| 6.4.2.2              | Command Completion Event TRB          |       |
| 6.4.2.3              | Port Status Change Event TRB          |       |
| 6.4.2.4              | Bandwidth Request Event TRB           |       |
| 6.4.2.5<br>6.4.2.6   | Doorbell Event TRB                    |       |
| 6.4.2.7              | Device Notification Event TRB         |       |
| 6.4.2.8              | MFINDEX Wrap Event TRB                |       |
| 6.4.3                | Command TRBs                          |       |
| 6.4.3.1              | No Op Command TRB                     |       |
| 6.4.3.2              | Enable Slot Command TRB               |       |
| 6.4.3.3              | Disable Slot Command TRB              |       |
| 6.4.3.4              | Address Device Command TRB            |       |
| 6.4.3.5              | Configure Endpoint Command TRB        |       |
| 6.4.3.6              | Evaluate Context Command TRB          |       |
| 6.4.3.7              | Reset Endpoint Command TRB            |       |
| 6.4.3.8              | Stop Endpoint Command TRB             |       |
| 6.4.3.9              | Set TR Dequeue Pointer Command TRB    |       |
| 6.4.3.10             |                                       |       |
| 6.4.3.11             |                                       |       |

| 6.4.3.12<br>6.4.3.13<br>6.4.3.14 | Set Latency Tolerance Value (LTV) Command TRB (Optional Normative) | 367 |
|----------------------------------|--------------------------------------------------------------------|-----|
| 6.4.3.15                         |                                                                    |     |
| 6.4.4                            | Other TRBs                                                         |     |
| 6.4.4.1                          | Link TRB                                                           |     |
| 6.4.4.2                          | Event Data TRB.                                                    |     |
| 6.4.5                            | TRB Completion Codes                                               |     |
| 6.4.6                            | TRB Types                                                          |     |
|                                  | • •                                                                |     |
| 6.5                              | EVENT RING SEGMENT TABLE                                           |     |
| 6.6                              | SCRATCHPAD BUFFER ARRAY                                            |     |
| 6.6.1                            | PSZ                                                                | 381 |
| 7 XH                             | CI EXTENDED CAPABILITIES                                           | 383 |
| 7.1                              | USB LEGACY SUPPORT CAPABILITY                                      | 384 |
| 7.1.1                            | USB Legacy Support Capability (USBLEGSUP)                          | 385 |
| 7.1.2                            | USB Legacy Support Control/Status (USBLEGCTLSTS)                   | 386 |
| 7.2                              | XHCI SUPPORTED PROTOCOL CAPABILITY                                 | 387 |
| 7.2.1                            | Protocol Speed ID (PSI)                                            |     |
| 7.2.2                            | Supported Protocols                                                |     |
| 7.2.2.1                          | USB Protocols                                                      |     |
| 7.2.2.1.                         |                                                                    |     |
| 7.2.2.1.                         | , , , <del>,</del>                                                 |     |
| 7.2.2.1.                         |                                                                    |     |
| 7.2.2.1.                         |                                                                    |     |
| 7.2.2.1.                         |                                                                    |     |
| 7.3                              |                                                                    |     |
|                                  | XHCI EXTENDED POWER MANAGEMENT CAPABILITY                          |     |
| 7.4                              | XHCI EXTENDED MESSAGE INTERRUPT CAPABILITY                         |     |
| 7.5                              | XHCI Message Interrupt Capability                                  |     |
| 7.6                              | DEBUG CAPABILITY (DBC)                                             | 393 |
| 7.6.1                            | Debugging Topologies                                               | 394 |
| 7.6.2                            | Debug Stacks                                                       | 395 |
| 7.6.2.1                          | Debug Software Startup                                             | 395 |
| 7.6.3                            | Memory Map                                                         | 396 |
| 7.6.3.1                          | ERST and Event Ring                                                |     |
| 7.6.3.2                          | Endpoint Contexts and Transfer Rings                               | 396 |
| 7.6.4                            | Operational Model                                                  |     |
| 7.6.4.1                          | Debug Capability Initialization                                    | 397 |
| 7.6.4.2                          | Event Generation                                                   |     |
| 7.6.4.3                          | Halted DbC Endpoints                                               |     |
| 7.6.5                            | Port Routing and Control                                           |     |
| 7.6.6                            | DbC Port State Machine                                             |     |
| 7.6.6.1                          | DbC-Off                                                            |     |
| 7.6.6.2                          | DbC-Disconnected                                                   |     |
| 7.6.6.3                          | DbC-Enabled                                                        |     |
| 7.6.6.4                          | DbC-Configured                                                     |     |
| 7.6.6.5                          | DbC-Resetting                                                      |     |
| 7.6.6.6                          | DbC-Disabled                                                       |     |
| 7.6.6.7                          | DbC-Error                                                          |     |
| 7.6.7                            | The USB Debug Device                                               |     |
| 7.6.7.1                          | Enumeration Mode                                                   |     |
| 7.6.7.1                          | Run Mode                                                           |     |
| 7.6.7.2.                         |                                                                    |     |
| 7.6.7.3                          | Event Generation.                                                  |     |
|                                  |                                                                    | +0¬ |

| 7.6.7.3.           |                                                                             |             |
|--------------------|-----------------------------------------------------------------------------|-------------|
| 7.6.7.3.           |                                                                             |             |
| 7.6.7.4            | Port Reset                                                                  |             |
| 7.6.8              | Debug Capability Structure                                                  |             |
| 7.6.8.1            | Debug Capability ID Register (DCID)                                         |             |
| 7.6.8.2            | Debug Capability Doorbell Register (DCDB)                                   |             |
| 7.6.8.3            | Debug Capability Event Ring Registers                                       |             |
| 7.6.8.3.           |                                                                             |             |
| 7.6.8.3.<br>407    | 2 Debug Capability Event Ring Segment Table Base Address Register (DCERSTBA | · ·         |
| 7.6.8.3.           | Debug Capability Event Ring Dequeue Pointer Register (DCERDP)               | <b>⊿</b> ∩8 |
| 7.6.8.4            | Debug Capability Control Register (DCCTRL)                                  |             |
| 7.6.8.5            | Debug Capability Status Register (DCST)                                     |             |
| 7.6.8.6            | Debug Capability Port Status and Control Register (DCPORTSC)                |             |
| 7.6.8.7            | Debug Capability Context Pointer Register (DCCP)                            |             |
| 7.6.8.8            | Debug Capability Device Descriptor Info Register 1 (DCDDI1)                 |             |
| 7.6.8.9            | Debug Capability Device Descriptor Info Register 2 (DCDDI2)                 |             |
| 7.6.9              | Data Structures                                                             |             |
| 7.6.9.1            | Debug Capability Info Context (DbCIC)                                       |             |
| 7.6.9.2            | Debug Capability Endpoint Context                                           |             |
| 7.6.10             | USB Descriptors for Debug Class Device                                      | 417         |
| 7.6.10.1           | Device Descriptor                                                           | 417         |
| 7.6.10.2           | Configuration Descriptor                                                    | 417         |
| 7.6.10.3           | Interface Descriptor                                                        | 419         |
| 7.6.10.4           |                                                                             |             |
| 7.6.10.5           | SuperSpeed Endpoint Companion Descriptor 1 (Bulk OUT)                       | 421         |
| 7.6.10.6           | , ,                                                                         |             |
| 7.6.10.7           |                                                                             |             |
| 7.6.10.8           |                                                                             |             |
| 7.6.10.9           | ·                                                                           |             |
| 7.7                | XHCI I/O VIRTUALIZATION (XHCI-IOV) CAPABILITY                               | 425         |
| 7.7.1              | Capability Header                                                           | 427         |
| 7.7.2              | VF Interrupter Range Registers                                              |             |
| 7.7.3              | VF Device Slot Assignment Registers                                         | 430         |
| 7.8                | XHCI LOCAL MEMORY CAPABILITY                                                | 431         |
| 8 VIR              | TUALIZATION                                                                 | 433         |
|                    |                                                                             |             |
| 8.1                | OPERATION                                                                   |             |
| 8.1.1              | Resource Assignment                                                         |             |
| 8.1.1.1            | MMIO Space                                                                  |             |
| 8.1.1.2            | Device Slots                                                                |             |
| 8.1.1.3            | Interrupters                                                                |             |
| 8.1.2              | Device Enumeration and Handoff                                              |             |
| 8.1.2.1<br>8.1.2.2 | Root Hub Attach Emulation                                                   |             |
| _                  |                                                                             |             |
| 8.2                | SR-IOV EXTENDED CAPABILITY                                                  |             |
| 8.2.1              | SR-IOV Extended Capability Structure                                        |             |
| 8.2.2              | xHCI-IOV Extended Capability Structure                                      |             |
| 8.3                | DOORBELL REGISTERS AND VIRTUALIZATION                                       |             |
| 8.3.1              | Direct-Assigned Device Slot                                                 |             |
| 8.3.2              | Emulated Device Slot                                                        |             |
| 8.4                | Interrupter Mapping                                                         |             |
| 8.5                | REGISTER SPACE EMULATION                                                    | 444         |
| APPEN              | DIX A -XHCI PCI POWER MANAGEMENT INTERFACE                                  | 445         |

| eXtensible Host Controller Interface | Revision 1.0 |  |
|--------------------------------------|--------------|--|
|                                      |              |  |
| A. (                                 |              |  |

| A.1<br>A.1.1<br>A.1.2<br>A.2 | PCI POWER MANAGEMENT REGISTER INTERFACE  Power State Transitions  Power State Definitions  PCI PME# SIGNAL                          | 446<br>446 |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------|
| APPE                         | NDIX B -HIGH BANDWIDTH ISOCHRONOUS RULES                                                                                            | 448        |
| B.1                          | HIGH-SPEED                                                                                                                          | 448        |
| APPE                         | NDIX C -STREAM USAGE MODELS                                                                                                         | 452        |
| APPE                         | NDIX D -PORT TO CONNECTOR MAPPING                                                                                                   | 454        |
| D.1<br><i>D.1.1</i>          | EXAMPLE                                                                                                                             |            |
| APPE                         | NDIX E -STATE MACHINE NOTATION                                                                                                      | 461        |
| APPE                         | NDIX F -SS BUS ACCESS CONSTRAINTS                                                                                                   | 462        |
| F.2<br>F.3                   | Interrupt Transfer Bus Access Constraints                                                                                           |            |
| APPE                         | NDIX G -0.96 EXCEPTIONS                                                                                                             | 466        |
| G.1<br>G.2<br>G.3<br>G.4     | SKIP LINK TRB IOC FLAG.  FORCE STOPPED EVENT OPTIONAL.  SECONDARY BANDWIDTH DOMAIN REPORTING OPTIONAL  USB2 L1 CAPABILITY OPTIONAL. | 466<br>466 |

# **Table of Figures**

|       | Preface                                                                |      |
|-------|------------------------------------------------------------------------|------|
|       | ntroduction                                                            |      |
|       | Architectural Overview                                                 |      |
|       | re 1: Universal Serial Bus, Revision 3.0 System Block Diagram          |      |
|       | re 2: USB 3.0 EXtensible Host Controller                               |      |
| Figur | re 3: General Architecture of the eXtensible Host Controller Interface | 50   |
| Figur | re 4: Transfer Ring                                                    | 55   |
| Figur | re 5: Simple Transfer Example                                          | 57   |
| Figur | re 6: Scatter/Gather Transfer Example                                  | 58   |
| Figur | re 7: Control Transfer Descriptor Example                              | 59   |
|       | re 8: Isochronous Transfer Example                                     |      |
| 4 (   | Operational Model                                                      | . 69 |
| Figur | re 9: Device Context                                                   | 79   |
| Figur | re 10: Slot State Diagram                                              | 81   |
|       | re 11: Example Configure Endpoint Command                              |      |
|       | re 12: Endpoint Context Addressing                                     |      |
|       | re 13: Endpoint State Diagram                                          |      |
|       | re 14: Index Management                                                |      |
| _     | re 15: Segmented Ring Example                                          |      |
|       | re 16: Enqueue Pointer Advancement                                     |      |
|       | re 17: Initial State of Transfer Ring                                  |      |
|       | re 18: Final State of Transfer Ring                                    |      |
|       | re 19: Segmented Event Ring Example                                    |      |
|       | re 20: Event Ring State Machine                                        |      |
|       | re 21: TRB Template                                                    |      |
|       | re 22: SETUP Data, the Parameter Component of Setup Stage TRB          |      |
|       | re 23: Link TRB Example                                                |      |
| _     | re 24: TRB Packet Boundary Example                                     |      |
|       | re 25: TD Fragment Examples                                            |      |
|       | re 26: Non-aligned TD Fragment Example                                 |      |
|       | re 27: xHC Stream Protocol State Machine (xSPSM)                       |      |
|       | re 28: Stream Context Data Structures                                  |      |
| _     | re 29: Microframe Index (MFINDEX) Register Mapping                     |      |
|       | re 30: Interrupt Throttle Flow Diagram                                 |      |
| _     | re 31: Heavy load, interrupts moderated                                |      |
|       | re 32: Light load, interrupts not moderated                            |      |
|       | re 33: USB2 Root Hub Port State Machine                                |      |
|       | re 34: USB2 Root Hub Port Enabled Substate Diagram                     |      |
|       | re 35: USB3 Root Hub Port State Machine                                |      |
|       | re 36: USB3 Root Hub Port Polling Substate Diagram                     |      |
|       | re 37: USB3 Root Hub Port DbC Substate Diagram                         |      |
| _     | re 38: USB3 Root Hub Port Enabled Substate Diagram                     |      |
| _     | re 39: USB3 Root Hub Port U1' Substate Diagram                         |      |
| _     | re 40: USB3 Root Hub Port U2' Substate Diagram                         |      |
| _     | re 41: USB3 Root Hub Port U3' Substate Diagram                         |      |
|       | re 42: Example Port Change Bit Port Status Change Event Generation     |      |
|       | re 43: Port Routing Example                                            |      |
|       | e 44: BIOS Ownership State Machine.                                    |      |
| _     | re 45: OS Ownership State Machine                                      |      |
| _     | re 46: Integrated Hub Example                                          |      |
|       | Register Interface                                                     |      |
|       | e 47: PCI Type 00h Configuration Space Header                          |      |
|       | re 48: PCI Power Management Capability Structure                       |      |
| 941   | - i.i. o.                          |      |

| Figure 49: PCI MSI Configuration Capability Structure                        | . 266 |
|------------------------------------------------------------------------------|-------|
| Figure 50: MSI-X Configuration Capability Structure                          | . 266 |
| Figure 51: PCI Express Capability Structure                                  | . 268 |
| Figure 52: Structural Parameters 1 Register (HCSPARAMS1)                     | . 270 |
| Figure 53: Structural Parameters 2 Register (HCSPARAMS2)                     | . 271 |
| Figure 54: Structural Parameters 3 Register (HCSPARAMS3)                     | . 272 |
| Figure 55: Capability Parameters Register (HCCPARAMS)                        |       |
| Figure 56: Doorbell Offset Register (DBOFF)                                  |       |
| Figure 57: Runtime Register Space Offset Register (RTSOFF)                   |       |
| Figure 58: USB Command Register (USBCMD)                                     |       |
| Figure 59: USB Status Register (USBSTS)                                      |       |
| Figure 60: Device Notification Control Register (DNCTRL)                     |       |
| Figure 61: Command Ring Control Register (CRCR)                              |       |
| Figure 62: Device Context Base Address Array Pointer Register (DCBAAP)       |       |
| Figure 63: Configure Register (CONFIG)                                       |       |
| Figure 64: Port Status and Control Register (PORTSC)                         |       |
| Figure 65: USB3 Port Power Management Status and Control Register (PORTPMSC) |       |
| Figure 66: USB2 Port Power Management Status and Control Register (PORTPMSC) |       |
| Figure 67: USB3 Port Power Management Status and Control Register (PORTPMSC) |       |
| Figure 68: Microframe Index Register (MFINDEX)                               |       |
| Figure 69: Interrupter Register Set                                          |       |
| Figure 70: Doorbell Register                                                 |       |
| 6 Data Structures                                                            |       |
| Figure 71: Device Context Data Structure                                     |       |
| Figure 72: Slot Context Data Structure                                       |       |
| Figure 73: Endpoint Context Data Structure                                   |       |
| Figure 74: Stream Context Data Structure                                     |       |
| Figure 75: Input Context Data Structure                                      |       |
| Figure 76: Input Context                                                     |       |
| Figure 77: Port Bandwidth Context                                            |       |
| Figure 78: Normal TRB                                                        |       |
| Figure 79: Setup Stage TRB                                                   |       |
| Figure 80: Data Stage TRB                                                    |       |
| Figure 81: Status Stage TRB.                                                 |       |
| Figure 82: Isoch TRB.                                                        |       |
| Figure 83: No Op TRB                                                         |       |
|                                                                              |       |
| Figure 84: Transfer Event TRB                                                | . 345 |
| Figure 85: Command Completion Event TRB                                      |       |
| Figure 86: Port Status Change Event TRB                                      |       |
| Figure 87: Bandwidth Request Event TRB                                       |       |
| Figure 88: Doorbell Event TRB                                                |       |
| Figure 89: Host Controller Event TRB                                         |       |
| Figure 90: Device Notification Event TRB                                     |       |
| Figure 91: MFINDEX Wrap Event TRB                                            |       |
| Figure 92: No Op Command TRB                                                 |       |
| Figure 93: Enable Slot Command TRB                                           |       |
| Figure 94: Disable Slot Command TRB                                          |       |
| Figure 95: Address Device Command TRB                                        |       |
| Figure 96: Configure Endpoint Command TRB                                    |       |
| Figure 97: Evaluate Context Command TRB                                      |       |
| Figure 98: Reset Endpoint Command TRB                                        |       |
| Figure 99: Stop Endpoint Command TRB                                         |       |
| Figure 100: Set TR Dequeue Pointer Command TRB                               |       |
| Figure 101: Reset Device Command TRB                                         |       |
| Figure 102: Force Event Command TRB                                          | . 366 |

| Figure 103: Set Latency Tolerance Value Command TRB              | 367 |
|------------------------------------------------------------------|-----|
| Figure 104: Get Port Bandwidth Command TRB                       | 368 |
| Figure 105: Force Header Command TRB                             | 369 |
| Figure 106: Link TRB                                             | 370 |
| Figure 107: Event Data TRB                                       | 372 |
| Figure 108: Event Ring Segment Table Entry                       | 380 |
| 7 xHCl Extended Capabilities                                     |     |
| Figure 109: xHCl Supported Protocol Capability                   |     |
| Figure 110: USB 2.0 Protocol Defined fields                      |     |
| Figure 111: Example Debugging Topology                           |     |
| Figure 112: Example Debug Software Stacks                        |     |
| Figure 113: Debug Capability Memory Map                          |     |
| Figure 114: Debug Port Multiplexing                              |     |
| Figure 115: DbC Port State Machine                               |     |
| Figure 116: Debug Capability Register Layout                     |     |
| Figure 117: Debug Capability Context Data Structure              |     |
| Figure 118: Debug Capability Info Context Data Structure (DbCIC) |     |
| Figure 119: xHCI-IOV Capability Structure                        |     |
| Figure 120: xHCI-IOV Capability Header                           |     |
| Figure 121: VF Interrupter Range Register                        |     |
| Figure 122: VF Device Slot Assignment Register                   |     |
| Figure 123: xHCl Local Memory Capability                         |     |
| 8 Virtualization                                                 |     |
| Figure 124: VF MMIO Space                                        |     |
| Figure 125: Emulated Hub Device Attachment Example               |     |
| Figure 126: xHCl BAR Space Example                               |     |
| Appendix A - xHCl PCl Power Management Interface                 |     |
| Appendix B - High Bandwidth Isochronous Rules                    |     |
| Appendix C - Stream Usage Models                                 |     |
| Figure 127: Mass Storage Stream Usage Model                      |     |
| Appendix D - Port to Connector Mapping                           |     |
| Figure 128: Root Hub Port to USB Connector Mapping Example       |     |
| Appendix E - State Machine Notation                              |     |
| Figure 129: Legend for State Machines                            |     |
| Appendix F - SS Bus Access Constraints                           |     |
| Appendix G - 0.96 Exceptions                                     | 466 |

# **Table of Tables**

| 1 Preface                                                                                   |     |
|---------------------------------------------------------------------------------------------|-----|
| 2 Introduction                                                                              |     |
| 3 Architectural Overview                                                                    | 47  |
| Table 1 Command TRB Summary                                                                 | 62  |
| 4 Operational Model                                                                         |     |
| Table 2: Device Slot State Code Definitions                                                 | 82  |
| Table 3: Stop Endpoint Command TRB Handling                                                 | 109 |
| Table 4: Event Ring State Machine Definitions                                               | 139 |
| Table 5: Summary of USB Transaction Errors                                                  |     |
| Table 6: CErr Management                                                                    |     |
| Table 7: USB SETUP Data to Data Stage TRB and Status Stage TRB mapping                      |     |
| Table 8: USB2 Pipe Actions based on Endpoint Response and Residual Transfer State           |     |
| Table 9: USB3 Pipe Actions based on Endpoint Response and Residual Transfer State           |     |
| Table 10: Behavior During System Wake-up Events                                             |     |
| Table 11: xHC Traffic Attributes                                                            |     |
| Table 12: LPM State Mapping                                                                 |     |
| 5 Register Interface                                                                        |     |
| Table 13: eXtensible Host Controller Interface Register Sets                                |     |
| Table 14: Register Alignment Requirement Summary                                            |     |
| Table 15: Register Attributes                                                               |     |
| Table 16: Class Code Register (CLASSC)                                                      |     |
| Table 17: Serial Bus Release Number Register (SBRN)                                         |     |
| Table 18: Frame Length Adjustment Register (FLADJ)                                          |     |
| Table 19: eXtensible Host Controller Capability Registers                                   |     |
| Table 20: Host Controller Structural Parameters 1 (HCSPARAMS1)                              |     |
| Table 21: Host Controller Structural Parameters 2 (HCSPARAMS2)                              |     |
| Table 22: Host Controller Structural Parameters 3 (HCSPARAMS3)                              |     |
| Table 23: Host Controller Capability Parameters (HCCPARAMS)                                 |     |
| Table 24: Doorbell Offset Register (DBOFF)                                                  |     |
| Table 25: Runtime Register Space Offset Register (RTSOFF)                                   |     |
| Table 26: Host Controller Operational Registers                                             |     |
| Table 27: Host Controller USB Port Register Set                                             |     |
| Table 28: USB Command Register Bit Definitions (USBCMD)                                     |     |
| Table 29: USB Status Register Bit Definitions (USBSTS)                                      |     |
| Table 30: Page Size Register Bit Definitions (PAGESIZE)                                     |     |
| Table 31: Device Notification Register Bit Definitions (DNCTRL)                             |     |
| Table 32: Command Ring Control Register Bit Definitions (CRCR)                              |     |
| Table 33: Device Context Base Address Array Pointer Register Bit Definitions (DCBAAP)       | 288 |
| Table 34: Configure Register Bit Definitions (CONFIG)                                       |     |
| Table 35: Port Status and Control Register Bit Definitions (PORTSC)                         |     |
| Table 36: USB2 to USB3 Port Link State Mapping                                              |     |
| Table 37: USB3 Port Power Management Status and Control Register Bit Definitions (PORTPMSC) |     |
| Table 38: USB2 Port Power Management Status and Control Register Bit Definitions (PORTPMSC) |     |
| Table 39: USB3 Port Power Management Status and Control Register Bit Definitions (PORTPMSC) |     |
| Table 40: Host Controller Runtime Registers                                                 |     |
| Table 41: Microframe Index Register Bit Definitions (MFINDEX)                               |     |
|                                                                                             |     |
| Table 42: Interrupter Registers                                                             |     |
| , ,                                                                                         |     |
| Table 44: Interrupter Moderation Register (IMOD)                                            |     |
| Table 45: Event Ring Segment Table Size Register Bit Definitions (ERSTSZ)                   |     |
| Table 46: Event Ring Segment Table Base Address Register Bit Definitions (ERSTBA)           |     |
| Table 47: Event Ring Dequeue Pointer Register Bit Definitions (ERDP)                        |     |
| Table 48: Doorbell Register Bit Field Definitions (DB)                                      | 311 |

|          | Structures                                                             |     |
|----------|------------------------------------------------------------------------|-----|
| Table 49 | : Data Structure Max Size, Boundary, and Alignment Requirement Summary | 314 |
| Table 50 | : Device Context Base Address Array Element 1-n Field Bit Definitions  | 315 |
| Table 51 | : Device Context Base Address Array Element 0 Field Bit Definitions    | 315 |
| Table 52 | : Offset 00h – Slot Context Field Definitions                          | 318 |
| Table 53 | : Offset 04h – Slot Context Field Definitions                          | 319 |
| Table 54 | : Offset 08h – Slot Context Field Definitions                          | 319 |
| Table 55 | : Offset 0Ch – Slot Context Field Definitions                          | 320 |
| Table 56 | : Offset 00h – Endpoint Context Field Definitions                      | 322 |
| Table 57 | : Offset 04h – Endpoint Context Field Definitions                      | 324 |
| Table 58 | : Offset 08h – Endpoint Context Field Definitions                      | 325 |
| Table 59 | : Offset 10h – Endpoint Context Field Definitions                      | 325 |
| Table 60 | : Offset 00h and 04h – Stream Context Field Definitions                | 328 |
| Table 61 | : Offset 00h – Input Control Context Field Definitions                 | 331 |
|          | : Offset 04h – Input Control Context Field Definitions                 |     |
|          | : Offset 00h – Port Bandwidth Context Field Definitions                |     |
|          | : Offset n-03h – Port Bandwidth Context Field Definitions              |     |
|          | : Offset 00h and 04h – Normal TRB Field Definitions                    |     |
| Table 66 | : Offset 08h – Normal TRB Field Definitions                            | 335 |
| Table 67 | : Offset 0Ch – Normal TRB Field Definitions                            | 336 |
| Table 68 | : Offset 00h – Setup Stage TRB Field Definitions                       | 337 |
|          | : Offset 04h – Setup Stage TRB Field Definitions                       |     |
|          | : Offset 08h – Setup Stage TRB Field Definitions                       |     |
|          | : Offset 0Ch – Setup Stage TRB Field Definitions                       |     |
|          | : Offset 00h and 04h – Data Stage TRB Field Definitions                |     |
|          | : Offset 08h – Data Stage TRB Field Definitions                        |     |
|          | : Offset 0Ch – Data Stage TRB Field Definitions                        |     |
|          | : Offset 08h – Status Stage TRB Field Definitions                      |     |
|          | : Offset 0Ch – Status Stage TRB Field Definitions                      |     |
|          | : Offset 00h and 04h – Isoch TRB Field Definitions                     |     |
|          | : Offset 08h – Isoch TRB Field Definitions                             |     |
|          | : Offset 0Ch – Isoch TRB Field Definitions                             |     |
|          | : Offset 08h – No Op TRB Field Definitions                             |     |
|          | : Offset 0Ch – No Op TRB Field Definitions                             |     |
|          | : Offset 00h and 04h – Transfer Event TRB Field Definitions            |     |
|          | : Offset 08h – Transfer Event TRB Field Definitions                    |     |
| Table 84 | : Offset 0Ch – Transfer Event TRB Field Definitions                    | 346 |
|          |                                                                        | 347 |
|          | : Offset 08h – Command Completion Event TRB Field Definitions          |     |
|          | : Offset 0Ch – Command Completion Event TRB Field Definitions          |     |
|          | : Offset 00h – Port Status Change Event TRB Field Definitions          |     |
|          | : Offset 08h – Port Status Change Event TRB Field Definitions          |     |
|          | : Offset 0Ch – Port Status Change Event TRB Field Definitions          |     |
|          | : Offset 08h – Bandwidth Request Event TRB Field Definitions           |     |
|          | : Offset 0Ch – Bandwidth Request Event TRB Field Definitions           |     |
|          | : Offset 00h – Doorbell Event TRB Field Definitions                    |     |
|          | : Offset 08h – Doorbell Event TRB Field Definitions                    |     |
|          | : Offset 0Ch – Doorbell Event TRB Field Definitions                    |     |
|          | : Offset 08h – Host Controller Event TRB Field Definitions             |     |
|          | : Offset 0Ch – Host Controller Event TRB Field Definitions             |     |
|          | : Offset 00h and 04h – Device Notification Event TRB Field Definitions |     |
|          | : Offset 08h – Device Notification Event TRB Field Definitions         |     |
|          | 0: Offset 0Ch – Device Notification Event TRB Field Definitions        |     |
|          | 1: Offset 08h – MFINDEX Wrap Event TRB Field Definitions               |     |
|          | 2: Offset 0Ch – MFINDEX Wrap Event TRB Field Definitions.              |     |

| Table 103: Off  | fset 0Ch – No Op Command TRB Field Definitions                                  | 355 |
|-----------------|---------------------------------------------------------------------------------|-----|
| Table 104: Off  | fset 0Ch – Enable Slot Command TRB Field Definitions                            | 356 |
| Table 105: Off  | fset 0Ch – Disable Slot Command TRB Field Definitions                           | 357 |
| Table 106: Off  | fset 00h and 04h – Address Device Command TRB Field Definitions                 | 358 |
| Table 107: Off  | fset 0Ch – Address Device Command TRB Field Definitions                         | 358 |
| Table 108: Off  | fset 00h and 04h – Configure Endpoint Command TRB Field Definitions             | 359 |
| Table 109: Off  | fset 0Ch – Configure Endpoint Command TRB Field Definitions                     | 359 |
|                 | fset 0Ch – Reset Endpoint Command TRB Field Definitions                         |     |
| Table 111: Off  | fset 0Ch – Stop Endpoint Command TRB Field Definitions                          | 362 |
| Table 112: Off  | fset 00h and 04h – Set TR Dequeue Pointer Command TRB Field Definitions         | 363 |
| Table 113: Off  | fset 08h – Set TR Dequeue Pointer Command TRB Field Definitions                 | 363 |
|                 | fset 0Ch – Set TR Dequeue Pointer Command TRB Field Definitions                 |     |
| Table 115: Off  | fset 0Ch – Reset Device Command TRB Field Definitions                           | 365 |
| Table 116: Off  | fset 00h and 04h – Force Event Command TRB Field Definitions                    | 366 |
| Table 117: Off  | fset 08h – Force Event Command TRB Field Definitions                            | 366 |
| Table 118: Off  | fset 0Ch – Force Event Command TRB Field Definitions                            | 366 |
| Table 119: Off  | fset 0Ch – Set Latency Tolerance Value Command TRB Field Definitions            | 367 |
|                 | fset 00h and 04h – Get Port Bandwidth Command TRB Field Definitions             |     |
| Table 121: Off  | fset 0Ch – Get Port Bandwidth Command TRB Field Definitions                     | 368 |
| Table 122: Off  | fset 00h, 04h, and 08h – Force Header Command TRB Field Definitions             | 369 |
| Table 123: Off  | fset 0Ch – Force Header Command TRB Field Definitions                           | 369 |
| Table 124: Off  | fset 00h and 04h – Link TRB Field Definitions                                   | 370 |
| Table 125: Off  | fset 08h – Link TRB Field Definitions                                           | 370 |
| Table 126: Off  | fset 0Ch – Link TRB Field Definitions                                           | 370 |
| Table 127: Off  | fset 00h and 04h – Event Data TRB Field Definitions                             | 372 |
| Table 128: Off  | fset 08h – Event Data TRB Field Definitions                                     | 372 |
| Table 129: Off  | fset 0Ch – Event Data TRB Field Definitions                                     | 372 |
| Table 130: TR   | RB Completion Code Definitions                                                  | 374 |
| Table 131: TR   | RB Type Definitions                                                             | 377 |
| Table 132: Allo | owed TRB Type as function of Endpoint Type                                      | 379 |
| Table 133: Allo | owed TRB Types as function of Transfer Descriptor Type                          | 379 |
| Table 134: Off  | fset 00 and 04 – Event Ring Segment Table Entry Field Definitions               | 380 |
| Table 135: Off  | fset 08 – Event Ring Segment Table Entry Field Definitions                      | 380 |
| Table 136: Scr  | ratchpad Buffer Array Element Field Bit Definitions                             | 381 |
| 7 xHCI Exte     | ended Capabilities                                                              | 383 |
|                 | rmat of xHCI Extended Capability Pointer Register                               |     |
|                 | CI Extended Capability Codes                                                    |     |
|                 | Extended Capability Registers                                                   |     |
|                 | SB Legacy Support Extended Capability (USBLEGSUP)                               |     |
|                 | SB Legacy Support Control/Status (USBLEGCTLSTS)                                 |     |
|                 | fset 00h - xHCl Supported Protocol Capability Field Definitions                 |     |
|                 | fset 04h - xHCl Supported Protocol Capability Field Definitions                 |     |
|                 | fset 08h - xHCl Supported Protocol Capability Field Definitions                 |     |
|                 | fset 10h to (PSIC*4)+10h - xHCl Supported Protocol Capability Field Definitions |     |
|                 | CI Supported Protocols                                                          |     |
|                 | fault USB Speed ID Mapping                                                      |     |
|                 | SB 2.0 Protocol Defined Field Definitions                                       |     |
|                 | bug Capability Structure                                                        |     |
|                 | fset 00h - Debug Capability Field Definitions (DCID)                            |     |
|                 | fset 04h - Debug Capability Field Definitions (DCDB)                            |     |
|                 | fset 08h - Debug Capability Bit Definitions (DCERSTSZ)                          |     |
|                 | fset 10h - Debug Capability Bit Definitions (DCERSTBA)                          |     |
|                 | fset 18h - Debug Capability Bit Definitions (DCERDP)                            |     |
|                 | fset 20h - Debug Capability Field Definitions (DCCTRL)                          |     |
| Table 156: Off  | fset 24h - Debug Capability Field Definitions (DCST)                            | 409 |

| Table 157: Offset 28h - Debug Capability Field Definitions (DCPORTSC)           | 410 |
|---------------------------------------------------------------------------------|-----|
| Table 158: Offset 30h - Debug Capability Field Definitions (DCCP)               |     |
| Table 159: Offset 38h - Debug Capability Field Definitions (DbCIC)              |     |
| Table 160: Offset 3Ch - Debug Capability Info Context Field Definitions (DbCIC) | 413 |
| Table 161: Offset 00h - Debug Capability Info Context Field Definitions (DbCIC) |     |
| Table 162: Offset 08h - Debug Capability Info Context Field Definitions (DbCIC) | 415 |
| Table 163: Offset 10h - Debug Capability Info Context Field Definitions (DbCIC) |     |
| Table 164: Offset 18h - Debug Capability Info Context Field Definitions (DbCIC) |     |
| Table 165: Offset 20h - Debug Capability Info Context Field Definitions (DbCIC) |     |
| Table 166: DbC Device Descriptor                                                |     |
| Table 167: DbC Configuration Descriptor                                         |     |
| Table 168: DbC Interface Descriptor                                             |     |
| Table 169: DbC Endpoint Descriptor 1 OUT                                        |     |
| Table 170: DbC SuperSpeed Endpoint Companion Descriptor 1 OUT                   |     |
| Table 171: DbC Endpoint Descriptor 2 IN                                         |     |
| Table 172: DbC SuperSpeed Endpoint Companion Descriptor 2 IN                    |     |
| Table 173: BOS Descriptor                                                       |     |
| Table 174: BOS SS Device Capability Descriptor                                  |     |
| Table 175: xHCI_IOV Capability Header Field Definitions                         |     |
| Table 176: VM Interrupter Range Register Field Definitions                      |     |
| Table 177: VF Device Slot Assignment Register Field Definitions                 |     |
| Table 178: Offset 00h - xHCl Local Memory Capability Field Definitions          |     |
| Table 179: Offset 04h - xHCl Local Capability Field Definitions                 |     |
| Table 180: Offset 08h - xHCl Local Capability Field Definitions                 |     |
| 8 Virtualization                                                                |     |
| Appendix A - xHCl PCl Power Management Interface                                |     |
| Table 181: xHCl Support for Power Management States                             |     |
| Table 182: xHCl Power State Summary                                             |     |
| Appendix B - High Bandwidth Isochronous Rules                                   |     |
| Table 183: HS High-Bandwidth Behavior for OUT Transactions.                     |     |
| Table 184: HS High-Bandwidth Behavior for IN Transactions                       |     |
| Appendix C - Stream Usage Models                                                |     |
| Appendix D - Port to Connector Mapping                                          |     |
| Appendix E - State Machine Notation                                             |     |
| Appendix F - SS Bus Access Constraints                                          |     |
| Table 185: SuperSpeed Bulk OUT Transaction Limits                               |     |
| Table 186: SuperSpeed Interrupt Transaction Limits                              |     |
| Table 187: SuperSpeed Isoch Transaction Limits                                  |     |
| Appendix G - 0.96 Exceptions                                                    |     |
| Table 188: Forced Stopped Event (FSE) Option Flag                               |     |
| Table 189: Secondary Bandwidth Domain Reporting (SBD) Option Flag               |     |
| Table 190: L1 Capability (L1C) Option Flag                                      | 467 |

## 1 Preface

### 1.1 Objective of Specification

The eXtensible Host Controller Interface (xHCI) specification describes the register-level host controller interface for Universal Serial Bus (<u>USB2</u>) Revision 2.0 and above. The specification includes a description of the hardware/software interface between system software and the host controller hardware.

This specification is intended for hardware component designers, system builders and device driver (software) developers. The reader is expected to be familiar with the current Universal Serial Bus Specification revisions. In spite of due diligence, there may exist conflicts between this specification and the USB Specification. The USB Specifications take precedence on all issues of conflict.

### 1.2 Scope of Document

The specification is primarily targeted to host controller developers and system OEMs, but provides valuable information for platform operating system and BIOS device driver developers, adapter IHVs/ISVs, and platform/adapter controller vendors. This specification can be used for developing new products and associated software.

## 1.3 Document Organization

This specification presents a view of the overall architecture and detailed description of the operational model requirements of the host controller, using the defined registers and interface data structures.

The architecture (3) and operational (4) sections are followed by two sections of pure structural definitions that detail the register space (5) and interface data structures (6). These definition chapters contain little or no operational requirements or usage models. The final sections describe the xHCl Extended Capabilities (7), and the virtualization operational model (8). The Appendix covers useful information not included elsewhere in the specification.

### 1.4 References

The following documents are referenced throughout this specification. The *Spec Reference* defines a shorthand mnemonic used in this specification for the respective document listed below.

| Spec<br>Reference | Title                                                                                                                 | Revision                 | Location                                             |
|-------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------|
| ACPI              | Advanced Configuration and Power Interface Specification                                                              | 3.0b<br>October 10, 2006 | www.acpi.info                                        |
| BCS               | Battery Charging Specification                                                                                        | 1.1<br>April 15, 2009    | www.usb.org                                          |
| EEWP DEV          | Energy-Efficient Platforms White Paper: Designing Devices Using the New Power Management Extensions for Interconnects | 1.0<br>July 2009         | download.intel.com<br>/technology/pdf/<br>322304.pdf |
| EHCI              | Enhanced Host Controller Interface<br>Specification                                                                   | 1.0<br>March 12, 2002    | www.intel.com/<br>technology/usb                     |
| EHCI1_1Add        | EHCI v1.1 Addendum                                                                                                    | 1.1<br>August, 2008      | www.intel.com/<br>technology/usb                     |
| MUCC              | Universal Serial Bus Micro-USB Cables and Connectors Specification                                                    | 1.01<br>April 4, 2007    | www.usb.org                                          |
| OTG               | On-The-Go and Embedded Host<br>Supplement to the USB Revision 2.0<br>Specification                                    | 2.0<br>May 8, 2009       | www.usb.org                                          |
| PCI               | PCI Local Bus Specification                                                                                           | 3.0<br>February 3, 2004  | www.pcisig.com                                       |
| PCle              | PCI Express Base Specification                                                                                        | 2.0<br>December 20, 2006 | www.pcisig.com                                       |
| PCI PM            | PCI Bus Power Management Interface Specification                                                                      | 1.2<br>March 3, 2004     | www.pcisig.com                                       |
| SR-IOV            | PCI Single Root I/O Virtualization                                                                                    | 1.0<br>Sept. 11, 2007    | www.pcisig.com                                       |
| USB2              | Universal Serial Bus Specification                                                                                    | 2.0<br>April 27, 2000    | www.usb.org                                          |
| USB2 LPM          | USB 2.0 Link Power Management<br>Addendum                                                                             | Final<br>July 16, 2007   | www.usb.org                                          |
| USB3              | Universal Serial Bus 3.0 Specification                                                                                | 0.9<br>July 30, 2008     | www.usb.org                                          |

Note: Rather than enumerating the full specification name every time one of the above specs are referenced in this document, the abbreviation listed in the *Spec Reference* column shall be used.

### 1.5 Index

This document does not include an index. An effective substitute when viewing with a Adobe<sup>®</sup> Reader<sup>®</sup> is to use the Search dialog to locate all references to a specific xHCl feature or field.

To facilitate indexing, all references to register and data fields may be automatically located using their mnemonic if they have one, or their name if they don't.

For example, to find all references to the *Port Power* (PP) field of the PORTSC register, in Reader<sup>®</sup> open the *Search* dialog box, by selecting "File" then "Search" from the menu. Since this field has a mnemonic, enter the string "PP" in the 'What word of phrase would you like to search for?' text box. Check the 'Whole words only' and 'Case-sensitive' check boxes, and press the 'Search' button to list all references to the *Port Power* flag in this specification.

To find all references to the *Frame ID* field, which does not have a mnemonic, simply enter "Frame ID" into the 'What word of phrase would you like to search for?' text box.

#### 1.6 Terms and Abbreviations

ACK Handshake packet indicating a positive acknowledgment.

Alternate Interface An optional Interface setting provided by a USB device. Alternate

Interface settings may be used to define a range of payload sizes for USB

endpoints.

Async Pipe A "Best Effort" Pipe defined by a Control or Bulk endpoint.

attached This specification makes a distinction between the words "attach" and

"connect".

A USB2 downstream device is considered to be "attached" to an upstream port if the upstream port has detected either the D+ or D- data

line pulled high through a 1.5 k $\Omega$  resistor.

A USB3 downstream device is considered to be "attached" to an upstream port if the upstream port has detected far end receive

SuperSpeed terminations.

Base The beginning of the host controller's MMIO address space is referred to

as "Base".

Best Effort Latency

Tolerance (BELT)

Best Effort Latency Tolerance (BELT) messages are supported by USB3 devices (excluding hubs) using an optional USB3 "Device Notification (DEV\_NOTIFICATION)" Transaction Packet (TP) with a Notification\_Type = LATENCY\_TOLERANCE\_MESSAGE (LTM). This message is also referred to as a Latency Tolerance Message (LTM) TP. This TP contains a specific value known as the Best Effort Latency Tolerance (BELT) value that indicates the current tolerable service latency for that device.

bInterval Interval value defined by a USB Endpoint Descriptor.

Burst The transmission of multiple back-to-back data packets on the USB.

Bus Error Counter The Bus Error Counter is an internal counter that the xHC maintains,

which determines the number of consecutive Errors allowed while

executing a USB Transaction.

Bus Instance

(BI)

A Bus Instance represents a "unit" bus bandwidth at the speed that the BI supports. e.g. A SuperSpeed BI represents 5Gb/s of bandwidth. A High-speed BI represents 480Mb/s of bandwidth, Low-/Full-speed BI represents 12Mb/s of bandwidth. Multiple Root Hub ports may share the bandwidth of a single BI. Note that the bit rates are maximums for the respective buses.

Capability Registers The Capability Registers specify read-only limits, restrictions and

capabilities of the host controller implementation. These values are used

as parameters to the host controller driver.

Chip Hardware Reset A Chip Hardware Reset may be either a PCI reset input or an optional

power-on reset input to the xHC.

clear When used in reference to a flag or field of a data structure or register, the

flag or field shall be cleared to '0'.

Composite Device A USB composite device has only a single USB device address, and

exposes multiple interfaces that are controlled independently of each

other.

connected A USB2 downstream device is considered to be "connected" to an

upstream port if, 1) device has pulled either the D+ or D- data line high through a 1.5 k $\Omega$  resistor, and 2) if the device is high-speed or full-speed it has been reset and the Chirp signaling has determined its speed. A USB3 downstream device is considered to be "connected" to an upstream port if, 1) far end receive SuperSpeed terminations have been

detected, 2) training was successful, and 3) the Port Capability/ Configuration LMP exchanges are successful.

Control Endpoint As defined by the USB specification, a pair of device endpoints with the

same endpoint number that are used by a control pipe. Control endpoints transfer data in both directions and, therefore, use both endpoint

directions of a device address and endpoint number combination. Thus,

each control endpoint consumes two endpoint addresses.

D0 PCI controller power "On" state. Refer to PCI PM specification.

D1 or D2 PCI controller intermediate power states. Refer to PCI PM specification.

D3 PCI controller power "Off" state. Refer to PCI PM specification.

Default Control Endpoint The Default Control Endpoint always exists once a USB device is

powered, in order to provide access to the device's configuration, status, and control information. The Default Control Endpoint is always endpoint

number '0'.

**Device Context Base** 

Address Array

The Device Context Base Address Array contains 256 entries and supports up to 255 USB devices or hubs, where each element in the array is a 64-bit pointer to the base address of a Device Context. Entry 0

is reserved.

Device Context A Device Context is a data structure that describes an individual USB

device attached to the host controller. A Device Context is organized as an array of up to 32 context data structures, consisting of 1 Slot Context

and up to 31 Endpoint Context data structures.

DCI The Device Context Index (DCI) is a value used to reference the

respective element of the Device Context data structure. Refer to section

4.5.1.

Dequeue Pointer The Dequeue Pointer is a pointer into a TRB Ring. It references the next

TRB in a TRB Ring to be processed by the consumer of TRB Ring work items. The Dequeue Pointer for Transfer and Command Rings is **NOT** defined as a physical xHC register. A facsimile of this pointer is maintained internally by the xHC and system software to manage a

respective ring.

Device Endpoint A uniquely addressable portion of a USB device that is the source or sink

of information in a communication flow between the host and device. Also

see Endpoint Address.

Device Resources Resources provided by USB devices, such as buffer space and

endpoints. Also see Host Resources and Universal Serial Bus

Resources.

Device Slot Device Slot refers to the xHC interface associated with an individual USB

device, e.g. the associated Device Context Base Address Array entry, a

Doorbell Array register, and its Device Context.

Device Software Software that is responsible for managing a USB device. This software

may or may not also be responsible for configuring the device for use.

Direct-Assignment Direct-Assignment is a term used with virtualization to describe a

hardware device interface that is *Directly Assigned* to a Virtual Machine. Direct-Assigned devices do not suffer from the overhead incurred by device whose hardware register-level interface is emulated in software by

a virtual environment.

Doorbell Array The Doorbell Array is an array of 256 Doorbell Registers, which supports

up to 255 USB devices or hubs. Doorbell Register 0 is allocated to the Host Controller, the remaining registers are allocated to individual Device

Slots.

Doorbell Register A Doorbell Register provides system software with a mechanism for

notifying the xHC if it has Slot, or Endpoint related work to perform. A *DB Target* field in the Doorbell Register is written with a Reason Code to

"ring" the doorbell.

Downstream The direction of data flow from the host or away from the host. A

downstream port is the port on a hub electrically farthest from the host that generates downstream data traffic from the hub. Downstream ports

receive upstream data traffic.

DPH Error may be due to one or more of the following conditions: an

incorrect Device Address, the Endpoint Number and Direction does not refer to an endpoint that is part of the current configuration, or the DPH

does not have an expected sequence number.

DPP Error A DPP Error may be due to one or more of the following conditions: CRC

incorrect, DPP aborted, DPP missing, or the data length in the DPH does

not match the actual data payload length.

Dword A data element that is four bytes (32 bits) in size.

EHCI Enhanced Host Controller Interface. Intel defined USB host controller

specification for High-speed devices.

Embedded hub A USB 2.0 or 3.0 hub that is located on the system board, and between

the xHC device and the system board USB connector or non-removable

USB device.

Endpoint A uniquely addressable portion of a USB device that is the source or sink

of information in a communication flow between the host and device.

Endpoint Address The xHCl defines an Endpoint Address as 5-bit value that is a

combination of an Endpoint Number (bits 4-1) and an Endpoint Direction (bit 0). For Control Endpoints, the Direction (bit 0) is set to '1' to form its Endpoint Address. Note that xHCl encoding of an Endpoint Address is not the same as the Endpoint Descriptor *bEndpointAddress* field defined

by the USB specification.

Endpoint Context An Endpoint Context data structure defines a Transfer Ring which is used

to manage transfers associated with the respective endpoint. An

Endpoint Context exists for each endpoint of a device.

Endpoint Direction The direction of data transfer on the USB. The direction can be either IN

or OUT. IN refers to transfers to the host: OUT refers to transfers from the

host. When computing the Endpoint Address an IN endpoint is represented by a '1' and an OUT endpoint is represented by a '0'.

Endpoint ID Identical to the Device Context Index (DCI). Refer to section 4.5.1.

Endpoint Number A four-bit value between 0h and Fh, inclusive, associated with an

endpoint on a USB device.

Enqueue Pointer The Enqueue Pointer is a pointer into a TRB Ring. It references the next

TRB location available to producer for scheduling work items to the Ring. The Enqueue Pointer is **NOT** defined as a physical xHC register. A facsimile of this pointer is maintained internally by the xHC and system

software to manage a respective ring.

ERDY Handshake acknowledgment packet indicating an Endpoint is Ready to

move data.

Event Data TD A TD that consists of just one Event Data TRB.

Event Data TRB A Normal Transfer TRB with its *Event Data* (ED) flag equal to '1'. Refer to

section 4.11.5.2.

Frame A 1 millisecond time base established on full-/low-speed USB buses.

Fine-grain scatter/gather The xHCl TRBs support byte granularity for the TRB Data Buffer Pointer

and TRB Transfer Length fields, which enables "fine-grain" scatter/gather

operations.

Full-speed USB operation at 12 Mb/s. Also see *low-speed*, *high-speed* and

SuperSpeed.

Handshake Packet A USB packet that acknowledges or rejects a specific condition. For

examples, see ACK and NAK.

High-bandwidth endpoint A high-speed USB device endpoint that transfers more than 1024 bytes

and less than 3073 bytes per microframe.

High-speed USB operation at 480 Mb/s. Also see low-speed, full-speed and

SuperSpeed.

High-Touch High touch registers are referenced regularly during the normal operation

of the xHC by system software, e.g. Ringing doorbells to queue work,

managing interrupts, etc.

Host The host computer system where the USB Host Controller is installed.

This includes the host hardware platform (CPU, bus, etc.) and the

operating system in use.

Host Controller The host's USB interface.

Host Controller Driver

(xHCD)

This software entity is the interface between the xHC and the USB Driver (USBD). It translates system software requests for USB operations to

TRBs scheduled on pipes to USB devices.

Host Controller Driver Enumeration Component

(xHCDe)

This software entity is a component of the xHCD that manages the enumeration of USB devices at power up, when they are attached, and

when they are detached.

Hub A USB device that provides additional connections to the USB.

Hub Tier One plus the number of USB links in a communication path between the

host and a peripheral device.

Input Device Context The Device Context component (Slot and Endpoint Contexts) of an Input

Context. An Input Context data structure pointed to by a Command TRB.

Input Endpoint Context An Endpoint Context contained in an Input Context. An Input Context

data structure pointed to by a Command TRB.

Input Slot Context A Slot Context contained in an Input Context. An Input Context data

structure pointed to by a Command TRB.

Integrated hub A Tier 2 USB 2.0 hub that is integrated into an xHC device.

Interval The time delay between scheduling periodic transfers. Intervals are

defined in frames (1ms.) for LS/FS devices, microframes (125µs.) for HS

and SS devices.

Isoch TD An Isoch Transfer Descriptor consists of an Isoch TRB chained to 0 or

more Normal TRBs, and describes a work item for an isochronous endpoint. Isoch TDs are only found on the Transfer Rings associated with

Isoch Endpoints.

Isoch TRB An Isochronous Transfer Request Block that is always the first TRB of an

Isoch TD. They are only found on the Transfer Rings associated with

Isoch Endpoints. Refer to section 4.11.2.3.

ISR The Interrupt Service Routine is the software invoked by an interrupt.

L0 USB2 "On" power state.

L1 USB2 Link Power Managed (LPM) state.

L2 USB2 Suspend state.

L3 USB2 "Off" power state.

Latency Tolerance

Messaging (LTM)

Latency Tolerance Messaging (LTM) adds the capability for attached devices to provide information that can improve the host platform's ability to select when and how long to sleep. This is accomplished by an attached device sending an LTM, informing the host of its acceptable service latency between accesses, i.e. the device's latency tolerance.

LFPS Low Frequency Periodic Signal. Refer to <u>USB3</u> spec.

Link A USB physical interconnect between two connected ports.

link connection A "USB3 link connection" refers to the SuperSpeed Rx and Tx signal

pairs.

A "USB2 link connection" refers to the D+/D- signal pair.

Link Management Packet

(LMP)

A type of SuperSpeed header packet used to communicate information

between a pair of links.

Link TD A TD that consists of just one Link TRB.

Link TRB A Transfer Request Block that is always the last TRB of a TRB Ring

Segment. Link TRBs are used to form large, non-contiguous Transfer

Rings that cross Page boundaries. Refer to section 4.11.5.1.

Low-speed USB operation at 1.5 Mb/s. Also see *full-speed*, *high-speed* and

SuperSpeed.

Low-Touch Low touch registers are referenced infrequently by system software, e.g.

only at initialization time, only when a USB device is enumerated, etc.

Message Pipe A bi-directional pipe that transfers data using a request/data/status

paradigm. The data has an imposed structure that allows requests to be

reliably identified and communicated, e.g. a Control endpoint.

Microframe A 125 microsecond time base established on USB buses by the xHC.

Full-speed USB buses utilize an 8 microframe time base.

LTM See Latency Tolerance Messaging.

MMIO Memory Mapped I/O

MSI Message Signaled Interrupts. PCI feature that provides vectored

interrupts to a single interrupt controller.

MSI-X Extended Message Signaled Interrupts. PCI feature that provides

vectored interrupts to multiple interrupt controllers.

NAK Handshake packet indicating a negative acknowledgment.

Normal TRB A Normal Transfer Request Block that is used on transfer Rings to define

a single contiguous buffer for a data transfer. Normal TRBs may be "chained" to support scatter/gather or buffer concatenation operations.

Refer to section 4.11.2.1.

NRDY Handshake acknowledgment packet indicating an endpoint is Not Ready

to move data.

OHCI Open Host Controller Interface. Industry defined USB host controller

specification for Low-speed and Full-Speed devices.

Optional Normative If an Optional Normative feature is implemented, it shall comply with the

requirements specified for that optional normative feature. The optional normative approach assures interoperability between multiple vendors,

by definition, when implementing the same xHCI extensions.

Operational Registers The Operational Registers specify host controller configuration and

runtime modifiable state. And are used by system software to control and

monitor the operational state of the host controller.

OSI An Operating System Instance is the software operating environment that

runs in a Virtual Machine. Virtualization allows multiple Operating System

Instances to concurrently run within a platform.

Output Device Context A Device Context data structure pointed to by a Device Context Base

Address Array entry.

Output Endpoint Context An Endpoint Context contained in the Device Context data structure

pointed to by a Device Context Base Address Array entry.

Output Slot Context A Slot Context contained in the Device Context data structure pointed to

by a Device Context Base Address Array entry.

Page A Page refers to the smallest possible size of a block of contiguous

physical memory used by a processor architecture that supports paged

memory.

PCI Peripheral Component Interconnect. Refer to the PCI specification.

PCI Config Space PCI Configuration Space. A segregated address space that provides a

means of identifying and enumerating the host controller by system

software.

PCIe PCI Express. Refer to the PCIe specification.

Periodic Pipe A "Guaranteed Bandwidth" Pipe defined by an Isoch or Interrupt endpoint.

Pipe A logical abstraction representing the association between an endpoint

on a device and software on the host. A pipe has several attributes; for example, a pipe may transfer data as streams (stream pipe) or messages (message pipe). Throughout this document, term "pipe" is used to

generically refer to an endpoint.

Pipe Schedule An internal xHC construct that identifies the endpoints that currently have

work items scheduled for USB.

POST Power On Self Test - Code executed during a computer's pre-boot

sequence.

PSCEG Port Status Change Event Generation. Refer to section 4.19.3.

Qword A data element that is eight bytes (64 bits) in size.

Register Space The Register Space represents the hardware registers presented by the

xHC to system software that reside in the Memory Address Space.

Root Hub A (tier 1) Root Hub is always presented by the xHC. Refer to section 4.19

for more information.

Root Hub Port The downstream port on a Root Hub.

Scatter/Gather Scatter/Gather mechanisms are used in Virtual Memory environments to

gather the non-contiguous physical memory Pages into a contiguous data stream, or to scatter a contiguous data stream to non-contiguous physical

memory Pages.

Service Interval The period specified by the bInterval field of the USB Endpoint Descriptor.

Service Intervals are always a multiple of microframes (125µs.).

Service Interval Boundary The point in time defined by the beginning of the first (micro)frame of a

Service Interval.

Service Opportunity (SO) A Service Opportunity is a block of time that the xHC allocates for moving

packets on USB, for a specific endpoint. An individual Service

Opportunity is limited to the number of packets defined by the Endpoint Context *Max Burst Size* and *Mult* fields, however less packets may be

moved in a Service Opportunity.

Service Opportunity Packet

Count (SOPC)

The number of packets that the xHC shall schedule during one Service Opportunity. The default value of the SOPC = Endpoint Context *Max* 

Burst Size x Mult.

set When used in reference to a flag or field of a data structure or register, a

flag shall be set to '1' and field shall be set to a specified value, which

may include '0'.

SET\_CONFIGURATION Refers to a standard USB Set Configuration request defined in section

9.4.7 of the <u>USB2</u> spec.

SET\_INTERFACE Refers to a standard USB Set Interface request defined in section 9.4.10

of the USB2 spec.

Setup Stage TD A Setup Stage Transfer Descriptor consists of a single Setup Stage TRB.

It describes a work item for a control endpoint. Setup Stage TDs are only

found on the Transfer Rings associated with Control Endpoints.

Setup Stage TRB A Setup Stage Transfer Request Block that is always the first TRB of a

Setup Stage TD. They are only found on the Transfer Rings associated

with Control Endpoints. Refer to section 4.11.2.2.

Slot Context The Slot Context data structure defines information that applies to the

slot, the device as whole, or to all Endpoint Contexts.

Slot ID Refers to the index of a Device Slot. The Slot Identifier defines a value

that is used to index into the Doorbell Array and Device Context Base Address Array. It is a *logical Device Address* that is used for all system software references to a physical USB device attached to the xHC.

SO See Service Opportunity.

SOF See Start-of-Frame.

SOPC See Service Opportunity Packet Count.

Start-of-Frame The first transaction in each <u>USB2</u> (micro)frame. A SOF allows endpoints

to identify the start of the (micro)frame and synchronize internal endpoint

clocks to the host.

Stream Pipe A pipe that transfers data as a stream of samples with no defined USB

structure, e.g. an Interrupt, Isoch, or Bulk endpoint.

SR-IOV PCIe Single Root – I/O Virtualization. Refer to SR-IOV specification.

SuperSpeed USB operation at 5 Gb/s. Also see low-speed, high-speed and full-speed.

System Software A general reference to the software that is responsible for managing the

xHCI.

TD See Transfer Descriptor.

TD Transfer Size The TD Transfer Size is defined by the sum of the *Length* fields in all

TRBs that comprise the TD.

Token Packet A type of packet that identifies what transaction is to be performed on the

bus.

Total Available Bandwidth The Total Available Bandwidth identifies a Bus Instance's ability to move

real data. As rule of thumb, the Total Available Bandwidth will be at least 20% lower than the cited bit rate of a Bus Instance, or more depending on the mix of packet sizes. Also note that multiple Root Hub ports may share

the bandwidth of a single Bus Instance.

Transaction The delivery of service to a USB endpoint; consists of a token packet,

optional data packet, and optional handshake packet. Specific packets

are allowed/required based on the transaction type.

Transaction Packet

(TP)

(SOF)

Transaction Packets (TPs) are SuperSpeed packets that traverse a path between the host and device. TPs are used to control data flow between devices and the host as well as to manage the end to end connection.

Transaction Translator A functional component of a USB hub. The Transaction Translator

responds to special high-speed transactions and translates them to full/

low-speed transactions with full/low-speed devices attached on

downstream facing ports.

Transfer One or more bus transactions to move information between a software

client and its function.

Transfer Descriptor

(TD)

A Transfer Descriptor defines a single Transfer to a USB device. A TD consists of one or more Transfer Request Blocks. The TRBs of a Multiple-

TRB Transfer Descriptor are tied together using the *Chain* flag in the TRB

Control component.

Transfer Request Block

(TRB)

A TRB is a small, flexible data structure in memory that defines the characteristics of a single DMA operation executed by the xHC.

Transfer Ring A Transfer Ring is a TRB Ring associated with an Endpoint Context.

Each Transfer Ring describes the scheduled work items for a single USB

Endpoint.

Transfer Type Determines the characteristics of the data flow between a software client

and its function. Four standard transfer types are defined: control,

interrupt, bulk, and isochronous.

TRB See Transfer Request Block.

TRB Ring A TRB Ring is defined by three parameters: a pointer to the TRB Ring

data structure base address, and Enqueue and Dequeue Pointers that

define the "active" TRBs in the ring.

TT See Transaction Translator.

U0 Maximum power USB3 link state. The USB3 link is in its full power state

and USB 3 device in the "On" power state.

U1, U2 Intermediate USB3 link power state. The link is in an intermediate USB3

Link Power Managed (LPM) state and the USB 3 device in "On" power

state.

U3 Lowest USB3 link power state. USB3 device in Suspend state.

UHCI Universal Host Controller Interface. Intel defined USB host controller

specification for Low-speed and Full-Speed devices.

Universal Serial Bus Driver

(USBD)

The host resident software entity responsible for providing common services to clients that are manipulating one or more functions on one or

more Host Controllers.

Universal Serial Bus

Resources

Resources provided by the USB, such as bandwidth and power. Also see

Device Resources and Host Resources.

Upstream The direction of data flow towards the host. An upstream port is the port

on a device electrically closest to the host that generates upstream data traffic from the hub. Upstream ports receive downstream data traffic.

USBD See Universal Serial Bus Driver.

Virtual Intermediary

(VI)

A Virtual Intermediaries (VIs) describes a mechanism that runs in the VMM, Service VM, or other software entity for sharing devices between virtual platforms. It is assumed that the mechanism shall be invoked and executed on every IO transaction, i.e. generates VM Enter and VM Exit

events.

Virtualized Environment A platform software environment that includes a VMM which manages

VMs.

VM Virtual Machine. A Virtual Machine manages a single Operating System

Instance (OSI).

VMM Virtual Machine Manager. A Virtual Machine Manager manages Virtual

Machine instances in a virtualized environment.

wMaxPacketSize Maximum Packet Size value defined by a USB Endpoint Descriptor.

Word A data element that is two bytes (16 bits) in size.

XactErr A USB Transaction Error. May be due to a babble condition, CRC error, a

timeout, etc.

xHCl Extended Capabilities The xHCl Extended Capabilities specify optional features of a xHC

implementation, as well as providing the ability to add new capabilities to

implementations after the publication of this specification.

xHC instance A xHC instance is either the physical or virtual version of the xHC

presented as a PCIe <u>SR-IOV</u> Physical Function (PF0) or Virtual Function (VF1-n). A xHC implementation that does not support virtualization only

presents a single xHC instance to the platform.

Zero-based Value If a maximum is defined for a range of working values (e.g. 32), a Zero-

based Value is a value where the legal range of values is 0 to maximum-

1 (e.g. 0 to 31).

### 1.7 Documentation Conventions

### 1.7.1 Capitalization

Some terms are capitalized to distinguish their definition in the context of this document from their common English meaning. Words not capitalized have their common English meaning. When terms such as "memory write" or "memory read" appear completely in lower case, they include all transactions of that type.

Register names and the names of fields and bits in registers and headers are presented with the first letter capitalized and the remainder in lower case.

#### 1.7.2 Italic Text

Italic text is used to identify Capitalized names that are explicitly named xHCI; registers, register fields, or flags in registers.

#### 1.7.3 Numbers and Number Bases

Hexadecimal numbers are written with a lower case "h" suffix, e.g., FFFFh and 80h. Hexadecimal numbers larger than four digits are represented with a space dividing each group of four digits, as in 1E FFFF FFFFh. Binary numbers are written with a lower case "b" suffix, e.g., 1001b and 10b. Binary numbers larger than four digits are written with a space dividing each group of four digits, as in 1000 0101 0010b.

All other numbers are decimal.

### 1.7.4 Implementation Notes

Implementation Notes should not be considered to be part of this specification. They are included for clarification and illustration only. Implementation Notes within this document are enclosed in a box and set apart from other text.

### 1.7.5 Word Usage

The word *shall* is used to indicate mandatory requirements strictly to be followed in order to conform to the xHCl specification and from which no deviation is permitted (*shall* equals *is required to*).

The use of the word *must* is deprecated and shall not be used when stating mandatory requirements; *must* is used only to describe unavoidable situations.

The use of the word *will* is deprecated and shall not be used when stating mandatory requirements; *will* is only used in statements of fact.

The word *should* is used to indicate that among several possibilities one is recommended as particularly suitable, without mentioning or excluding others; or that a certain course of action is preferred but not necessarily required; or that (in the negative form) a certain course of action is deprecated but not prohibited (*should* equals *is recommended that*).

The word *may* is used to indicate a course of action permissible within the limits of the standard (*may* equals *is permitted*).

The word *can* is used for statements of possibility and capability, whether material, physical, or causal (*can* equals *is able to*).

The abbreviation *i.e.* is for the Latin phrase *id* est which means that is.

The abbreviation e.g. is for the Latin phrase exempli gratia which means for example.

### 1.7.6 Pseudo Code

Throughout this document pseudo code is used to illustrate operating principals.

Comments are demarcated by the double forward slashes "II".

The pseudo code conventions include:

If/else condition statements:

• If conditions:

// true operations

else

// false operations

And For loops:

• For conditions:

// operations

#### 1.7.7 Other Notation

The symbol combination "=>" shall be read as "transitions to". e.g. OCA => '1' means the value of OCA transitions to '1'.

## 2 Introduction

### 2.1 Motivation

The development of the eXtensible Host Controller Interface was driven by 3 key factors; *Speed, Power Efficiency*, and *Virtualization*.

Speed

The storage capacities of portable devices have been increasing with Moore's Law. Vendors of these devices need high performance interfaces so that these high capacity devices can be loaded in reasonable amounts of time. The SuperSpeed support of the xHCl addresses this need.

Power Efficiency

When USB was originally developed, it was targeted at desktop platforms and performance was the primary objective, which meant that host power consumption was not an important consideration. Since then, mobile platforms have become the platform of choice, and their batteries have made host power consumption and idle time efficiency key considerations. The xHCl elimination of the host memory based transaction schedules and its support for the advanced <a href="USB3">USB3</a> power management features are key to providing more power efficient platforms without sacrificing performance.

Virtualization

Virtualization is beginning to play a key role in system architectures and the legacy USB host controller architectures exhibit some serious shortcomings when applied to virtualized environments. Legacy USB host controller interfaces define a data pump; where critical state related to overall bus management (Bandwidth allocation, Address assignment, etc.) reside in the software driver. Trying to apply the standard hardware IO virtualization technique, of replicating IO interface registers, to the legacy USB host controller interface is problematic because critical state that must be managed across Virtual Machines (VMs) is not available to hardware. The xHCl architecture moves the control of this critical state into hardware, enabling USB resource management across VMs. The xHCl virtualization features also provide for: 1) Direct-Assignment of individual USB devices (irrespective of their location in the bus topology) to any VM, 2) minimizing run-time inter-VM communications, and 3) support for native USB device sharing.

The eXtensible Host Controller Interface addresses these factors. In addition, the xHCl architecture provides a new industry standard means for interfacing to USB devices that delivers the extensibility necessary to meet future needs.

#### 2.1.1 Goals

The goal of xHCl architecture is to define a USB host controller to ultimately replace UHCl/OHCl/<u>EHCl</u>, to provide highly power efficient operation, higher performance, and extensibility to new USB specifications, such as <u>USB3</u> and beyond. Key xHCl architectural goals are:

- Efficient operation idle power and performance better than current USB host controller architectures.
- · A device level programming model that is fully consistent with the existing USB software model
- Decouple the host controller interface presented to software from the underlying USB protocols
- Minimize host memory accesses, fully eliminating them when USB devices are idle
- Eliminate the "Companion Controller" model
- Enable hardware "fail-over" modes in system resource constrained situations so devices are still accessible, but perhaps at less optimal power/performance point
- · Provide the ability for different markets to differentiate hardware capabilities, e.g. target host controller

power, performance and cost trade-offs for specific markets

• Define an extensible architecture that provides an easy path for new USB specifications and technologies, such as higher bandwidth interfaces, optical transmission medium, etc., without requiring the definition of yet another USB host controller interface

### 2.2 Key features

**Robust Support for all USB 3.0 Features.** This specification describes a host controller architecture that is capable of supporting compliant USB 3.0 SuperSpeed devices. This includes new USB 3.0 features such as asynchronous transactions and other extensions to the protocol.

**Support for all USB device speeds.** The xHCl specification defines support for all USB device speeds including; USB 2.0 Low-, Full-, and High-speed devices, and USB 1.1 Low- and Full-speed.

**System Power Management.** Current PC architectures are providing ubiquitous support for aggressive power management. The <u>USB3</u> architecture focuses on power conservation to improve battery life in mobile, battery powered applications. <u>USB2 LPM</u> (Link Power Management) extensions are also supported by the xHCI. Special attention has been paid to minimizing power consumption when the system is Idle. USB is a critical component in delivering a consistent, coherent and robust user experience. If the implementation includes <u>PCI</u> configuration registers, then the host controller is required to implement a PCI Power Management Interface (<u>PCI PM</u>).

**Provides simple, robust solutions for legacy USB host controller issues.** The xHCl specification enables solutions to a myriad of issues, which have proven to be problematic for USB host controllers. Some of the issues resolved in the xHCl specification include: Memory thrashing, Memory access efficiency, and conflicts with CPU power management. The xHCl architecture provides both new specific features and optimizations to its architecture to solve the legacy issues.

**Optimized for Best Memory Access Efficiency.** The xHCl's data transfer model eliminates the memory based transaction schedules that existed in previous host controller architectures. It utilizes Transfer level operations to decrease the average number of memory accesses required to execute USB operations.

**Minimized Hardware Interface Complexity.** The xHCl provides a simple interface for software to provide the host controller with parameterized Transfer Requests that the host controller uses to execute transactions on the USB. The interface allows software to asynchronously add work to the interface while the host controller is executing, without requiring the use of software synchronization primitives.

**Support for 32 and 64-bit Addressing.** Over the implementation lifetime of this specification, it is expected that xHCl controllers will be used increasingly in architectures that support more than 32-bits of addressable memory space. The xHCl inherently supports up to 64-bits of addressing.

**Support for Virtual Memory.** All xHCl register and data structures are designed to support the "coarse-grain" Scatter/Gather requirements of page based virtual memory architectures.

**Support for "fine-grain" Scatter/Gather.** The interface supports a hardware scatter/gather method for all data transfers that may be used for accessing page based virtual memory, however the mechanism is not constrained by page size limitations. xHCl scatter/gather lists may be comprised of buffers starting on any byte boundary and any byte length. This feature allows the xHCl scatter/gather mechanism to be used at the application level to minimize data copies.

**Support for Virtualization.** Through use of the PCIe <u>SR-IOV</u> specification, the xHCI provides a Virtual Machine Manager with the ability to enable Virtual xHCs (VxHCs) controllers, and assign any USB Device to any VxHC instance. Virtualization support is an optional normative xHCI feature.

### 2.3 xHCl Product Compliance

Adopters and Contributors of the eXtensible Host Controller Interface Specification for Universal Serial Bus (xHCI) have signed the eXtensible Host Controller Interface (xHCI) Specification Contributor Agreement in order to be licensed to use and implement this Specification. This Contributors Agreement provides Contributors and Adopters with a reciprocal, royalty-free license to certain intellectual property rights from Intel and other Adopters and Contributors for their products that are compliant with the xHCI specification. Adopters and Contributors can demonstrate compliance with the Specification through the testing program as defined by Intel.

## 3 Architectural Overview

A USB Host System is composed of a number of hardware and software layers. Figure 1 illustrates a conceptual block diagram of the building block layers in a host system that work in concert to support USB 3.0.



Figure 1: Universal Serial Bus, Revision 3.0 System Block Diagram

The component layers are:

- Application Software. This software uses the services provided by one or more USB devices.
   Application software interfaces with USB devices through standardized interfaces provided by the Class Drivers.
- Class Driver Software. This software executes on the host PC corresponding to a particular "class" of USB device (Mass Storage, Human Interface, Audio, etc.). Class Driver software is typically part of the operating system or provided with the USB device.
- **USB Driver (USBD).** The USBD is a system software Bus Driver that abstracts the details of the particular Host Controller Driver for a particular operating system. The generic USB interface presented to the system by USBD is referred to as the *USB Driver Interface* or the **USBDI**.
- Host Controller Driver (xHCD). xHCD provides the software layer between the Host Controller hardware and the USBD. The details of the host controller driver depend on the host controller

hardware register interface definition.

- Host Controller (xHC). The host controller is the specific hardware implementation of the host
  controller architecture. There is one host controller specification for the USB 3.0 host controller, which
  enables support for Low-, Full-, High- and SuperSpeed devices. The interface presented by the xHC to
  the system is referred to as the eXtensible Host Controller Interface or the xHCI.
- **USB Device.** This is a hardware device that expands the bus topology (hub) or performs a useful enduser function. Interactions with USB devices flow from the applications through the software and hardware layers to the USB devices.

A key feature of the USB architecture is the **Device Framework** that it presents. The Device Framework defines the interface between a USB device and a Class Driver, which is independent of the particular host controller interface that a system employs to communicate with the USB. This interface consists of a Default Pipe, and zero or more additional class defined Pipes. The Default Pipe (also referred to as the *Default Control Endpoint*) is used to enumerate and manage a USB device. It can also be used to provide access to application specific features of the device. The class defined Pipes provide specialized Quality-of-Service requirements to perform device class specific functions.

The Device Framework allows the USB architecture to separate the details of the "Bus" interface from that of the application specific ("Device") interface, resulting in a split driver model (xHCD/Class Driver). Note that in this context, Device Class refers to the portion of a USB device that performs some useful end user application specific function (e.g. Mass Storage, Audio, Human Interface, etc.).

The USB bus driver (USBD) provides a standard method of interfacing to the transport mechanisms (USB Framework) defined by the USB architecture (Isoch, Interrupt, Control, and Bulk Pipes) and the Device Class driver is where all the application specific knowledge resides. A Class Driver will also include any "value add" that a vendor may provide. As long as the USB Framework presented through the USBDI remains unchanged, the USB Class Drivers do not have to change because the USB bus driver does (e.g. to support the xHCI).

Working groups in the USB-IF have defined several standard USB Device Classes (Mass Storage, Audio, etc.). A USB device vendor may choose to define a proprietary Device Class for their product or utilize part or all of an appropriate USB-IF defined Device Class. The USB-IF defined Device Classes provide a baseline set of features, for their respective class. Several USB Device Classes are supported natively by today's Operating Systems.

Native OS support for Device Classes allows a compliant device to provide a user with basic functionality if the vendor Device Class drivers are not available, however a vendor can define their own Class Driver to add value. Many commodity USB device vendors (mice, keyboard, etc.) take advantage of those provided by OS vendors and don't bother to offer their own Class Drivers. If a vendor offers a USB device that does not fall under one of the standard USB defined Device Classes supported by an OS then they shall offer their own Class Driver.

The xHCl is used for all communications to devices connected through the Root Hub ports of the USB 3.0 host controller.

The xHCl architecture allows the USB 3.0 host controller to provide USB functionality for all speed devices without requiring, as in previous generations, companion controllers along with the associated software support for their respective drivers. The enhanced features of the xHCl architecture are key to delivering this simplified operating environment.

Note that Figure 2 does not imply a particular xHC implementation, however the functional partitioning that it illustrates is useful for this discussion. The Host Interface Logic manages the Registers and DMA associated with the xHC.



Figure 2: USB 3.0 EXtensible Host Controller

The xHC always manages the respective speed USB devices connected to its Root Hub ports. Depending on the implementation, the resources of a USB bus instance (bandwidth, device addressability, etc.) may be presented on each root hub port, shared across multiple root hub ports, or a combination of allocations.

This specification defines the registers and interfaces for the eXtensible Host Controller Interface.

### 3.1 Interface Architecture

The xHCl interface defines three interface spaces (refer to Figure 3):

- Host Configuration Space. Every xHC implementation shall include a means of identifying and
  enumerating the host controller by system software. This specification provides a PCI example of the
  Host Configuration Space, which is referred to as PCI Config Space. The PCI Config Space definition
  provides a working example of configuration space use for system xHC enumeration and resource
  (interrupt, power, virtualization, etc.) management.
- MMIO Space. The Register Space represents the hardware registers presented by the xHC to system software that reside in the Memory Address Space. The Register Space provides for the implementation-specific parameters defined in the xHCl normal and Extended Capabilities registers, the Operational and Runtime control and status registers, and the Doorbell Array used to flag accesses to individual USB devices. This space, normally referred to as I/O space, is implemented as Memory-Mapped I/O (MMIO) space.
- Host Memory. This space is defined by the control data structures (Device Context Base Address
  Array, Device Contexts, Transfer Rings, etc.) and data buffers that are allocated and managed by the
  xHC Driver to enable the endpoint traffic of individual devices. This space is allocated in the Kernel and
  User areas of the Memory Address Space.



Figure 3: General Architecture of the eXtensible Host Controller Interface

The xHCl provides support for two categories of USB transfer types: asynchronous and periodic. Isochronous and Interrupt transfers are Periodic transfer types. Asynchronous transfer types include Control and Bulk. Figure 3 illustrates that the xHCl provides a homogeneous mechanism (Transfer Rings) for each category of transfer type.

The USB Base Address Register (BAR) in the PCI Config Space points to the base address of the xHC register interface. The xHC register interface consists of 4 major components: Capability Registers, Operational Registers, Runtime Registers, and the Doorbell Array. The Operational and Capability Registers are concatenated in MMIO space. The Runtime Registers are actually just an extension of the Operational Registers. Their partitioning allows the xHC to better support virtualization, by allowing the Runtime Registers to reside on a separate page boundary. A xHCI Capabilities Pointer mechanism (similar to that defined by PCI) is presented in the Capability Registers to point to new or optional capabilities of an xHC implementation.

The **Capability Registers** specify read-only limits, restrictions and capabilities of the host controller implementation. These values are used as parameters to the host controller driver.

The **Runtime** and **Operational Registers** specify host controller configuration and runtime modifiable state, and are used by system software to control and monitor the operational state of the host controller. These registers are partitioned as a function of those that are heavily accessed during runtime and those that are accessed only at initialization time or only lightly during runtime to better support virtualization of the xHCl.

The **xHCl Extended Capabilities** specify optional features of an xHC implementation, as well as providing the ability to add new capabilities to implementations after the publication of this specification.

The **Doorbell Array** is an array of up to 256 Doorbell Registers, which supports up to 255 USB devices or hubs. Each **Doorbell Register** provides system software with a mechanism for notifying the xHC if it has Slot or Endpoint related work to perform. A *DB Target* field in the Doorbell Register is written with a value that identifies the reason for "**ringing**" the doorbell. Doorbell Register 0 is allocated to the Host Controller for Command Ring management.

The term **Device Slot** is used as a generic reference to a set of xHCl data structures associated with an individual USB device. Each device is represented by an entry in the *Device Context Base Address Array*, a register in the *Doorbell Array* register, and a device's *Device Context*. The term **Slot ID** refers to the index used to identify a specific *Device Slot*. For example the value of *Slot ID* will be used as an index to identify a specific entry in the *Device Context Base Address Array*.

The **Device Context Base Address Array** supports up to 255 USB devices or hubs, where each element in the array is a pointer to a **Device Context** data structure.

The **Command Ring** is used by software to pass device and host controller related commands to the xHC. The *Command Ring* shall be treated as read-only by the xHC. Refer to section 4.9.3 for a discussion of Command Ring Management.

The **Event Ring** is used by the xHC to pass command completion and asynchronous events to software. The *Event Ring* shall be treated as read-only by system software. Refer to section 4.9.4 for a discussion of Event Ring Management.

A *Transfer Ring* is used by software to schedule work items for a single USB Endpoint. A Transfer Ring is organized as a circular queue of *Transfer Descriptor* (TD) data structures, where each *Transfer Descriptor* defines one or more Data Buffers that will be moved to or from the USB. *Transfer Rings* are treated as read-only by the xHC. Refer to section 4.9.2 for a discussion of Transfer Ring Management.

All three types of rings support the ability for system software to grow or shrink them while they are active. Special TDs written to the Transfer and Command rings allow software to change their size, however since the Event Ring is read-only to software, the **Event Ring Segment Table** is provided so that software may modify its size.

### 3.2 xHCl Data Structures

The xHC is expected to run in virtual memory environments where the size of a contiguous block of physical memory will be limited by the Page size of the system. The data structures that the xHC uses to manage devices and endpoints are designed to accommodate this limitation, by either keeping the data structure under 4K Bytes (the minimum Page size supported), or providing mechanisms to link noncontiguous blocks of physical memory to form larger, logically contiguous data structures, e.g. circular queues of data structures that point to the data buffers used for transferring USB data to or from the host. The data buffers referenced by these data structures may be byte aligned and reference from 1 to 64K bytes of contiguous physical data.

### 3.2.1 Device Context Base Address Array

The *Device Context Base Address Array* (DCBAA) provides the xHC with a Slot ID based lookup table for accessing the Device Context data structure associated with each slot. This data structure consists of an array of pointers to Device Context data structures. When a device attach is detected: system software initializes a Device Context data structure, requests a Slot ID from the xHC, and inserts a pointer to the newly created Device Context into the DCBAA at the location indicated by the Slot ID.

Note that the first entry (Slot ID = '0') in the Device Context Base Address Array is utilized by the xHCl Scratchpad mechanism. Refer to section 4.20 for more information.

#### 3.2.2 Device Context

The Device Context data structure is managed by the xHC and used to report device configuration and state information to system software. The Device Context data structure consists of an array of 32 data structures. The first context data structure (index = '0') is a *Slot Context* data structure (6.2.2). The remaining context data structures (indices 1-31) are *Endpoint Context* data structures (6.2.3).

As part of the process of enumerating a USB device, system software allocates a *Device Context* data structure for the device in host memory and initializes it to '0'. Ownership of the data structure is then passed to the xHC with an *Address Device Command*. The xHC maintains ownership of the *Device Context* until the device slot is disabled with a *Disable Slot Command*. The *Device Context* data structure shall be treated as read-only by system software while it is owned by the xHC.

#### 3.2.3 Slot Context

The Slot Context data structure contains information that relates to the device as a whole, or affects all endpoints of a USB device. This data structure is defined as a member of the *Device Context* and *Input Context* data structures. Refer to section 3.2.5 for information on the *Input Context* data structure.

The information provided by the *Slot Context* includes; control, state, addressing, and power management. The *Slot States* reported by the xHC identify the current state of a device and map closely to the USB Device States described in the USB specification. The addressing information is used for a variety of purposes; The *USB Device Address*, assigned by the xHC, is available for developers to trace device related USB activity with a bus analyzer. The *Route String* is used by the xHC to target SuperSpeed packets. And the *Speed*, *TT Port Number*, and *TT Hub Slot ID* fields allow the xHC to execute the split transactions necessary to address low- and full-speed devices attached to high-speed hubs. The power management information includes the *Max Exit Latency*, used by the xHC to determine the scheduling of Isoch packets on the bus.

As a *Device Context* member, the *Slot Context* data structure is used by the xHC to report the current values of device parameters to system software. The *Slot Context* data structure of a *Device Context* is also referred to as "Output *Slot Context*".

As an *Input Context* member, the *Slot Context* data structure is used by system software to pass command parameters to the host controller. The *Slot Context* data structure of an *Input Context* is also referred to as "Input *Slot Context*". If a command targeted at a Device Slot is successful, the xHC will update the Output *Slot Context* to reflect the parameter values that it is actively using to manage the device prior to generating a *Command Completion Event*.

An xHCl Reserved area of the Slot Context is available as an xHC implementation defined scratchpad.

All Reserved fields in the Slot Context are for the exclusive use of the xHC and shall not be modified by system software except when the Slot is in the Disabled state.

### 3.2.4 Endpoint Context

The Endpoint Context data structure defines the configuration and state of a specific USB endpoint. This data structure is defined as a member of the *Device Context* and *Input Context* data structures. Refer to section 3.2.5 for information on the *Input Context* data structure.

Most of the fields of the *Endpoint Context* contain endpoint related type, control, state, and bandwidth information, that correspond to the information in the associated endpoint related descriptors reported by the device. An Endpoint Context also defines a *TR Dequeue Pointer* field, which normally provides a pointer to the *Transfer Ring* associated with the pipe. There is a special case for USB3 Bulk endpoints where *Streams* may be associated with an endpoint. **Streams** allow the data stream of an endpoint to be multiplexed between Transfer Rings by the device (refer to section 4.12 for more information on Streams). In this case, a level of indirection is introduced to access the *Transfer Rings* associated with the endpoint, and the Endpoint Context *TR Dequeue Pointer* field contains a pointer to a *Stream Context Array* data structure (commonly referred to as a **Stream Array**), where each *Stream Context* data structure in the array may contain a NULL pointer (if the Stream ID is not assigned) or point to the *Transfer Ring* or another *Stream Context Array* associated with the respective Stream.

Note that the *Device Context* and *Input Context* data structures provide for all possible (31) endpoints that can be declared by a USB device. Most devices declare only a small number of endpoints, which means that many of the *Endpoint Context* data structures in a *Device Context* or *Input Context* may be unused.

The *Endpoint Context* also contains some fields that are helpful in debugging the transfer operations associated with the pipe. An *Error Counter* (CErr) may be used to force unlimited retries of USB transactions.

As a *Device Context* member, the *Endpoint Context* data structure is used by the xHC to report the current values of endpoint related parameters to system software. In this document the *Endpoint Context* data structure of a *Device Context* is also referred to as "Output *Endpoint Context*".

As an *Input Context* member, the *Endpoint Context* data structure is used by system software to pass endpoint related command parameters to the host controller. In this document the *Endpoint Context* data structure of an *Input Context* is also referred to as "Input *Endpoint Context*". If a command referencing an Input Context is successful, the xHC will update the Output *Endpoint Context* to reflect the parameter values that it is actively using to manage the endpoint prior to generating a *Command Completion Event*.

An xHCl Reserved area of the Endpoint Context is available as an xHC implementation defined scratchpad.

#### 3.2.4.1 Stream Context Array

A Stream Context Array is employed to define the Transfer Rings of a USB3 endpoint that supports Streams. A Stream Context Array consists of Stream Context data structures. The number of Stream Context data structures in a Primary Stream Context Array and its location are defined by fields in the parent Endpoint Context.

Figure 28 illustrates how a *Stream Context Array* may be used to extend the number of Transfer Rings that are supported by an endpoint.

#### 3.2.4.1.1 Stream Context

The Stream Context data structure provides a pointer to the Stream's Transfer Ring and provides some opaque (scratchpad) space for the xHC.

### 3.2.5 Input Context

The *Input Context* data structure is used by system software to define device configuration and state information that will be passed to the xHC by an *Address Device*, *Configure Endpoint*, or *Evaluate Context Command*. It consists of an *Input Control Context* data structure, followed by a *Slot Context*, and 1-31 *Endpoint Context* data structures. The *Input Control Context* data structure qualifies which of the remaining

contexts are affected by the command. After a command is complete, software may reuse or free the *Input Context* data structure.

Throughout this document *Slot Context* or *Endpoint Context*s contained in an *Input Context* are also referred to as "Input" Slot or Endpoint Contexts.

Refer to section 6.2.5 for more information on the Input Context.

#### 3.2.5.1 Input Control Context

The *Input Control Context* data structure contains two groups of flags (*Drop* and *Add*) organized as bit vectors. The interpretation of these flags is command dependent, but generally they are used to indicate which endpoints are affected by the command and how.

For example: to set up the xHC to support a particular USB device configuration, software will initialize the *Endpoint Context* data structures of an *Input Context* with the target endpoint configuration information, insert a *Configure Endpoint Command* on the Command Ring that points to the Input Context, and ring the Host Controller Doorbell. The Input *Endpoint Context* information would include: type, Max Packet Size, Interval, etc. The *Add* flags in the *Input Control Context* indicate which endpoints software wants to be added to the xHC's list of valid endpoints, i.e. which Input *Endpoint Context*s are valid. If the command is successful, the endpoint information in the *Input Context* is copied by the xHC to the respective contexts in the *Device Context* and the xHC will set the state of those endpoints to *Running* and begin listening to their doorbells.

Refer to section 6.2.5.1 for more information on the *Input Control Context*.

### **3.2.6** Rings

A Ring is a circular queue of data structures. Three types of Rings are used by the xHC to communicate and execute USB operations:

- Command Ring
  - One for the xHC
- Event Ring
  - One for each Interrupter (refer to section 4.17)
- · Transfer Ring
  - One for each Endpoint or Stream

The Command Ring is used by system software to issue commands to the xHC.

The Event Ring is used by the xHC to return status and results of commands and transfers to system software.

Transfer Rings are used to move data between system memory buffers and device endpoints.

Below is a description of the operation of a Transfer Ring. All ring types employ the same basic mechanisms to transfer information between the xHC and host memory.

#### 3.2.6.1 Transfer Ring Example

Transfers to and from the Endpoint of a USB device are defined using a **Transfer Descriptor** (TD), which consists of one or more **Transfer Request Blocks** (TRBs, refer to sections 4.11 and 6.4). Transfer Descriptors are managed through **Transfer Rings** that reside in host memory. A *Chain* flag in the TRB is used to identify the TRBs that comprise a TD. Therefore, a TD refers to a consecutive set of TRB data structures on a Transfer Ring, where the *Chain* flag is set in all but the last TRB of a TD. Note that a TD may consist of a single TRB, whose *Chain* flag shall not be set.

A Transfer Ring exists for each active endpoint or Stream declared by a USB device. Transfer Rings contain "Transfer" specific TRBs. Section 4.11.2 for more information on Transfer TRBs.



Figure 4: Transfer Ring<sup>1</sup>

In the simplest case, software defines a Transfer Ring by allocating and initializing a memory buffer for it, then setting the Enqueue and Dequeue Pointers to the address of this memory buffer and writing it into the *TR Dequeue Pointer* field of the associated *Endpoint* or *Stream Context*. Each memory buffer that comprises a Transfer Ring is called a **Segment**. Multiple Segments may be linked together to form large rings, and Segments may be added or removed from a ring during runtime. A Transfer Ring is empty when the *Enqueue Pointer* equals the *Dequeue Pointer*.

Note: The Transfer Ring *Enqueue* and *Dequeue Pointers* are *not* accessible through physical xHC registers. They are logical entities, maintained internally by both system software and the xHC. Refer to section 4.9.2 for more information on *Enqueue* and *Dequeue Pointers*.

After a Transfer Ring is initialized Transfer Descriptors (comprised of one or more TRBs) may be placed on it

A "ring" is formed by the placement of a special *Link TRB* at the end of a Transfer Ring which jumps the TRB execution back to its beginning.

<sup>1.</sup> When the *Dequeue* and *Enqueue Pointers* are equal the Transfer Ring is empty. The *Dequeue Pointer* identifies the address of the next TRB to be executed by the xHC. The *Enqueue Pointer* identifies the address of the next TRB location available to software for queuing a TD. TRBs between the *Dequeue* and *Enqueue Pointers* are owned by the xHC.

### 3.2.7 Transfer Request Block

A *Transfer Request Block* (**TRB**) is a data structure constructed in memory by software to transfer a single physically contiguous block of data between host memory and the xHC. TRBs contain a single Data Buffer Pointer, the size of the buffer, and some additional control information.

#### **3.2.7.1** Operation

For small, single buffer operations (of which many are required in the USB protocol) a TD will be composed of a single TRB. For large multibuffer operations (e.g. Scatter/Gather), TRBs can be chained to form a complex TD. The small size of the TRB data structure allows up to 256 individual buffers to be defined in a 4K Segment (page of memory).

# Transfer Request Block

Data Buffer Pointer (64)

(63:0) Address
or (63:0) Immediate Data

Status (32)

Control (32)

The longer a system is running, the harder it is to find contiguous pages in physical memory. If due to runtime changes in workload demands, hot-plug events, etc., the host needs to increase the size of an existing Transfer Ring or allocate a multi-page Transfer Ring, then a special *Link TRB* may be used to extend a ring to include additional non-physically contiguous Segments.

The Data Buffer Pointer field of a TRB provides byte granularity for data addressing.

The **Length** field, which resides in the Status Dword, identifies the size of the buffer referenced by the Data Buffer Pointer. The maximum value the Length field may contain is 64K. When *Length* bytes are transferred, the next TRB in the ring is automatically accessed by the xHC. It is system software's responsibility to ensure that the *Length* field is consistent with any Page crossings that may be encountered.

The **Control** Dword in the TRB shall contain a *TRB Type* field and may contain one or more of the following fields: *Chain, Interrupt On Completion, Immediate Data, No-Snoop, Interrupt-on Short Packet, Start Isoch ASAP,* and *Frame ID.* Refer to section 6.4.1 for more information on the contents and use of the Transfer TRB **Control** Dword.

Key **Transfer Ring** Pending TRB Empty TRB Data TDs Dequeue Pointer TRB Pending TRB Ruffer Page **Enqueue Pointer** TRB **TRB** TRB TRB Pointer Single TRB TRB Transfer Description (TD) Rsvd Length TRB Data Length Ctrl (Normal) TRB Page

**Figure 5: Simple Transfer Example** 

Figure 5 illustrates a Transfer *TRB Ring* with multiple pending TDs. The *Enqueue Pointer* identifies the next TRB location available to system software for scheduling work (TDs) to the Ring. The *Dequeue Pointer* identifies the next TRB in the Transfer Ring to be executed by the xHC. Upon completion of a Transfer TRB, the *Length* and *Status* of the transfer may optionally be reported in a *Transfer Event TRB*. Refer to section 6.4.2.1 for more information on the *Transfer Event TRB*.

Note: A Transfer Ring may include an *Event Data TRB*. Rather than pointing to a Data buffer this TRB contains a 64-bit value which software may use to tag a TD and generate a special Transfer Event to pass that tag back to software when the TD is complete. Refer to section 4.11.5.2 for more information.

### 3.2.7.2 Other Rings

In addition to the Transfer Ring, the xHCl utilizes a Command and Event Rings. These rings are described later in this document. All xHCl ring types support the ability of software to grow or shrink them while the xHC is actively using them.

#### 3.2.8 Scatter/Gather Transfers

Virtual Memory environments divide physical memory into Pages, and use Page Tables to make non-contiguous physical memory appear contiguous in User "virtual" address space. Scatter/Gather mechanisms are typically used to concatenate the non-contiguous physical memory Pages into a contiguous data stream to present to a device. In this case, the host builds a Multi-TRB TD to define the contiguous virtual memory seen by the User. Because the block of User memory to be transferred often does not start on a Page boundary, the *Data Buffer Pointer* of the first TRB of a Multi-TRB TD may not point to a Page boundary (and the *Length* field of that TRB will be less than a Page Size). Subsequent TRBs of the TD will point to Page boundaries and be Page Size in length, respectively, defining full Pages of data, except for the last TRB, whose *Data Buffer Pointer* will point to a Page boundary but may have a *Length* value less than the Page Size.

Transfers that are comprised of non-contiguous data (e.g. cross memory Page boundaries) are referred to as *Scatter/Gather Transfers*. Chained TRBs are used to provide the additional pointers that are required to define a Scatter/Gather Transfer. A sequence of "chained" TRBs form a *Multi-TRB Transfer Descriptor*. The *Chained* bit in the TRB *Control* word is set in all TRBs, except the last one of a Multi-TRB TD. Chained TRBs are always contiguous in a Transfer Ring.

Software shall never update the Enqueue Pointer (that is, toggle the Cycle bit of a TRB) until all TRBs between the previous and the new Enqueue Pointer location are fully formed. It is the responsibility of system software to ensure that the TDs are correctly formed, i.e. the TRBs of a TD are contiguous in the Transfer Ring and correctly chained.

The size of a Scatter/Gather Transfer is equal to the sum of the *Length* fields all the TRBs of a TD.



Figure 6: Scatter/Gather Transfer Example

In the figure above note that the *Chain* bit (CH) is set in all but the last TRB of the Multi-TRB TD. The xHC parses the TRBs in the Multi-TRB TD from the Dequeue Pointer towards the Enqueue Pointer (top to bottom in this figure) to form a concatenated data buffer from separate buffers that reside in memory. If the Transfer Ring was associated with an OUT Endpoint then the concatenated data buffer would be sent to the USB Device as single transfer.

Note that no constraints are placed on the TRB *Length* fields in a Scatter/Gather list. Classically all the buffers pointed to by a scatter gather list were required to be "page size" in length except for the first and last (as illustrated by the example above). The xHCl does not require this constraint. Any buffer pointed to by a Normal, Data Stage, or Isoch TRB in a TD may be any size between 0 and 64K bytes in size. For instance, if when an OS translates a virtual memory buffer into a list of physical pages, some of the entries in the list reference multiple contiguous pages, the flexible Length fields of TRBs allow a 1:1 mapping of list entries to TRBs, i.e. a multi-page list entry does not need to be defined as multiple page sized TRBs.

#### 3.2.9 Control Transfers

Several features of a *Control Endpoint* require that it be handled differently than other USB endpoint types. In particular a Control Endpoint defines a *Message Pipe*, while all other endpoint types are *Stream Pipes*.

A USB *Message Pipe* is bidirectional and transfers data using the USB setup/data/status stage paradigm. The data has an imposed structure that allows requests to be reliably identified and communicated. A USB *Stream Pipe* (Isoch, Interrupt, and Bulk endpoint) transfers data as a stream of samples with no defined USB structure.

USB Control transfers minimally require two transaction stages on the bus: Setup and Status. A control transfer may optionally contain a Data stage between the Setup and Status stages. The xHCl defines three types of TDs: Setup Stage, Data Stage, and Status Stage TDs, which correspond to respective USB control transfer stages, to support control transfers. Software "constructs" a control transfer by placing either two (Setup Stage and Status Stage), or three (Setup Stage, Data Stage, and Status Stage) TDs on the Transfer Ring before ringing the doorbell.

A Setup Stage TD generates a USB SETUP transaction, which is used to transmit information to the control endpoint of a USB device. A Setup Stage TD always consists of a single Setup Stage TRB which contains the 8 byte Setup Data described in section 9.3 of the USB2 spec.

Software is responsible for the amount of data that is transferred with a *Data Stage TD* and its direction are consistent with the length and direction specified by the *Setup Data* in the *Setup Stage TRB*. A *Data Stage TD* consists of a *Data Stage TRB* followed by zero or more *Normal TRB*s. If the data is not physically

contiguous, Normal TRBs may be chained to the *Data Stage TRB*. All the TRBs in the *Data Stage TD* transfer data in the same direction (i.e., all INs or all OUTs), as defined by the *Data Stage TRB*.

A *Status Stage TD* is required to complete a control transfer by retrieving the completion status of the USB SETUP transaction from the USB device. The *Status Stage TD* is always the last TD in a control transfer sequence. A *Status Stage TD* always consists of a single *Status Stage TRB* and may include an *Event Data TRB*. Refer to section 8.5.3.1 of the <u>USB2</u> specification and section 8.12.2.1 of the <u>USB3</u> specification for more information on status reporting.



**Figure 7: Control Transfer Descriptor Example** 

Figure 7 is an example of the contents of a Control Endpoint Transfer Ring. This example illustrates two control transfers: 1) a Setup stage transfer with no Data stage (top TD) is followed by 2) a Setup stage transfer with an IN Data stage. Note that the *Status Stage TRBs* define '0' length transfers, and that the direction of the Data Stage and Status Stage TRBs depends on the Control transfer direction identified in the Setup Stage TRB, and whether a Data Stage is required. Refer to section 4.11.2.2 for more information on Setup Stage transfers.

### 3.2.10 Bulk and Interrupt Transfers

Bulk and Interrupt Transfer Descriptors use *Normal TRBs* and depending on the data buffering requirements can use one or more chained *Normal TRBs* to form a TD. Multi-TRB Bulk or Interrupt TDs may define a Scatter/Gather operation as described in section 3.2.8.

#### 3.2.11 Isoch Transfers

The Transfer Ring associated with an Isochronous Endpoint works as follows:

- Each Isoch Transfer Descriptor (TD) consists of an Isoch TRB chained to zero or more Normal TRBs.
- The TRB Type field in the Control field of the first TRB of an Isoch TD is set to Isoch TRB.
- One Isoch TD is "consumed" every Interval (defined by bInterval in the USB Endpoint Descriptor).

- If the data required by an Isoch TD is not physically contiguous (e.g. crosses a page boundary), then one or more additional *Normal TRBs* shall be chained to the *Isoch TRB* by the host.
- The size of an Isoch Transfer in bytes shall be limited to either Max Packet Size \* Max Burst Size \* Mult (defined in the Endpoint Context), or the sum of the Length fields defined by the Isoch TRB and all Normal TRBs chained to it.
- For Isoch Out transfers, the xHC shall generate a *Ring Underrun* Transfer Event if the Transfer Ring is empty when an active interval boundary is reached.
- For Isoch IN transfers, the xHC shall generate a *Ring Overrun* Transfer Event if the Transfer Ring is empty when an active interval boundary is reached.



### IMPLEMENTATION NOTE

#### **Fractional Isoch Transfers**

To relax the real-time demands on the system, an Isoch Transfer scheduled by an application may define the data for many frames<sup>2</sup>. Also in order to hit a precise data rate the size of the Isoch transfers may have to vary from frame to frame. For instance, system software may define 10ms. of 44.1 KHz 16-bit stereo data to be transferred to a set of USB headphones. To minimize latency and the buffering requirements of the USB headphones, the driver will schedule the minimum amount of data to be sent every millisecond. That is, 176 bytes (44 4-byte/sample (16-bits/channel)) are moved every millisecond for 9ms. and 180 bytes are moved in the 10<sup>th</sup> ms. (to cover the ".1"). Assuming that the 10ms. of audio data is stored contiguously on a single page in memory, then a set of 10 TDs shall be posted to the Transfer Ring each containing a single Isoch TRB, with the *Length* of the last TRB being 4 bytes larger than the rest.

If the audio data buffer is not physically contiguous (e.g. crosses a Page boundary), then an additional Normal TRB will be chained to the Isoch TD that crossed the Page boundary.

<sup>2.</sup> The period between isochronous transfers is often referred to as a "Frame", however strictly speaking the period is defined by the Endpoint Descriptor bInterval field. The value of bInterval is in Frames (1ms.) or Microframes (125µs.) depending on whether the device is LS/FS or HS/SS. In this document, references to "frame" or "interval" in isochronous discussions should be interpreted as "the period between isochronous transfers".



**Figure 8: Isochronous Transfer Example** 

In Figure 8 above note:

- Four Isoch TDs are defined, representing the Isoch data scheduled for 4 consecutive frames.
- The Isoch data transferred in Frames A, B and D are all contiguous blocks (i.e. no page boundary crossings).
- The Isoch data to be transferred in Frame C crosses a Page boundary. The Pointer of the Isoch TRB
  (Frame C Lo) is used to access the first bytes of Isoch data in memory. A Normal TRB is chained to the
  Frame C Isoch TRB, and the Pointer of the Normal TRB (Frame C Hi) is used to access the remaining
  Isoch data for the frame on the next Page of memory.
- The number of bytes that will be transmitted in single USB Frame is defined by sum of the *Length* fields of all TRBs in an Isoch TD.

This example illustrates a case where the Isoch data buffers for multiple Intervals are physically contiguous. The xHCI Isoch mechanism also supports cases where multiple data buffers are transferred in a single Isoch Interval. In this latter case, one or more *Normal TRBs* may be chained to the initial *Isoch TRB*. It is the responsibility of system software to ensure that the *Length* and *Pointer* fields of all TRBs in an Isoch TD are correct. An Isoch TD is terminated by a TRB with the Chain flag cleared to '0'.

### 3.3 Command Interface

To manage the xHC and the devices attached to it, the xHC provides an independent Command Ring interface. A work item on a Command Ring is called a *Command Descriptor* (CD). Command Ring operation is very similar to that of Transfer Rings, software issues a command to the xHC by placing a CD on the Command Ring then rings the Host Controller doorbell. The size of the Command Ring can be modified using the same Link TRB mechanism that Transfer Rings use.

All commands result in a *Command Completion Event* being placed on the Event Ring, which reports the completion status of the command.

Commands are executed by the xHC in the order that they are placed on the Command Ring. System software may add CDs to the Command Ring while it is running, however the execution of CDs should be stopped if software wants to delete or reorder (i.e. raise the priority of) scheduled CDs. Special Command Ring controls allow commands to be stopped or aborted.

The table below provides a summary of the xHCl command set. The remainder of this section provides a high level description of each of the commands.

**Description** Name No Op Tests TRB Ring mechanism **Enable Slot** Returns a Device Slot ID and transitions the Device Slot from the Disabled to the Default state. Disable Slot Transitions the selected Device Slot from any state to the *Disabled* state. Any pending transfers are terminated and the slot is made available again. Address Device Enables the Default Control Endpoint, optionally issues a SET ADDRESS request to the USB device, and transitions the Device Slot to the Addressed state. Configure Endpoint Enables and/or Disables selected endpoints for the device. **Evaluate Context** Informs xHC that software has modified selected Context parameters. Reset Endpoint Resets selected Endpoint. This command is used to recover from a halted endpoint. Stop Endpoint Stops or aborts operation on selected Endpoint. Set TR Dequeue Pointer Updates the Transfer Ring Dequeue Pointer of an enabled endpoint. Reset Device Resets selected Device Slot. This command is used to synchronize the state of a Device Slot when resetting a USB device. Force Event Used with virtualization by a VMM to force a TRB on to an Event Ring owned by a VM. Negotiate Bandwidth Initiates Bandwidth Request Events. Used by software to set the Best Effort Latency Tolerance (BELT) value for Set Latency Tolerance the xHC. Get Port Bandwidth Provides a means for software to identify the periodic bandwidth available on xHC Root Hub Ports.

Allows software to generate SS LMPs or TPs to a Root Hub Port.

**Table 1 Command TRB Summary** 

Refer to Table 131 for the TRB Type IDs associated with Commands.

Force Header

### 3.3.1 No Op

The No Op Command may be issued by software to exercise the TRB Ring mechanism of the xHC without affecting any xHC or USB Device state, or to report the current value of the Command Ring Dequeue Pointer.

Refer to section 4.6.2 for more information on the No Op Command.

#### 3.3.2 Enable Slot

The *Enable Slot Command* is issued by software to obtain an ID for an available Device Slot. System software uses the *Slot ID* returned by the command as an index into the *Device Context Base Address Array* to link a *Device Context* data structure for the USB device to a xHC Device Slot.

Refer to section 4.6.3 for more information on the Enable Slot Command.

#### 3.3.3 Disable Slot

The *Disable Slot Command* is issued by software to inform the xHCl that a Device Slot is no longer needed, and that any resources assigned to the slot can be released. This command would be issued when a device is detached from the USB. A disabled Device Slot is available for assignment by the *Enable Slot Command*.

Refer to section 4.6.4 for more information on the Disable Slot Command.

#### 3.3.4 Address Device

This xHCI command replaces the USB SET\_ADDRESS request normally generated by a system enumerator when enumerating USB devices through the xHC. All USB devices use the default address ('0') after the device has been reset. Execution of the *Address Device Command* (*BSR* = '0') causes the xHC to issue a SET\_ADDRESS request to the USB device, assigning a unique address to it. This operation causes a USB device that is in the Default state to transition to the Address state.

This command, which is issued immediately after an *Enable Slot Command*, also informs the xHC that the pointer in the *Device Context Base Address Array* references a *Device Context* data structure.

The Address Device Command TRB points to an Input Context data structure. The Input Slot Context and Endpoint 0 Context define the information needed by the xHC to communicate with the control endpoint of the device. If the SET\_ADDRESS request issued by the xHC is successful, the contents of the Input Slot and Endpoint 0 Context data structures are copied to the respective Device Context data structures, and the Transfer Ring associated with endpoint 0 is set to the Running state.

Note that the xHC, not software, selects the address that is assigned to the USB device. This approach ensures that addresses will not be overloaded when assigned in virtualized environments.

This command is issued as part of the USB device enumeration process after a USB device attachment or reset. Once a successful *Address Device Command* has completed, system software can complete the standard USB device enumeration process, i.e. issuing GET\_DESCRIPTOR requests through the Default Control Endpoint to retrieve the USB Device, Configuration, etc. descriptors from the USB device. Using the information in these descriptors system software may then determine which Class Driver(s) to associate with the USB device.

Refer to section 4.6.5 for more information on the Address Device Command.

### 3.3.5 Configure Endpoint

When system software issues a SET\_CONFIGURATION request to a USB Device, it enables a specific set of endpoints (pipes) in the device, which are defined by the respective Configuration Descriptor. To simplify the xHC hardware implementation, the xHC does not read descriptors from a device or monitor SET\_CONFIGURATION (or SET\_INTERFACE) requests to a device. Instead, the xHC depends on system software to coordinate the pipes configured in the xHC with those configured in the device. System software uses the *Configure Endpoint Command* to explicitly identify to the xHC the pipes that would be enabled by a target configuration and the characteristics of those pipes. Not only does the *Configure Endpoint Command* inform the xHC of the target USB Device configuration, but it also gives the xHC an opportunity to reject a configuration if the necessary USB bandwidth or xHC internal resources are not available.

The Configure Endpoint Command points to an Input Context data structure, which defines the target configuration parameters for the xHC. For proper operation of the xHC, every endpoint that will be enabled by a target device configuration <u>shall</u> be defined in a respective Endpoint Context data structure of the Input Context, and the parameters of the Endpoint Contexts shall correlate target endpoint settings (Endpoint Type, Max Packet Size, Burst Size, etc.). xHC and device behavior will be undefined if there are any mismatches. This also means that if the Configure Endpoint Command does not complete successfully, software shall not issue a SET\_CONFIGURATION request to the device.

System software also uses the *Configure Endpoint Command* to inform the xHC of pipe changes due to selecting an Alternate Interface on a device. Typically an Alternate Interface setting is used to modify the payload size or bandwidth requirement of a pipe, however it may also be used to disable or enable one or more pipes. The *Input Control Context* data structure of the *Input Context* allows software to explicitly identify which pipes are enabled, disabled, or modified by a target Alternate Interface setting. The parameters of the Input *Endpoint Contexts* for enabled or modified pipes shall correlate target pipe settings (Endpoint Type, Max Packet Size, etc.). If the *Configure Endpoint Command* does not complete successfully, software *shall not* issue a SET INTERFACE request to the device.

Prior to issuing this command, software constructs a set of data structures based on the *Input Context* in host memory that fully describe the target configuration (or Alternate Interface setting). The *Input Control Context* identifies which endpoints are affected by the command. The *Endpoint Contexts* of endpoints that are either enabled or modified shall be fully specified. The *Endpoint Contexts* of endpoints disabled by the command or not referenced in the *Input Control Context* are ignored by the xHC. If Streams are enabled for an endpoint, then the Endpoint Context shall point to a Primary Stream Context Array, otherwise it points to a Transfer Ring. If declared, each Stream Context in a Primary Stream Context Array may point to a Secondary Stream Context Array or a Transfer Ring. Stream Contexts in a Secondary Stream Context Array shall point to a Transfer Ring or Null.

If the Configure Endpoint Command is successful, the contents of the Input Endpoint Context data structures enabled or modified by the command are copied to the respective Output Endpoint Context data structures in the Device Context. And any Transfer Rings or Stream Contexts referenced by the Input Endpoint Contexts will be used by the xHC to manage the respective pipes. In this case, software may free the Input Context data structure, but any Stream Context or Transfer Ring referenced by it shall remain allocated for use by the xHC.

If the Configure Endpoint Command fails, the previous configuration defined in the Device Context is maintained.

Refer to section 4.6.6 for more information on the Configure Endpoint Command.

#### 3.3.6 Evaluate Context

The Evaluate Context Command is issued by software to inform the xHC that specific fields should be modified in the Device Context. There are several cases during the enumeration process of a USB device where an incomplete Context is used to communicate with the device. For instance, the default Max Packet Size for a FS device is 8 bytes. Software will initialize the Max Packet Size field of the Default

Control Endpoint Context to '8'. Then use the endpoint to issue a GET\_DESCRIPTOR(Device) request to the device, retrieving the first 8 bytes of the Device Descriptor. Byte 7 of the Device Descriptor defines the actual *Max Packet Size* for the Default Control Endpoint. This command would then be used to update the Max Packet Size field of the Default Control Endpoint to its true value. Other fields that may need to be updated late in the enumeration process are the Slot Context *Hub* and *Max Exit Latency*.

The command passes a pointer to an *Input Context* data structure to the xHC. The xHC evaluates specific fields of the Input Context and updates the Device Context. The specific fields affected by the command are identified in the respective context descriptions in section 6.2.

Upon successful completion of an *Evaluate Context Command*, the xHC shall begin executing with the updated context parameters.

Refer to section 4.6.7 for more information on the Evaluate Context Command.

### 3.3.7 Reset Endpoint

The Reset Endpoint Command is issued by software to recover from a halted condition on an endpoint.

Refer to section 4.6.8 for more information on the Reset Endpoint Command.

### 3.3.8 Stop Endpoint

The *Stop Endpoint Command* is used by system software to manage a Transfer Ring. This command allows software to abort, reprioritize, or temporarily stop the execution of TDs on a ring.

Refer to section 4.6.9 for more information on the Stop Endpoint Command.

### 3.3.9 Set TR Dequeue Pointer

The Set TR Dequeue Pointer Command complements the Stop Endpoint Command, allowing software to modify the xHC Dequeue Pointer associated with a pipe, and redirect the execution of TDs on its Transfer Ring.

Refer to section 4.6.10 for more information on the Set TR Dequeue Pointer Command.

#### 3.3.10 Reset Device

The Reset Device Command is used by software to inform the xHC that the USB Device associated with a Device Slot has been Reset. In the Slot Context of the selected device slot, the reset operation sets the Slot State field to the Default state and the USB Device Address field to '0'. The reset operation also disables all endpoints of the slot except for the Default Control Endpoint by setting the Endpoint Context Slot State field to Disabled in all enabled Endpoint Contexts.

Refer to section 4.6.11 for more information on the Reset Device Command.

#### 3.3.11 Force Event

The Force Event Command is an Optional Normative command of the xHCI, that is only used when the virtualization features of the xHC are enabled. This command, combined with other xHC mechanisms, allows a Virtual Machine Manager (VMM) to emulate a USB device to a Virtual Machine. Specifically this command is used by a VMM to insert an Event TRB on an Event Ring of a target VM. Refer to section 8 for more details on the xHC virtualization support.

Refer to section 4.6.12 for detailed information on the use of the Force Event Command.

### 3.3.12 Negotiate Bandwidth

The Negotiate Bandwidth Command is an Optional Normative command of the xHCI, that is used to recover USB bandwidth in a running system. Refer to section 4.16 for more information on how xHC bandwidth management works.

### 3.3.13 Set Latency Tolerance Value

The Set Latency Tolerance Value Command may be issued by software to provide a software defined Best Effort Latency Tolerance (BELT) value for the xHC.

Refer to section 4.6.14 for more information on the Set Latency Tolerance Value Command.

#### 3.3.14 Get Port Bandwidth

The *Get Port Bandwidth Command* is issued by software to retrieve the percentage of periodic bandwidth available on each Root Hub Port of the xHC. This information can be used by system software to recommend topology changes to the user if they were unable to enumerate a device due to a *Bandwidth Error*.

Refer to section 4.6.15 for more information on the Get Port Bandwidth Command.

#### 3.3.15 Force Header

The Force Header Command may be issued by software to send a Link Management (LMP) or Transaction Packet (TP) to a USB device, through a selected Root Hub Port. For instance, it may be used to send a PING TP or a Vendor Device Test LMP.

Refer to section 4.6.16 for more information on the Force Header Command.

### 3.4 General Information

The xHC manages all transfer types using a simple *TRB Ring* data structure. The *TRB Ring* provides automatic, in-order streaming of data transfers. Software can asynchronously add *TRBs* (data buffers) to a *TRB Ring* and maintain streaming, without having to invoke locking schemes.

USB-defined short packet semantics are fully supported on all processing boundary conditions without software intervention.

Hub TT Split transactions are automatically managed by the xHC without software intervention.

Isochronous transfers are managed using *Isoch TRB*s. These data structures are optimized for the variability per data payload and time-oriented characteristics of the isochronous transfer type.

### 3.5 Root Hub Management

The host controller of a USB bus is required to implement Root Hub functionality. The Operational Register space contains port registers that provide the hardware status and control needed to manage each port within the USB Specification. An xHC Root Hub may provide USB 2.0 and USB 3.0 Root hub ports<sup>3</sup> to support Low-, Full-, or High-Speed as well as SuperSpeed devices. The host controller traverses the Transfer Rings and encounters work items that result in the host controller executing USB transactions. These transactions are routed to the Root Hub port associated with the attached downstream USB device.

The port registers provide system software with the control and status information required to manipulate the port in accordance with the USB Specification. The supported features include: detecting device connects, disconnects, performing device resets, manipulating port power and managing port power management capabilities.

System software should provide an abstraction to the USB system software stack that allows the Root Hub ports to be manipulated by the system as if they were ports on an external hub. Refer to section 5.4.8 for more information on Root Hub Port Status and Control Registers.

### 3.6 xHCl Device Enumeration

Under normal operating conditions (assuming all xHCl drivers are loaded and operational), the typical port enumeration sequence is described in section 4.3.

<sup>3.</sup> Section 10.1 of the USB3 spec describes a USB 3.0 hub as a "logical combination of 2 hubs: a USB 2.0 hub and a SuperSpeed hub". Each logical hub has its own set of addressable ports for supporting the respective protocol. Each downstream (A) connector of a hub connects to one port or each logical hub. This allows Low-, Full-, or High-Speed as well as SuperSpeed devices to be attached to any connector. The xHCI follows this model by providing separate USB2.0 and USB3.0 Root Hub ports. Refer to section 4.19.7 for details.

# 4 Operational Model

This section describes the general operational model for the eXtensible Host Controller Interface (xHCI) hardware and eXtensible Host Controller Driver (xHCD) (generally referred to as system software). Each significant operational feature of the eXtensible Host Controller (xHC) is discussed in a separate section. Each section presents the operational model requirements for the xHC hardware. Where appropriate, recommended system software operational models for features are also presented.

### 4.1 Command Operation

There is only one Command Ring that is used for issuing xHC specific commands or commands related to Device Slots. The *Command Ring Control Register* is defined in the Operational Register space (refer to section 5.4.5).

All xHC commands are issued by placing the desired Command TRB(s) (6.4.3) on the Command Ring, then ringing the xHC command Doorbell register, i.e. writing the *Host Controller Command* code to the *DB Target* field of Doorbell register 0 (refer to section 5.6).

All commands result in the generation of a *Command Completion Event TRB* (6.4.2.2) on the Event Ring. Refer to section 4.11.3 for a discussion of Event TRBs.

### 4.2 Host Controller Initialization

When the system boots, the host controller is enumerated, assigned a base address for the xHC register space, and the system software sets the *Frame Length Adjustment* (FLADJ) register to a system-specific value.

Refer to section 4.23.1 for a discussion of the affect of Power Wells on register state after power-on and light resets.

Following are a review of the operations that system software would perform in order to initialize the xHC using MSI-X as the interrupt mechanism<sup>4</sup>:

- Initialize the system I/O memory maps, if supported.
- After Chip Hardware Reset<sup>5</sup> wait until the Controller Not Ready (CNR) flag in the USBSTS is '0' before writing any xHC Operational or Runtime registers.

Note: This text does not imply a specific order for the following operations, however these operations shall be completed before setting the USBCMD register *Run/Stop* (R/S) bit to '1'.

- Program the *Max Device Slots Enabled* (MaxSlotsEn) field in the CONFIG register (5.4.7) to enable the device slots that system software is going to use.
- Program the *Device Context Base Address Array Pointer* (DCBAAP) register (5.4.6) with a 64-bit address pointing to where the *Device Context Base Address Array* is located.
- Define the Command Ring Dequeue Pointer by programming the *Command Ring Control* Register (5.4.5) with a 64-bit address pointing to the starting address of the first TRB of the Command Ring.
- Initialize interrupts<sup>6</sup> by:

<sup>4.</sup> Refer to the PCI spec for the initialization and use of MSI or PIN interrupt mechanisms

<sup>5.</sup> A Chip Hardware Reset may be either a PCI reset input or an optional power-on reset input to the xHC.

<sup>6.</sup> Interrupts are optional. The xHC may be managed by polling Event Rings.

- Allocate and initialize the MSI-X Message Table (5.2.6.3), setting the Message Address and Message Data, and enable the vectors. At a minimum, table vector entry 0 shall be initialized and enabled. Refer to the <u>PCI</u> specification for more details.
- Allocate and initialize the MSI-X Pending Bit Array (PBA, 5.2.6.4).
- Point the *Table Offset* and *PBA Offsets* in the *MSI-X Capability Structure* to the MSI-X Message Control Table and Pending Bit Array, respectively.
- Initialize the Message Control register (5.2.6.3) of the MSI-X Capability Structure.
- Initialize each active interrupter by:
  - Defining the Event Ring: (refer to section 4.9.4 for a discussion of Event Ring Management.)
    - Allocate and initialize the Event Ring Segment(s).
    - Allocate the *Event Ring Segment Table* (ERST) (section 6.5). Initialize ERST table entries to point to and to define the size (in TRBs) of the respective Event Ring Segment.
    - Program the Interrupter *Event Ring Segment Table Size* (ERSTSZ) register (5.5.2.3.1) with the number of segments described by the Event Ring Segment Table.
    - Program the Interrupter *Event Ring Dequeue Pointer* (ERDP) register (5.5.2.3.3) with the starting address of the first segment described by the Event Ring Segment Table.
    - Program the Interrupter Event Ring Segment Table Base Address (ERSTBA) register (5.5.2.3.2) with a 64-bit address pointer to where the Event Ring Segment Table is located.

Note that writing the *ERSTBA* enables the Event Ring. Refer to section 4.9.4 for more information on the Event Ring registers and their initialization.

- Defining the interrupts:
  - Enable the MSI-X interrupt mechanism by setting the MSI-X Enable flag in the MSI-X Capability Structure Message Control register (5.2.6.3).
  - Initializing the *Interval* field of the *Interrupt Moderation* register (5.5.2.2) with the target interrupt moderation rate.
  - Enable system bus interrupt generation by writing a '1' to the *Interrupter Enable* (INTE) flag of the USBCMD register (5.4.1).
  - Enable the Interrupter by writing a '1' to the *Interrupt Enable* (IE) field of the *Interrupter Management* register (5.5.2.1).
- Write the USBCMD (5.4.1) to turn the host controller ON via setting the *Run/Stop* (R/S) bit to '1'. This operation allows the xHC to begin accepting doorbell references.

At this point, the host controller is up and running and the Root Hub ports (5.4.8) will begin reporting device connects, etc., and system software may begin enumerating devices. System software may follow the procedures described in section 4.3, to enumerate attached devices.

USB2 (LS/FS/HS) devices require the port reset process to advance the port to the **Enabled** state. Once USB2 ports are Enabled, the port is active with SOFs occurring on the port, but the Pipe Schedules have not yet been enabled.

SS ports automatically advance to the Enabled state if a successful device attach is detected.

### 4.3 USB Device Initialization

This section describes the process of detecting and initializing a USB device attached to an xHC Root Hub port.

The USB device initialization process is the same, whether the device attached to the port is a Function or a Hub. Once the Pipes associated with an external hub are set up, the Hub Driver will enumerate the devices attached to the external hub's ports using standard Hub Class command sequences. This section focuses on the device initialization process when a device is attached to a Root Hub port.

After a Chip Hardware Reset, HCRST, or commanded to the *PLS* = RxDetect state, all Root Hub ports shall be in **Disconnected** state, i.e. the port is powered on (PP = '1') and waiting for a device connect. Refer to section 4.19.1 for more information on xHCl Root Hub port states.

If a USB device is attached to a port when it is in the **Disconnected** state:

- USB3 protocol ports shall:
  - Advance to the **Polling** state (refer to Figure 38):
    - If polling is successful, the port shall advance to the **Enabled** state, and the *Current Connect Status* (CCS) and *Connect Status Change* (CSC) flags are set to '1'.
    - If polling is unsuccessful, the port shall advance to the **Disconnected** state.
- USB2 protocol ports shall:
  - Advance to the **Disabled** state (refer to Figure 33) and set the *Current Connect Status* (CCS) and *Connect Status Change* (CSC) flags to '1'.

Note: The "**Disabled**" Root Hub port state represents different conditions when referring to USB3 or USB 2 protocol ports. For <u>USB3</u> ports, the **Disabled** state indicates that the port is in the *DSPORT.Disabled* state (refer to Figure 10-9 in the <u>USB3</u> spec.). For <u>USB2</u> ports, the **Disabled** state indicates that the port is in the *Disabled* state (refer to Figure 11-10 in the <u>USB2</u> spec).

The following steps describe a typical USB Device initialization process:

- 1) When the xHC detects a device attach, it shall set the *Current Connect Status* (CCS) and *Connect Status Change* (CSC) flags to '1'. If the assertion of *CSC* results in a '0' to '1' transition of *Port Status Change Event Generation* (PSCEG, section 4.19.2), the xHC shall generate a *Port Status Change Event*.
- 2) Upon receipt of a *Port Status Change Event* system software evaluates the *Port ID* field to determine the port that generated the event.
- 3) System software then reads the PORTSC register of the port that generated the event. *CSC* = '1' if the event was due to an attach (*CCS* = '1') or detach (*CCS* = '0'). Assuming the event was due to an attach:
  - a. A <u>USB3</u> protocol port attempts to automatically advance to the **Enabled** state as part of the attach process.

If successful, the port shall transition to the **Enabled** state, i.e. the *Port Enabled/Disabled* (PED) flag shall be set to '1', and the *Port Reset* (PR) flag and *Port Link State* (PLS) field shall be '0'. The attached USB device shall be in the Default state.

- If unsuccessful, the port shall transition to the **Disconnected** state, i.e. the *PED* and *PR* flags shall be cleared to '0' and *Port Link State* (PLS) field shall be set to RxDetect ('5'). The attached USB device shall remain powered.
- b. A <u>USB2</u> protocol port requires software to reset the port to advance the port to the **Enabled** state and a USB device from the *Powered* state to the *Default* state. After an attach event, the *PED* and *PR* flags shall be '0' and the *PLS* field shall be '7' (Polling) in the PORTSC register.

System software shall enable the port by resetting the port (writing a '1' to the PORTSC *PR* bit) then waiting for a *Port Status Change Event* due to the assertion of *Port Reset Change* (PRC) flag. Refer to section 4.3.1 for an overview of the Root Hub port reset activities.

The completion of the port reset shall cause the PORTSC register *PRC* and *PED* flags to be set ('1'), the *PR* flag to be cleared ('0'), and the *PLS* field to be U0 ('0'). If the assertion of *PRC* results in a '0' to '1' transition of PSCEG (4.19.2), the xHC shall generate a *Port Status Change Event* as a result of the transition of *PRC*. The reset operation sets the USB2 device into the Default state, preparing it for a SET\_ADDRESS request.

- 4) After the port successfully reaches the **Enabled** state, system software shall obtain a Device Slot for the newly attached device using an *Enable Slot Command*, as described in section 4.3.2.
- 5) After successfully obtaining a Device Slot, system software shall initialize the data structures associated with the slot as described in section 4.3.3.
- 6) Once the slot related data structures are initialized, system software shall use an *Address Device Command* to assign an address to the device and enable its Default Control Endpoint, as described in section 4.3.4.
- 7) For LS, HS, and SS devices; 8, 64, and 512 bytes, respectively, are the only packet sizes allowed for the Default Control Endpoint, so step a may be skipped.

For FS devices, system software should initially read the first 8 bytes of the USB Device Descriptor to retrieve the value of the *bMaxPacketSize0* field and determine the actual *Max Packet Size* for the Default Control Endpoint, by issuing a USB GET\_DESCRIPTOR request to the device, update the Default Control *Endpoint Context* with the actual *Max Packet Size* and inform the xHC of the context change. Step a describes this operation.

- a. The USB GET\_DESCRIPTOR request requires a Data Stage, so the Setup Stage TD shall be followed by a Data Stage TD, then a Status Stage TD. To do this software shall:
  - i) Allocate an 8 byte buffer to receive the Device Descriptor.
  - ii) Initialize the Setup Stage TD (a single Setup TRB) on the Endpoint 0 Transfer Ring.
    - TRB Type = Setup Stage TRB
    - TRB Transfer Length = 8.
    - Interrupt On Completion (IOC) = 0.
    - Immediate Data (IDT) = 1.
    - bmRequestType = 80h. (Dir = Device-to-Host, Type = Standard, Recipient = Device)
    - bRequest = 6 (GET\_DESCRIPTOR).
    - wValue = 0100h. Low byte = 0 (Descriptor Index), High Byte = 1 (Descriptor type).
    - wIndex = 0.
    - wLength = 8.
    - Cycle bit = Current Producer Cycle State.
  - iii) Advance the Endpoint 0 Transfer Ring Enqueue Pointer
  - iv) Initialize the Data Stage TD (a single Data Stage TRB) on the Endpoint 0 Transfer Ring.
    - TRB Type = Data Stage TRB
    - Direction (DIR) = '1'.
    - TRB Transfer Length = 8.
    - Chain bit (CH) = 0.
    - Interrupt On Completion (IOC) = 0.
    - Immediate Data (IDT) = 0.
    - Data Buffer Pointer = The address of the Device Descriptor receive buffer.
    - Cycle bit = Current Producer Cycle State.

- v) Advance the Endpoint 0 Transfer Ring Enqueue Pointer
- vi) Initialize the Status Stage TD (a Status Stage TRB) on the Endpoint 0 Transfer Ring.
  - TRB Type = Status Stage TRB
  - Direction (DIR) = '0'.
  - TRB Transfer Length = 0.
  - Chain bit (CH) = 0.
  - Interrupt On Completion (IOC) = 1.
  - Immediate Data (IDT) = 0.
  - Data Buffer Pointer = 0.
  - Cycle bit = Current Producer Cycle State.
- vii) Advance the Endpoint 0 Transfer Ring Enqueue Pointer
- viii) Ring the Device Slots' Doorbell with DB Target = Control EP 0 Enqueue Pointer Update.
- ix) When a successful Transfer Event is returned for the GET\_DESCRIPTOR Status Stage TRB system software shall update the Endpoint 0 Context *Max Packet Size* with wMaxPacketSize value returned in the Device Descriptor buffer, if the wMaxPacketSize value is different.
- x) Software shall then issue an Evaluate Context Command with Valid bit 1 (V1) set to '1' to inform the xHC of the change to the Default Control endpoint's Max Packet Size parameter. After successfully executing the Evaluate Context Command the xHC will use the updated Max Packet Size for all subsequent Default Control Endpoint transfers.
- 8) Now that the Default Control Endpoint is fully operational, system software may read the complete USB Device Descriptor and possibly the Configuration Descriptors so that it can hand the device off to the appropriate Class Driver(s). To read the USB descriptors, software will issue USB GET DESCRIPTOR requests through the devices' Default Control Endpoint.
- 9) After reading the Configuration Descriptors software shall issue an Evaluate Context Command with Valid bit 0 (V0) set to '1' to inform the xHC of the values of the Hub and Max Exit Latency parameters. Note that the value of the Output Slot Context Interrupter Target field may also be modified by this command.
- 10) The Class Driver may then configure the Device Slot using a Configure Endpoint Command as described in section 4.3.5, and configure the USB Device itself by issuing a USB SET\_CONFIGURATION request through the devices' Default Control Endpoint. The successful completion of both operations is required to advance the state of the USB device from Address to Configured and xHC Device Slot from Addressed to Configured.
- 11) If required, system software may configure Alternate Interfaces. For each Alternate Interface set the alternate interface as described in section 4.3.6.
- 12) The pipe interfaces to the USB device are now fully operational.

Note: To ensure proper operation software shall fully initialize the hubs and TTs of each tier of the USB topology before proceeding to the next tier, starting at the Root Hub. Failure to meet this requirement may result in undefined xHC behavior.

# 4.3.1 Resetting a Root Hub Port

Resetting a Root Hub port, resets the attached USB device, and if successful, the port logic reports the speed of the attached device and sets the port to the **Enabled** state. Whether successful or not, the *Port Reset Change* (PRC) flag is set to '1'. If the assertion of *PRC* results in a '0' to '1' transition of PSCEG (4.19.2), a *Port Status Change Event* shall be generated.

To reset a USB device attached to a Root Hub port, system software shall perform the following operations:

- 1) Write the PORTSC register with the Port Reset (PR) bit set to '1'.
- 2) Wait for a successful *Port Status Change Event* for the port, where the *Port Reset Change* (PRC) bit in the PORTSC field is set to '1'.

Section 4.19.5 describes the port reset operations performed by the xHC.

The next step requires system software to obtain a Device Slot (section 4.3.2), then associate the newly attached device with the Device Slot and enable its Default Control Endpoint.

Note: After a port is successfully reset, the PORTSC *Port Speed* field shall indicate the speed of the attached device.

## 4.3.2 Device Slot Assignment

The first operation that software shall perform after detecting a device attach event and resetting the port is to obtain a Device Slot for the device by issuing an *Enable Slot Command* to the xHC through the Command Ring. The *Enable Slot Command* returns a *Slot ID* that is selected by the host controller. Refer to section 4.6.3 for a detailed description of the *Enable Slot* command.

System software executes the Slot Assignment process by successfully completing an *Enable Slot Command* as described in section 4.11.4.2.

System software shall wait for the Command Completion Event associated with the *Enable Slot Command* before issuing any more commands to the slot. If the command was successful, software may proceed to the Device Slot Initialization phase (section 4.3.3).

Successful completion of the *Enable Slot Command* shall transition the Device Slot to the *Enabled* state. Refer to section 4.5.3 for more information on Device Slot states.

### 4.3.3 Device Slot Initialization

Once an xHC Device Slot ID has been obtained for a USB device, software shall initialize the data structures associated with the slot. The following steps shall be performed by system software:

- 1) Allocate an Input Context data structure (6.2.5) and initialize all fields to '0'.
- 2) Initialize the *Input Control Context* (6.2.5.1) of the Input Context by setting the A0 and A1 flags to '1'. These flags indicate that the Slot Context and the Endpoint 0 Context of the Input Context are affected by the command.
- 3) Initialize the Input Slot Context data structure (6.2.2).
  - Root Hub Port Number = Topology defined.
  - Route String = Topology defined<sup>7</sup>. Refer to section 8.9 in the <u>USB3</u> spec. Note that the Route String does not include the Root Hub Port Number.
  - Context Entries = 1.
- 4) Allocate and initialize the *Transfer Ring* for the Default Control Endpoint. Refer to section 4.9 for TRB Ring initialization requirements and to section 6.4 for the formats of TRBs.
- 5) Initialize the Input default control *Endpoint 0 Context* (6.2.3).
  - EP Type = Control.
  - Max Packet Size = The default maximum packet size for the Default Control Endpoint, as function of the PORTSC Port Speed field.
  - Max Burst Size = 0.
  - TR Dequeue Pointer = Start address of first segment of the Default Control Endpoint Transfer

<sup>7.</sup> e.g. To access a device attached directly to a Root Hub port, the *Route String* shall equal '0', and the *Root Hub Port Number* shall indicate the specific Root Hub port to use.

Ring.

- Dequeue Cycle State (DCS) = 1. Reflects Cycle bit state for valid TRBs written by software.
- Interval = 0.
- Max Primary Streams (MaxPStreams) = 0.
- Mult = 0.
- Error Count (CErr) = 3.
- 6) Allocate the Output Device Context data structure (6.2.1) and initialize it to '0'.
- 7) Load the appropriate (*Device Slot ID*) entry in the *Device Context Base Address Array* (5.4.6) with a pointer to the Output *Device Context* data structure (6.2.1).
- 8) Issue an *Address Device Command* for the Device Slot, where the command points to the Input Context data structure described above. Refer to sections 4.6.5 and 6.4.3.4 for more information on the *Address Device Command*.

## 4.3.4 Address Assignment

Typically the first operation that software performs on a USB device is to assign an address to it, which transitions the USB device from the Default to the Address state. To assign an address to a USB device attached to the xHC, system software shall issue an *Address Device Command* with the *Block Set Address Request* (BSR) flag cleared to '0' to the xHC through the Command Ring. Refer to section 4.6.5 for a detailed description of the *Address Device* command.

System software executes the Address Assignment process by successfully completing an *Address Device Command* as described in section 4.6.5.

System software shall wait for *Address Device Command* completion event on the Event Ring before issuing any more commands to the slot. If successful, software proceeds to the Device Configuration phase (section 4.3.5).

Note: For some legacy USB devices it may be necessary to communicate with the device when it is in the Default state, before transitioning it to the Address state. To accomplish this system software shall issue an *Address Device Command* with the *BSR* flag set to '1'. Setting the *BSR* flag enables the operation of the Default Control Endpoint for the Device Slot but blocks the xHC from issuing a SET ADDRESS request to the device, which would transition it to the Address state.

Successful completion of the *Address Device Command* with *BSR* = '0' shall transition the Device Slot from the *Enabled* to the *Addressed* state. Successful completion of the *Address Device Command* with *BSR* = '1' shall transition the Device Slot from the *Enabled* to the *Default* state. Refer to section 4.5.3 for more information on Device Slot states.

# 4.3.5 Device Configuration

As part of the initialization process of a USB device, the system software shall select a configuration. A USB device presents one or more configurations to choose from. The USB Framework requires that a SET\_CONFIGURATION request is issued to a device to set a specific configuration. Refer to section 9.4.7 of the USB2 spec for more information on the USB SET\_CONFIGURATION request.

For software to successfully "configure" a USB device, the state of both the USB Device and the xHC Device Slot assigned to the device must be synchronized. Software shall successfully complete a SET\_CONFIGURATION request (with a Setup Stage TD on the device's Default Control Endpoint) to select a specific configuration, and a *Configure Endpoint Command* for the slot with the matching Endpoint Context configuration information, to transition the USB device and the xHC Device Slot to the Configured state. Refer to section 4.11.4.5 for more information on the *Configure Endpoint Command*.

A USB device may declare multiple alternate interfaces, each with different periodic bandwidth and resource requirements. If a *Configure Endpoint Command* for a particular configuration is unsuccessful, software may issue additional *Configure Endpoint Commands* with other interface settings in an attempt to

successfully configure the slot. If all interface settings have been exhausted (i.e. none have been accepted by the xHC), only the Default Control Endpoint will remain enabled.

If system software was unable to successfully complete a *Configure Endpoint Command* due to a *Bandwidth Error*, it may optionally use the *Negotiate Bandwidth Command* to cause the xHC to request bandwidth with other devices. Refer to section 4.16.1 for more information on bandwidth negotiation.

System software executes the xHCl portion of the device configuration process by successfully completing a *Configure Endpoint Command* as described in section 4.11.4.5.

System software shall wait for the *Command Completion Event* associated with the *Configure Endpoint Command* before issuing any more commands to the slot.

After the *Configure Endpoint Command* and SET\_CONFIGURATION request complete successfully, software may schedule TDs on any enabled endpoint Transfer Ring.

If the Configure Endpoint Command is not successful, undefined behavior will result if software issues a SET CONFIGURATION request to the device.

Successful completion of the *Configure Endpoint Command* with the *Deconfigure* (DC) flag = '0' shall transition the Device Slot from the *Addressed* to the *Configured* state. Refer to section 4.5.3 for more information on how the *Configure Endpoint Command* affects Device Slot states.

## 4.3.6 Setting Alternate Interfaces

The USB SET\_INTERFACE request allows the host to select an Alternate Setting for a specified interface in a USB device. A SET\_INTERFACE request may disable or modify the operation of currently enabled endpoints, or it may enable previously unused endpoints A SET\_INTERFACE request does not affect endpoints owned by another interface. Refer to section 9.4.10 of the <u>USB2</u> spec. for more information on the USB SET\_INTERFACE request.

A SET\_INTERFACE request provides the "Number" of the Interface that is affected and the Alternate Setting that it will be set to. A SET\_INTERFACE request does not explicitly identify which endpoints of a device are affected or how. This information is available in the Configuration Descriptor retrieved from the device, hence known to host software and the device at their respective ends.

The xHC does not keep track of relationships between USB interfaces and endpoints, so it is system software's responsibility to explicitly "Disable" any endpoints that are affected in the current configuration by a USB SET\_INTERFACE request, and then explicitly "Enable" any endpoints identified in the new Alternate Interface Setting. An xHCl endpoint (i.e. Endpoint Context) is "Disabled" by stopping it if it is in the *Running* state with a *Stop Endpoint Command* and freeing its Transfer Ring.

Setting an Alternate Interface is accomplished by the successful completion of a *Configure Endpoint* command (refer to section 4.6.6), and a USB SET\_INTERFACE request to the USB device (with a Setup Stage TD on the Default Control Endpoint).

Below is an example of the sequence of events that would be employed to successfully set an alternate interface in a USB device.

System software shall wait for the Command Completion Event associated with the Configure Endpoint Command before issuing further commands to the slot.

Prior to issuing a *Configure Endpoint Command* to change an Alternate Interface setting system software should perform the following operations:

- 1) Stop any Running Transfer Rings affected by the Alternate Interface setting.
- 2) Free<sup>8</sup> Transfer Rings of all endpoints that will be affected by the Alternate Interface setting.
- 3) Clear all the Endpoint Context fields of each endpoint that will be disabled by the Alternate Interface setting, to '0'.
- 4) For each endpoint enabled by the Configure Endpoint Command:

- a. Allocate a Transfer Ring<sup>8</sup>.
- b. Initialize the Transfer Ring Segment(s) by clearing all fields of all TRBs to '0'.9
- c. Initialize the Endpoint Context data structure:
  - EP Type = Derived from the Endpoint Descriptor:bmAttributes:Transfer Type and Endpoint Descriptor:bEndpointAddress:Direction. Refer to Table 57 for the encoding.
  - Max Packet Size = Endpoint Descriptor:wMaxPacketSize & 07FFh.
  - Interval = Refer to section 6.2.3.6 for the computation of the Interval value.
  - Max Burst Size = SuperSpeed Endpoint Companion Descriptor:bMaxBurst or (Endpoint Descriptor: wMaxPacketSize & 1800h) >> 11.
  - Mult = '0' or SuperSpeed Endpoint Companion Descriptor:bmAttributes Mult field.
  - CErr = 3, or 0 for an Isoch endpoint.
  - If Streams are supported by the endpoint (i.e. SuperSpeed Endpoint Companion Descriptor:bmAttributes MaxStreams field > 0):
    - Select a Max Primary Streams (MaxPStreams) value > 0 and <= SuperSpeed Endpoint Companion Descriptor:bmAttributes MaxStreams
    - Update MaxPStreams.
    - Allocate and clear Primary Stream Array.
    - MaxPStreams = Size of Primary Stream Array.
    - TR Dequeue Pointer = Start address of Primary Stream Array.
  - else
    - MaxPStreams = '0'.
    - TR Dequeue Pointer = Start address of the first segment of the previously allocated Transfer Ring.
    - Dequeue Cycle State (DCS) = 1. Assuming that all TRBs in the segment referenced by the TR Dequeue Pointer have been initialized to '0', this field reflects Cycle bit state for valid TRBs written by software.
- 5) Issue and successfully complete a Configure Endpoint Command as described in section 4.11.4.5.

System software shall wait for the *Command Completion Event* associated with the *Configure Endpoint Command* before issuing any more commands to the slot.

Note: A *Configure Endpoint Command* is not necessary prior to a SET\_INTERFACE request, if the SET\_INTERFACE request does not change any endpoint parameters.

# 4.3.7 Low-Speed/Full-Speed Device Support

Special provisions shall be made to generate the Split Transactions required for a Low- or Full-speed device connected through a High-speed hub. A Split Transaction token targets the downstream facing port of the hub that isolates the High-speed signaling environment from the Full/Low-speed signaling environment for this device. To generate the Split Transaction token, the xHC requires parameters associated with the target hub for which this full-/low-speed transaction is destined. This information shall

<sup>8.</sup> If just the parameters of a currently defined endpoint are being changed by the Alternate Interface setting then software may chose to reuse the Transfer Ring for the new interface setting and not free it. In this case, software does not need to allocate a new Transfer Ring as described in step 4a).

<sup>9.</sup> The Cycle bit (C) of all TRBs in a TR Segment shall be initialized to the *inverse* of the value that the Dequeue Cycle State (DCS) field is initialized to. This pseudo code recommends initializing the all bytes in a TR Segment to '0', which also initializes the Cycle bit to '0' in all TRBs of the TR Segment, and the DCS flag of the pointer that references the TR Segment to '1', however software may initialize the Cycle bit to '1' in all TRBs of a newly allocated TR Segment and the DCS flag of the pointer that references it to '0'. Refer to section 4.9.2 for more information on Cycle bit (C) initialization.

be provided by system software in the *Multi-TT* (MTT), *TT Hub Slot ID* and *TT Port Number* fields of the device's Slot Context.

The xHC uses the *TT Hub Slot ID* to obtain the hub's address from the *USB Device Address* field of the hub's Slot Context.

The xHC also checks that the *Hub* flag in the hub's Slot Context equals '1', to verify that the *TT Hub Slot ID* references a hub. A *Parameter Error* shall be generated for the offending TD if the *Hub* flag = '0'.

If the device is not Low- or Full-speed or if the device is attached to a Root Hub port, then the *TT Hub Slot ID*, *Multi-TT* (MTT), and the *TT Port Number* fields shall be cleared to '0'.

Refer to section 8.4.2 of the USB2 spec. for more information on Split Transaction tokens, and section 11.14 for Transaction Translator information.

# 4.3.8 Bandwidth Management

When a device cannot be configured because of bandwidth constraints Bandwidth Negotiation may be performed. Refer to section 4.16.1 for more details.

### 4.4 Device Detach

When the device is detached from a Root Hub port, the PORTSC *Current Connection Status* (CCS) bit shall be cleared to '0' and the *Connect Status Change* (CSC) bit shall be set to '1'. If a '0' to '1' transition of PSCEG (4.19.2), the xHC shall report the change through a *Port Status Change Event*. After the detection of a detach, system software shall disable the Device Slot associated with the port by issuing a *Disable Slot Command* for the affected slot. Refer to section 4.6.4 for a description of the *Disable Slot* command.

# 4.5 Device Slot Management

The xHCl supports up to 255 USB devices, where each USB device is assigned to a *Device Slot*. Each xHC Device Slot is comprised of 3 major components: an entry in the *Device Context Base Address Array*, a *Device Context* data structure, and a Doorbell Register in the *Doorbell Array*.

The **Device Context Base Address Array** supports up to 255<sup>10</sup> USB devices or hubs, where each element in the array is a 64-bit pointer to the base address of a **Device Context** data structure.

The Slot ID is the index that software uses when accessing the *Device Context Base Address Array* to retrieve a pointer to the Device Context data structure or to access the *Doorbell Register associated with a device*.

A **Device Context** data structure describes the characteristics and current state of an individual USB device attached to the host controller. The *Device Context* is organized as an array of 32 context data structures, consisting of 1 *Slot Context* and 31 *Endpoint Context* data structures. Figure 9 illustrates the *Device Context* layout. Refer to section 6.2.1 for data structure details.

When software allocates a *Device Context* data structure all fields in all entries shall be initialized to '0'.

The **Slot ID** is the index that system software uses when accessing a specific Device Slot in the *Device Context Base Address Array* and the *Doorbell Array*.

The **Slot Context** data structure defines information that applies to the slot, the device as whole, or to all Endpoint Contexts.

Each *Endpoint Context* data structure defines the characteristics of the endpoint; type, direction, bandwidth requirements, etc., and points to a *Transfer Ring* or a *Stream Context Array*. An *Endpoint Context* exists for each endpoint of a device. The "enabled<sup>11</sup>" Endpoint Contexts depend on the Configuration selected by the Device's Class Driver. Note that *Endpoint Context 0* is always associated with the Default Page Size-1 Control Endpoint of the device.



**Figure 9: Device Context** 

<sup>10.</sup> The total number of USB devices supported by the xHCl architecture is less than 256 (the number of Device Context slots) because some of the Device Context slots are reserved by the xHCl for special purposes and are not available for enumerating USB devices. e.g. If virtualization is enabled, slots allocated to one VF will appear to be "reserved" to another VF.

<sup>11.</sup> An Endpoint Context is "enabled" if it is not in the Disabled state.

A 32-bit Doorbell Register exists in the Doorbell Array for each Device Slot and is indexed by the Slot ID. The DB Target and DB Stream ID fields in the Doorbell Register indicates the purpose of "ringing" the doorbell.

Ringing the *Host Controller Doorbell* (Doorbell Register 0) with the *DB Target* = *Host Controller Command*, indicates to the xHC that software has defined a command in the *Command Ring* that it wants executed.

Ringing the Device Slot's *Doorbell Register*, indicates to the xHC that software has added work to be executed on the Transfer Ring (pipe) defined by the *DB Target* and *DB Stream ID* field values. Refer to section 5.6.

### 4.5.1 Device Context Index

The term **Device Context Index** (DCI) is used throughout this document to reference an individual context data structure in the **Device Context**. The range of **DCI** values is 0 to 31.

The DCI of the Slot Context is 0.

For Device Context Indices 1-31, the following rules apply:

1) For Isoch, Interrupt, or Bulk type endpoints the DCI is calculated from the Endpoint Number and Direction with the following formula;

```
DCI = (Endpoint Number * 2) + Direction,
```

where Direction = '0' for OUT endpoints and '1' for IN endpoints.

2) For Control type endpoints:

DCI = (Endpoint Number \* 2) + 1.

### 4.5.2 Slot Context Initialization

All fields of an Input Slot Context data structure (including the Reserved fields) shall be initialized to '0' with the following exceptions:

For Address Device Command:

- Route String = Topology defined.
- Root Hub Port Number = Topology defined.
- Context Entries = '1'. Only the Default Control Endpoint is enabled.
- Interrupter Target = System defined.
- Speed = Defined by downstream facing port attached to the device.
- If the device is a Low-/Full-speed function or hub accessed through a High-speed hub, then the following values are derived from the "parent" High-speed hub whose downstream facing port isolates the High-speed signaling environment from the Low-/Full-speed signaling environment:
  - MTT = '1' if the Multi-TT Interface of the hub has been enabled with a Set Interface request, otherwise '0'. Software shall issue a Set Interface request to select the Multi-TT interface of the hub prior to issuing any transactions to devices attached to the hub.
  - *TT Port Number* = The number of the downstream facing port in the parent High-speed hub that the device is accessed through.
  - TT Hub Slot ID = The Slot ID of the parent High-speed hub.

For Evaluate Context Command:

- Max Exit Latency = Topology Defined. Refer to section 4.23.5.2.
- Interrupter Target = System defined.

For Configure Endpoint Command:

Context Entries = Maximum DCI+1 of configured Endpoint Contexts.

- If the device is a hub:
  - Hub = '1'.
  - *Number of Ports = bNbrPorts* from the USB Hub Descriptor.
  - If the device Speed = High-Speed ('3'):
    - TT Think Time = Value of the TT Think Time sub-field (<u>USB2</u> spec, Table 11-13) in the Hub Descriptor:wHubCharacteristics field.
    - Multi-TT (MTT) = '1' if the Multi-TT Interface of the hub has been enabled with a Set Interface request, otherwise '0'.

Note: The values of the *Route String* and *Root Hub Port Number* fields shall be initialized by the first *Address Device Command* issued to a Device Slot, and shall not be modified by any other command. The *Interrupter Target* field may be modified by an *Address Device Command* or *Evaluate Context Command*.

#### 4.5.3 Slot States

The current state of a *Device Slot* is identified by the **Slot State**. A subset of the possible Slot States are recorded in the *Slot State* field in the *Slot Context* data structure. The xHCl commands referenced in Figure 10 cause a Device Slot to transition from one state to another. Table 2 defines the Slot State codes.



Figure 10: Slot State Diagram

Refer to Appendix E for state machine notation.

Note: The *Enabled*, *Default*, *Addressed*, and *Configured* states may transition to the *Disabled* state due to a *Disable Slot Command*, as noted by the large bubble.

Note: A Device Slot may be referred to as "enabled" if it is not in the *Disabled* state.

Note: Software shall not transition more than one Device Slot to the *Default* State at a time.

Note: When system software initially allocates and initializes the Output *Slot Context* data structure, it shall set the *Slot State* field to *Disabled* ('0'). All subsequent updates of the *Slot State* field shall be performed by the xHC.

Note: Unless otherwise stated, the unsuccessful completion of a command will not cause a state transition.

#### 4.5.3.1 Device Slot State Codes

The following *Slot States* are maintained by the Host Controller. Refer to section 9.1 of the <u>USB2</u> specification for information on the USB Device States.

| Definition | USB Device<br>State | Default<br>Control EP<br>State | Other EP<br>State | USB Device<br>Address | DCBAA<br>Pointer | Slot<br>Context<br>Slot State<br>value |
|------------|---------------------|--------------------------------|-------------------|-----------------------|------------------|----------------------------------------|
| Disabled   | N/A                 | Disabled                       | Disabled          | N/A                   | Not valid        | Disabled                               |
| Enabled    | Default             | Disabled                       | Disabled          | 0                     | Not valid        | Disabled                               |
| Default    | Default             | Not Disabled                   | Disabled          | 0                     | Valid            | Default                                |
| Addressed  | Address             | Not Disabled                   | Disabled          | Assigned              | Valid            | Addressed                              |
| Configured | Configured          | Not Disabled                   | Any <sup>a</sup>  | Assigned              | Valid            | Configured                             |

**Table 2: Device Slot State Code Definitions** 

Refer to Table 55 for the numeric encoding of Slot States.

Note: The *Slot State* field of the Slot Context data structure is used to convey a *subset* of the possible Slot States maintained by the xHC. The following sections identify the use of the *Slot State* field. Refer to section 6.2.2 for more information on the *Slot Context* data structure.

#### 4.5.3.2 **Disabled**

In this slot state the *Device Slot* is disabled, i.e. the slot's Doorbell register is disabled and the pointer to the slot's Output Device Context in the *Device Context Base Address Array* is invalid. The only command that software is allowed to issue for the slot in this state is the *Enable Slot Command*.

If the Output Slot Context is valid (i.e. an *Address Device Command* has been issued for the slot), the xHC shall set the *Slot State* field to *Disabled* upon the completion of a *Disable Slot Command*.

When in the *Disabled* state, the slot shall transition to the *Enabled* state due to the successful completion of an *Enable Slot Command*.

Note: Software shall not write to the Doorbell register of slots that are in the *Disabled* state.

Note: A Device Slot shall not generate events when it is in the *Disabled* state.

#### 4.5.3.3 Enabled

In this slot state the *Device Slot* has been allocated to software by the *Enable Slot Command*, however the Doorbell register for the slot is not enabled and the pointer to the slot's Output Device Context in the *Device Context Base Address Array* is invalid. The only commands that software is allowed to issue for a slot in this state are the *Address Device* and *Disable Slot*.

When in the *Enabled* state, the slot shall transition to the *Default* state due to the successful completion of an *Address Device Command* with the *Block Set Address Request* (BSR) flag set to '1'.

When in the *Enabled* state, the slot shall transition to the *Addressed* state due to the successful completion of an *Address Device Command* with the *Block Set Address Request* (BSR) flag cleared to '0'.

When in the Enabled state, the slot shall transition to the Disabled state due to a Disable Slot Command.

a. Whether a non-Default Control endpoint is Disabled or not is determined by the Configure Endpoint Command.

Note: The Enabled state is a logical slot state that is maintained internally by the xHC. A unique value for the Enabled state is not defined for the Slot Context Slot State field in Table 55, i.e. the Slot State field value '0' is overloaded for the Disabled and Enabled states, refer to Slot Context Slot State value column in Table 2. Software initializes the Device Context data structure to '0', hence Slot State = Disabled. The Device Context is then assigned to the xHC with an Address Device Command. The Address Device Command also transitions the slot to the Default or Addressed state, so there never is a case where the xHC would actually set the Slot State field to Enabled.

Note: Software shall not write to the Doorbell register of slots that are in the *Enabled* state.

#### 4.5.3.4 **Default**

In this slot state the USB device is in the Default state, the pointer to the *Device Slot's* Output *Device Context* in the *Device Context* Base Address Array is valid, the *Slot Context* and *Endpoint Context 0* in the Output *Device Context* have been initialized by the xHC, and the Doorbell register for the slot is enabled only for *DB Target = Control EP 0 Enqueue Pointer Update*. The only commands that software is allowed to issue for the slot in this state are the *Address Device* (*BSR = 0*), *Reset Endpoint*, *Stop Endpoint*, *Evaluate Context*, *Set TR Dequeue Pointer*, and *Disable Slot*.

When in the *Default* state, the slot shall transition to the *Addressed* state due to the successful completion of an *Address Device Command* with the *Block Set Address Request* (BSR) flag cleared to '0'.

When in the Default state, the slot shall transition to the Disabled state due to a Disable Slot Command.

Upon the completion of a *Evaluate Context*, *Reset Endpoint*, *Stop Endpoint*, or *Set TR Dequeue Pointer Command* while in the *Default* state, the slot shall remain in *Default* state.

The xHC shall set the Output Slot Context *Slot State* field to *Default* and the *USB Device Address* field to '0' when this state is entered.

Note: Software shall ensure that only one Device Slot is in the Default state at time, otherwise undefined behavior may occur.

#### 4.5.3.5 Addressed

In this slot state the USB device is in the Address state, the pointer to the *Device Slot's* Output *Device Context* in the *Device Context* Base Address Array is valid, the *Slot Context* and *Endpoint Context* 0 in the Output *Device Context* have been initialized by the xHC, and the Doorbell register for the slot is enabled only for *DB Target = Control EP 0 Enqueue Pointer Update*. The only commands that software is allowed to issue for the slot in this state are the *Evaluate Context*, *Configure Endpoint*, *Reset Endpoint*, *Stop Endpoint*, *Negotiate Bandwidth*, *Set TR Dequeue Pointer*, *Reset Device*, and *Disable Slot*.

When in the *Addressed* state, the slot shall transition to the *Configured* state due to the successful completion of a *Configure Endpoint Command* and the *Deconfigure* (DC) flag = '0'.

When in the *Addressed* state, the slot shall remain in the *Addressed* state due to the successful completion of a *Configure Endpoint Command* and the *Deconfigure* (DC) flag = '1', i.e. the *Configure Endpoint Command* is treated like a *No Op Command*.

When in the Addressed state, the slot shall transition to the Default state due to a Reset Device Command.

The xHC shall set the Output Slot Context Slot State field to Addressed when this state is entered.

Upon the completion of an *Evaluate Context*, *Stop Endpoint*, or *Set TR Dequeue Pointer Command* while in the *Addressed* state, the slot shall remain in *Addressed* state.

While in the *Addressed* state, the *Reset Device Command* may be used to transition the slot to the *Default* state.

When in the *Addressed* state, the slot shall transition to the *Disabled* state due to the successful completion of a *Disable Slot Command*.

#### 4.5.3.6 Configured

In this slot state the USB device is in the Configured state, the pointer to the *Device Slot's* Output *Device Context* in the *Device Context Base Address Array* is valid, the *Slot Context, Endpoint Context 0*, and enabled IN and OUT Endpoint Contexts between 1 and 15 in the Output *Device Context* have been initialized by the xHC, and the *Device Context* doorbell for the slot is enabled for *DB Target = Control EP 0 Enqueue Pointer Update* and any enabled endpoint. The only commands that software is allowed to issue for the slot in this state are the *Configure Endpoint* (*DC = '0' or '1'*), *Reset Endpoint, Stop Endpoint, Set TR Dequeue Pointer, Evaluate Context, Reset Device, Negotiate Bandwidth*, and *Disable Slot*.

The xHC shall set the Output Slot Context Slot State field to Configured when this state is entered.

Upon the completion of an Evaluate Context, Configure Endpoint, Reset Endpoint, Stop Endpoint, Negotiate Bandwidth, or Set TR Dequeue Pointer Command while in the Configured state, the slot shall remain in Configured state.

Upon the completion of a "deconfigure" Configure Endpoint Command (DC = '0') while in the Configured state, the slot shall transition to the Addressed state.

When in the Configured state, the Reset Device Command may be used to transition the slot to the Default state.

When in the *Configured* state, the completion of a *Disable Slot Command* shall transition the slot to the *Disabled* state.

## 4.5.4 USB Standard Device Request to xHCI Command Mapping

The Standard Device Requests (as described in section 9.4 of the <u>USB2</u> spec.) are generated to USB devices using Setup Stage TDs on a device's Default Control Endpoint. This section discusses the relationship of specific Standard Device Requests to xHCl commands. Refer to the USB or Device Class specifications for the order and timing of all other Standard Device Requests.

#### 4.5.4.1 SET ADDRESS Request

During the execution of the *Address Device Command* the xHC shall automatically issue a SET\_ADDRESS request to a device with the *USB Device Address* assigned in the Output Slot Context and block any SET\_ADDRESS Requests issued by software. Therefore a Setup Stage TD with the bmRequestType field set to Host-to-Device, Standard, and Device (0h), and the bRequest field set to SET\_ADDRESS (5h) issued by software on the Default Control Endpoint shall not generate a Setup transaction on the USB and shall complete with a *TRB Error* completion code.

### 4.5.4.2 SET CONFIGURATION Request

For a USB device to be successfully configured with new endpoint settings, system software shall complete a successful *Configure Endpoint* command to the xHC and a successful SET\_CONFIGURATION request to a device. Undefined results may occur otherwise.

If software wishes to "deconfigure" a device by issuing a SET\_CONFIGURATION Setup Stage TD with the Configuration Value (wValue) = '0', and issue a *Configure Endpoint Command* with all *Add Context* flags cleared to = '0', and the *Drop Context* flags of all enabled endpoints set to '1'. After both operations are completed successfully, the device is deconfigured.

Note: A *Configure Endpoint Command* is *not* necessary if a SET\_CONFIGURATION request does not change any Endpoint Context parameters.

Refer to section 4.6.6 for more details.

# 4.5.4.3 SET\_INTERFACE Request

For an alternate interface of a USB device to be successfully set, system software shall complete a successful *Configure Endpoint Command* and a successful SET\_INTERFACE Setup request to a USB device. Undefined results may occur otherwise.

Note: A *Configure Endpoint Command* is *not* necessary if a SET\_INTERFACE request does not change any Endpoint Context parameters.

Refer to section 4.6.6 for more details.

## 4.6 Command Interface

The command interface of the xHC is managed through the *Command Ring Control Register* (CRCR). The CRCR *Command Ring Pointer* field provides a pointer to the Command Ring. Software places commands on the Command Ring, then rings the Host Controller Doorbell Register to notify the xHC. The xHC processes the commands and generates Command Completion Events on the Primary Event Ring to notify software of their completion status. This section describes the operation of the Command Ring and each of the commands.

Refer to Table 1 for a summary of the xHCl command set.

Note: Undefined xHC behavior may result if commands and all data structures that they reference are not correctly formed by software. The algorithms below define checks that xHC should perform and the error conditions that may result when executing a command. The extent of command and data structure validity checking performed by an xHC implementation will vary. More comprehensive checking will ease the development and debugging process, but it is ultimately software's responsibility to ensure that the xHC does not receive invalid commands.

Note: A command shall return an *TRB Error* code if the command (i.e. *TRB Type*) is not recognized by the xHC.

Note: A command may return an Undefined Error or Vendor Defined Error codes. A vendor should identify the possible sources of these error codes to ease debugging and error handling.

Note: Software shall not ring the doorbell of an endpoint that has a state modifying command pending. The Configure Endpoint, Evaluate Context, Reset Endpoint, Stop Endpoint, and Set TR Dequeue Pointer Commands affect specific endpoints of a device. The Address Device, Disable Slot, and Reset Device Commands affect all endpoints of a device.

Note: Software shall be responsible for all command timeouts. If a command times out, software may abort the command using the mechanism described in section 4.6.1.2.

# 4.6.1 Command Ring Operation

The Command Ring is a dedicated TRB Ring (refer to section 4.9 for a description of TRB Ring operation), which only allows those TRB types defined in Table 131. Only one Command Ring exists per xHC instance.

System software is the producer of all Command TRBs and the xHC is the consumer.

The **Command Ring Dequeue Pointer** is an internal register maintained by the xHC, which is not directly exposed to software. Its value is reported in the *Command TRB Pointer* field of *Command Completion Events*.

The initial value of the Command Ring Dequeue Pointer is defined by the *Command Ring Pointer* field in the *Command Ring Control Register* (CRCR), described in section 5.4.5. The *Command Ring Pointer* field shall be set by system software to point to the Command Ring prior to running the xHC (i.e. setting the *Run/Stop* (R/S) flag to '1' and ringing the *Host Controller Command Doorbell* for the first time). The *Command Ring Pointer* field may only be modified by software while the Command Ring is stopped, as indicated by the *Command Ring Running* (CRR) flag equal to '0'.

A Work Item on a Command Ring is called a *Command Descriptor* (CD). CDs enable the management of Device Slots, virtualization, and the controller as a whole. A CD shall be comprised of one Command TRB data structure. Refer to section 4.11.4 for information on the commands supported by the xHCl and section 6.4.3 for details of the Command TRB data structures.

Commands are issued by software to the xHC by:

- Placing one or more Command Descriptors on the Command Ring and
- 2) Ringing the Host Controller Doorbell.

To ring the Host Controller Doorbell software shall write the Host Controller Doorbell register (offset 0 in the Doorbell Register Array), asserting the Host Controller Command value in the DB Target field and '0' in the DB Stream ID field.

The xHC, upon detecting a *Host Controller Command* Doorbell ring, shall execute commands until the Command Ring is stopped or empty.

Note: If multiple commands are posted to the Command Ring, they are executed in order, so a delay may be incurred before a particular command is executed.

The xHC shall generate a *Command Completion Event* for every command. The *Command TRB Pointer* field of the *Command Completion Event* shall point to the Command TRB that initiated the event. The *Completion Code* field of the *Command Completion Event* shall indicate the completion status of the command. The *Slot ID and VF ID* fields shall reflect the values of the respective fields of the Command TRB that initiated the event.

The Primary Event Ring receives all Command Completion Events.

The Command Completion Events that result from processing the commands shall be ordered with respect to their location in the Command Ring.

Command execution times are xHC implementation defined.

The standard and optional commands supported by the xHCl are listed in Table 1.

xHC vendors may define proprietary commands using the *Vendor Defined* TRB Type codes identified in Table 131. All vendor defined commands shall utilize the *Command Completion Event TRB* to report completions.

## 4.6.1.1 Stopping the Command Ring

System software may stop the execution of commands on the Command Ring by writing a '1' to the Command Stop (CS) bit of the Command Ring Control register. Writing a '1' to the CS bit shall stop the xHC from fetching additional CDs after the currently executing command completes, "stopping" the Command Ring. After the Command Ring has been successfully stopped, a Command Completion Event shall be generated with the Completion Code set to Command Ring Stopped and the Command TRB Pointer set to the current value of the Command Ring Dequeue Pointer.

While the Command Ring is stopped, ownership of all Command Descriptors on the ring is passed to software, which may remove, add, or rearrange Command Descriptors. Software restarts command execution by writing the *Host Controller Doorbell* register with the *DB Reason* field set to *Host Controller Command*. If the *Command Ring Pointer* field of the *Command Ring Control Register* (CRCR) was written while the ring is stopped the xHC shall restart Command Ring execution at the new value defined by the CRCR write, otherwise Command Ring execution shall restart at the current Dequeue Pointer value, i.e. the TRB following the last command executed (or aborted). Software may modify the value of the Command Ring Dequeue Pointer prior to restarting it by writing a new value to the *Command Ring Pointer* field of the *Command Ring Control* register.

### 4.6.1.2 Aborting a Command

System software may abort the execution of the current command by writing a '1' to the *Command Abort* (CA) bit of the *Command Ring Control* register. Aborting a command on the Command Ring shall perform the following operations:

- If a command is currently executing:
  - A Command Completion Event shall be generated for the aborted command with its Completion Code set to Command Aborted.
- Advance the Command Ring Dequeue Pointer to point to the next Command TRB.
- Generate a Command Completion Event with the Completion Code set to Command Ring Stopped and the Command TRB Pointer set to the current value of the Command Ring Dequeue Pointer.

Software may follow the method described in section 4.6.1.1 to restart the "stopped" Command Ring.

Note: If the xHC detects the assertion of an abort request between the execution of two commands or after the last command, a *Command Completion Event* with the *Completion Code* set to *Command Aborted* may not be found on the Event Ring after an abort operation.



### IMPLEMENTATION NOTE

#### **Aborting Commands**

Typically when software asserts the *Command Abort* (CA) flag, the Command Ring will normally stop after the completion of a command, i.e. *Completion Code* is not equal to *Command Aborted* in the last Event Ring *Command Completion Event TRB*. Only if a command is "blocked" will it be aborted.

An example of a command that may hang is the *Address Device Command*, because waiting for a SET ADDRESS request to be acknowledged by a USB device is outside of the xHC's ability to control.

An xHC implementation should "checkpoint" the state associated with a command before a command is initiated. If the CA flag is set before the command is complete (e.g. its Command Completion Event TRB is posted to the Event Ring), then the command's previous state should be restored by the xHC using the checkpoint information and its Completion Code shall be set to Command Aborted.

Software should time the completion of all xHCl commands, including the Command Abort operation, i.e. the delay between the negation of *CRR* ('0') and the assertion of CA ('1'). If software doesn't see *CRR* negated in a timely manner (e.g. longer than 5 seconds), then it should assume that the there are larger problems with the xHC and assert *HCRST*.

## 4.6.2 No Op

The *No Op* command can be issued by software to exercise the TRB Ring mechanism of the xHC without affecting any xHC or USB Device state, or to report the current value of the Command Ring Dequeue Pointer.

Note: A *No Op Command* may be inserted on the Command Ring by software to modify the alignment memory boundaries of Command TDs.

The format of the No Op Command TRB is defined in section 6.4.3.1.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

To issue a *No Op Command*, system software shall perform the following operations:

- Insert a No Op Command TRB on the Command Ring and initialize the following fields:
  - TRB Type = No Op Command (refer to Table 131).
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag. Refer to section 4.9.2 for a discussion of the Cycle bit and PCS flag.
- Write the Host Controller Doorbell with DB Target = Host Controller Command.

When a *No Op Command* is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event on the Event Ring and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the No Op Command TRB.
  - Completion Code = Success (refer to Table 130).
  - Clear all other fields of the event TRB to '0'.

Cycle bit = Event Ring's PCS flag.

#### 4.6.3 Enable Slot

The *Enable Slot Command* is issued by software to obtain an available Device Slot and to transition a Device Slot from the *Disabled* to the *Enabled* state. Refer to section 3.3.2 for a high level description of the *Enable Slot Command* and it's usage.

When an *Enable Slot Command* is processed by the xHC, it will look for an available Device Slot. If a slot is available, the *ID* of a selected slot will be returned in the *Slot ID* field of a successful *Command Completion Event* on the Event Ring. If a Device Slot is not available, the *Slot ID* field shall be cleared to '0' and a *No Slots Available Error* shall be returned in the *Command Completion Event*.

Upon the successful completion of an *Enable Slot Command*, system software shall use the *Slot ID* to link a *Device Context* data structure to the slot by writing a pointer to the *Device Context* in the *Device Context* Base Address Array[Slot ID] location. Undefined operation may occur if the *Context Base Address Array* entry is not updated prior to issuing a Command for the slot, or ringing the Default Control Endpoint (0) doorbell.

To ensure proper operation of the xHC, system software shall provide "valid" *Input Control Context*, *Slot Context* and *Endpoint Context* data structures in the *Input Context* data structure.

The requirements of a valid Slot Context data structure are defined in section 6.2.2.1.

The requirements of a valid *Endpoint Context* data structure are defined in section 6.2.3.1.

The format of the *Enable Slot Command TRB* is defined in section 6.4.3.2.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

Sections 6.2.2.1 and 6.2.3.1 also define the *Completion Code* values that will be found in the *Command Completion Event* if an invalid context is detected.

To issue an *Enable Slot Command*, system software shall perform the following operations:

- Insert an Enable Slot Command TRB on the Command Ring and initialize the following fields:
  - TRB Type = Enable Slot command (refer to Table 131).
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with *DB Target = Host Controller Command*.

When an *Enable Slot Command* is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event on the Event Ring and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Enable Slot Command TRB.
  - Determine if a Device Slot is available.
  - If a Device Slot is available:
    - Slot ID = ID of the selected Device Slot.
    - Completion Code = Success (refer to Table 130).
  - else // Device Slot is not available
    - Slot ID = '0'.
    - Completion Code = No Slots Available.
  - Clear all other fields of the event TRB to '0'.
  - Cycle bit = Event Ring's PCS flag.

The algorithm for Device Slot ID selection is xHC implementation dependent.

Note: If this command is aborted (i.e. *Completion Code = Command Aborted*) the *Slot ID* field should be considered by software to be invalid (e.g. no slot was allocated).

### 4.6.4 Disable Slot

The *Disable Slot Command* is issued by software to force a Device Slot to the *Disabled* state. A typical use would be to free a Device Slot when a USB device is disconnected.

When a Disable Slot Command is processed by the xHC it shall:

- Disable the Doorbell register for the slot
- Free any bandwidth allocated to the periodic endpoints of the device
- Terminate any slot related USB activity (e.g. packet transfers)
- Free any internal resources associated with the slot
- Internally flag the slot as "available" for subsequent reassignment by an *Enable Slot Command*. i.e. the *Device Context Base Address Array* entry for the slot is no longer considered valid by the xHC and software can free the *Device Context*, *Transfer Ring*, *Stream Context Array*, etc. data structures associated with the slot.

A Command Completion Event is always returned for a Disable Slot Command.

The format of the Disable Slot Command TRB is defined in section 6.4.3.3.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

Note: Before software issues a *Disable Slot Command* the following conditions shall be true, otherwise undefined behavior may occur:

- Any active endpoints associated with the slot shall be in the *Stopped* state or Idle in the *Running* state, and any outstanding Transfer Events shall have been received.
- Any commands targeted at the slot that is being disabled shall be complete, i.e. any outstanding Command Completion Events for the slot have been received.

To issue a *Disable Slot Command*, system software shall perform the following operations:

- Insert a Disable Slot Command on the Command Ring and initialize the following fields:
  - TRB Type = Disable Slot Command (refer to Table 131).
  - Slot ID = ID of the Device Slot to be disabled.
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with *DB Target = Host Controller Command*.

When a Disable Slot Command is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event on the Event Ring and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Disable Slot Command TRB.
  - Slot ID = The value of the command's Slot ID.
  - If the Device Slot identified by the Slot ID has been previously enabled by an Enable Slot Command:
    - Any xHC resources assigned to the Device Slot are freed and the Device Slot is made available for reassignment.
    - The Slot State of the associated Slot Context is set to Disabled.
    - Completion Code = Success (refer to Table 130).

- else // The slot has not been enabled by an Enable Slot Command
  - Completion Code = Slot Not Enabled Error.
- Clear all other fields of the event TRB to '0'.
- Cycle bit = Event Ring's PCS flag.

Note: Any pending events not already posted to an Event Ring may be aborted when this command is executed.

## 4.6.5 Address Device

The Address Device Command is issued by software to transition a Device Slot from the Default to the Default state or to the Addressed state, depending on the state of the Block Set Address Request (BSR) flag.

When an *Address Device Command* is processed by the xHC it shall enable the device's Default Control Endpoint, select an address for the USB device, and issue a USB SET\_ADDRESS request to the USB Device. The SET\_ADDRESS request for a USB2 device shall be issued to Address '0'. The SET ADDRESS request for a USB3 device shall be issued using the *Route String*.

Upon successful completion of an *Address Device Command*, the Default Control Endpoint will be added to the xHCs' endpoint scheduling list, the Default Control Endpoint 0 Context Doorbell shall be enabled, and TRBs can be posted to its endpoint Transfer Ring.

A USB Transaction Error shall be generated if an error is detected on the USB SET\_ADDRESS request and the Device Slot shall not transition to the Addressed state.

Once a successful *Address Device Command* has completed, system software can issue USB GET\_DESCRIPTOR requests through the Default Control Endpoint to retrieve the USB Device, Configuration, etc. descriptors from the USB device. Using the information in these descriptors system software may determine which Class Driver(s) to load for the USB device, and hand off the device.

Note: A USB SET\_ADDRESS request does not include a data stage, so the default Max Packet Size is sufficient to issue the request. However subsequent USB device requests require that the xHC use the Max Packet Size defined by the device. The first request that system software should issue to a USB Device is a GET\_DESCRIPTOR request with the wLength set to 8, to retrieve is the USB Device Descriptor. The last byte of the returned partial Device Descriptor (bMaxPacketSize0) identifies the maximum packet size of the Default Control Endpoint. This value shall be used by system software to update the Max Packet Size field in the Control Endpoint 0 Context.

Note: If the Block Set Address Request (BSR) flag is '0' in the Address Device Command TRB, then the xHC shall select a USB Device Address and issue a SET\_ADDRESS request to a USB device as part of an Address Device Command. If the Block Set Address Request (BSR) flag is '1' then the xHC shall not issue a SET\_ADDRESS request to a USB device as part of an Address Device Command. In either case, all other operations described in this section for the Address Device Command are performed. The BSR flag may be used by software to provide compatibility with legacy USB devices which require their Device Descriptor to be read before receiving a SET ADDRESS request.

Note: If the xHC detects a SET\_ADDRESS request on the Default Control Endpoint Transfer Ring, it shall generate a *TRB Error* Completion Status for the TD. The xHC shall never forward a SET ADDRESS request on a Default Control Endpoint Transfer Ring to a USB device.

The format of the Address Device Command TRB is defined in section 6.4.3.4.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

The Address Device Command utilizes the Address Device Command TRB data structure defined in section 6.4.3.4, which points to an *Input Context* data structure defined in section 6.2.5.

The Add Context flags A0 and A1 of the Input Control Context data structure (in the Input Context) shall be set to '1', and all remaining Add Context and Drop Context flags shall all be cleared to '0'.

System software shall initialize *Slot Context* and *Endpoint Context* 0 entries of the *Input Context*. All other *Endpoint Context*s in the *Input Context* shall be ignored by the xHC during the execution of this command.

To issue an Address Device Command, system software shall perform the following operations:

- Ensure that the *Device Context Base Address Array* entry points to a properly sized and initialized *Device Context* data structure for the device.
- Allocate and initialize an *Input Context* data structure for the command.
  - The Add Context flags for the Slot Context and the Endpoint 0 Context shall be set to '1'. All fields of the Input Context Slot Context data structure shall define valid values, except for the Slot State and USB Device Address fields which shall be cleared to '0'. The Endpoint 0 Context data structure in the Input Context shall define valid values for the TR Dequeue Pointer, EP Type, Error Count (CErr), and Max Packet Size fields. The MaxPStreams, Max Burst Size, and EP State values shall be cleared to '0'.
- Insert an Address Device Command on the Command Ring and initialize the following fields:
  - TRB Type = Address Device command (refer to Table 131).
  - Slot ID = ID of the target Device Slot.
  - Input Context Pointer = The base address of the Input Context data structure.
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with *DB Target* = Host Controller Command.

Note: A Slot or Endpoint Context contained in the *Input Context* is referred to as an *Input* Slot or Endpoint Context. And a Slot or Endpoint Context contained in the *Device Context* data structure pointed to by the *Device Context Base Address Array* is referred to as an *Output* Slot or Endpoint Context and the Device Context itself is referred to as the *Output Device Context*.

When an Address Device Command is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event on the Event Ring and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Address Device Command TRB.
  - Slot ID = The value of the command's Slot ID.
  - If the Device Slot identified by the command's *Slot ID* field has been previously enabled by an *Enable Slot Command*:
    - Retrieve the pointer to the Output *Device Context* of the selected Device Slot.
    - If the Block Set Address Request (BSR) flag = '1'
      - If the slot is in the Enabled state:
        - · Copy all fields of the Input Slot Context to the Output Slot Context.
        - Copy all fields of the Input Endpoint 0 Context to the Output Endpoint 0 Context.
        - Set the Endpoint State (EP State) field in the Output Endpoint 0 Context to Running.
        - Set the Slot State in the Output Slot Context to Default.
        - Set the USB Device Address field in the Output Slot Context to '0'.
        - Completion Code = Success (refer to Table 130).
      - else // The slot is not in the Enabled state:
        - Completion Code = Context State Error.
    - else // BSR = '0'

- If the slot is in the Enabled or Default state:
  - Select a Device Address for the target USB device.
  - Construct a SET ADDRESS request to be sent the device
    - bmRequestType = 0.
    - wValue = Selected Device Address.
    - wIndex = 0.
    - wLength = 0.
  - Retrieve the Route String from the Input Slot Context.
  - Issue a SET\_ADDRESS request to the target USB device.
  - · If the SET ADDRESS request is successful:
    - Copy all fields of the Input Slot Context to the Output Slot Context.
    - Copy all fields of the Input Endpoint 0 Context to the Output Endpoint 0 Context.
    - Set the *Endpoint State* (EP State) field in the Output Endpoint 0 Context to *Running*.
    - Set the Slot State in the Output Slot Context to Addressed.
    - Set the *USB Device Address* field in the Output Slot Context to the address selected for the USB device by the xHC.
    - Completion Code = Success (refer to Table 130).
  - else // SET\_ADDRESS request is not successful
    - Completion Code = USB Transaction Error.
- else // The slot is not in the Enabled or Default state:
  - Completion Code = Context State Error.
- else // The slot has not been enabled by an Enable Slot Command
  - Completion Code = Slot Not Enabled Error.
- Clear all other fields of the event TRB to '0'.
- Cycle bit = Event Ring's PCS flag.
- Note: The xHC should check that all referenced contexts are valid before executing the command. If an invalid context is detected, the state of the Output *Device Context* shall not change and the a *Command Completion Event* shall be generated with the *Completion Code* set to *Parameter Error*.
- Note: The Slot Context (*Add Context* flag 0 (A0)) and the Default Endpoint Context (*Add Context* flag 1 (A1)) shall be valid in the Input Context referenced by the *Address Device Command*. All other Endpoint Contexts (*A2* to *A31*) in the Input Context shall be ignored by the xHC.
- Note: If the SET\_ADDRESS request was unsuccessful, system software may issue a *Disable Slot Command* for the slot or reset the device and attempt the *Address Device Command* again. An unsuccessful *Address Device Command* shall leave the Device Slot in the *Default* state.
- Note: If an Address Device Command is received and all available USB Device Addresses have been assigned for the BI that the device is associated with, then a Command Completion Event shall be generated with the Completion Code set to Resource Error.
- Note: Software shall be responsible for timing the SetAddress() "recovery interval" required by USB and aborting the command on a timeout. Refer to section 9.2.6.3 in the <u>USB2</u> spec.
- Note: If BSR = '0' and this command is aborted (i.e. Completion Code = Command Aborted), software should assume that the USB device is in an unknown state (e.g. the USB device may or may not be in the Address state) and take the appropriate action to recover it to a known state, otherwise undefined behavior may occur.

Note: A *USB Transaction Error* Completion Code for an *Address Device Command* may be due to a Stall response from a device. Software should issue a *Disable Slot Command* for the Device Slot then an *Enable Slot Command* to recover from this error. Refer to section 4.11.2.2 Implementation note.

Note: All endpoints shall be in the **Stopped** state or if in the **Running** state, shall be "idle" (e.g. no USB Transactions are in progress, the Transfer Ring is empty, and software has processed all outstanding events for the Transfer Ring) when this command is executed. If this condition is not met undefined behavior may occur.

Note: If an *Address Device Command* fails with USB Transaction Error and the target device is behind a TT, software shall issue a ClearFeature(CLEAR TT BUFFER) request to TT in the HS hub.

Refer to section 6.2.1 for the definition of a *Device Context* data structure and its access constraints.

The requirements of a "valid" Slot Context data structure are defined in section 6.2.2.1.

The requirements of a "valid" Endpoint Context data structure are defined in section 6.2.3.1.

## 4.6.6 Configure Endpoint

The Configure Endpoint Command is issued by software to enable, disable, or reconfigure endpoints associated with a target configuration.

The format of the Configure Endpoint Command TRB is defined in section 6.4.3.5.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

This command is issued by software under the following circumstances:

- Configuring a device. To set a configuration in a device, software shall issue a Configure Endpoint Command to the xHC in conjunction with issuing USB SET\_CONFIGURATION request to the device. This command shall be used to enable the set of Device Slot endpoints selected by the target configuration, and transition a Device Slot from the Addressed to the Configured state. Undefined behavior may occur if TDs are posted for endpoints enabled by this command and the SET\_CONFIGURATION request associated with this command is not successfully completed by the USB device.
- Deconfiguring a device. To deconfigure a device, software shall issue a Configure Endpoint Command to the xHC in conjunction with "deconfiguring" the device. A USB device is "deconfigured" by issuing a SET\_CONFIGURATION request to a USB device with configuration '0' selected. Software shall issue a Configure Endpoint Command with Deconfigure (DC) = '1' to inform the xHC that a SET\_CONFIGURATION request with a configuration value of zero shall be sent to the device. This command shall be used to disable all enabled endpoints (except for the Default Control Endpoint) of a Device Slot, and transition the Device Slot from the Configured to the Addressed state. Undefined USB device behavior may occur if the SET\_CONFIGURATION request associated with this command is not successfully completed.

Note: Setting the *Deconfigure* (DC) flag to '1' in the *Configure Endpoint Command TRB* is equivalent to setting Input Context *Drop Context* flags 2-31 to '1' and *Add Context* 2-31 flags to '0'. If the *DC* flag = '1', the *Input Context Pointer* field shall be ignored by the xHC and the Output Slot Context *Context Entries* field shall be set to '1'.

Note: If the device only has a Default Control Endpoint, then a *Configure Endpoint Command* is *not* necessary prior to issuing a SET\_CONFIGURATION "deconfigure" request to a device.

Setting an Alternate Interface on a device. To set an Alternate Interface on a device, software shall
issue a Configure Endpoint Command to the xHC in conjunction with issuing USB SET\_INTERFACE
request to the device. This command shall be used to disable, enable, or reconfigure a selected set of
endpoints determined by the target Alternate Interface. Undefined behavior may occur if the
SET\_INTERFACE request associated with this command is not successfully completed.

Note: A USB device presents one or more Configuration options to system software. System software selects a specific configuration with a USB SET\_CONFIGURATION request. Also, each Interface defined by a Configuration may optionally present multiple Alternate Interface settings. System software selects a specific Alternate Interface setting with a USB SET\_INTERFACE request. The result of the USB SET\_CONFIGURATION and SET\_INTERFACE requests allow system software to enable a selected set endpoints on a USB device. The specific endpoints enabled by a Configuration or Alternate Interface setting depend on the respective descriptors reported by the device. The xHC does *not* maintain information about the relationships between the Configuration and Alternate Interface options presented by a USB device and the endpoints enabled by a specific configuration option. System software shall use the *Add Context* and *Drop Context* flags of the *Configure Endpoint Command* to explicitly identify to the xHC the endpoints of a Device Slot that shall be enabled due to the selected USB device Configuration and Alternate Interface settings.

Note: Slot or Endpoint Contexts are found in Device and Input Contexts. A Slot or Endpoint Context contained in the *Input Context* is referred to as an *Input* Slot or Endpoint Context, and a Slot or Endpoint Context contained in the *Device Context* data structure is referred to as an *Output* Slot or Endpoint Context.

The Add Context flag A1 and Drop Context flags D0 and D1 of the Input Control Context (in the Input Context) shall be cleared to '0'. Endpoint 0 Context does not apply to the Configure Endpoint Command and shall be ignored by the xHC. A0 shall be set to '1' and refer to section 6.2.2.2 for the Slot Context fields used by the Configure Endpoint Command. The state of the remaining Add Context and Drop Context flags depend on the specific endpoints affected by the command. System software shall initialize the Endpoint Contexts of the Input Context referenced by Add Context flags. All Endpoint Context data structures not referenced by an Add Context flag shall be ignored by the xHC. Note that Endpoint Context flags referenced only by a Drop Context flag does not need to be initialized. Refer to section 6.2.3.2 for the Endpoint Context fields used by the Configure Endpoint Command.

Note: An endpoint shall be in the *Stopped* state or if in the *Running* state shall be "idle" (e.g. no USB Transactions are in progress, the Transfer Ring is empty, and software has processed all outstanding events for the Transfer Ring) if its *Drop Context* flag is set. If this condition is not met undefined behavior may occur.

The following rules apply to processing a Configure Endpoint Command:

- The xHC resources assigned to a Device Slot are not modified until after all *Drop Context* and *Add Context* flags are evaluated.
- The Slot State field of a Device Slot Context is not modified until after all Drop Context and Add Context flags are evaluated.
- The xHC maintains a global Resources Available variable, which is initialized to indicate all xHC resources are available. A Resource is an xHC implementation defined metric, which refers to the internal xHC data structures, buffer space, or other implementation specific resources required to support an endpoint type.
- For each USB bus instance, a Bandwidth Available variable is maintained, which initialized to the
  respective maximum available value. Bandwidth is a commodity allocated by the host controller.
  Refer to section 4.14.2 (Reserved Bandwidth) for more information on how bandwidth requirements
  are calculated for an endpoint.
- Two temporary variables are maintained by the xHC when evaluating the *Configure Endpoint Command*: **Resource Required** and **Bandwidth Required**. Both variables are initialized to '0'.
  - The Resource Required variable identifies the "sum" of xHC resources required to support all endpoints affected by a Configure Endpoint Command. Note that the "units" of xHC resource measurement is an implementation specific value.
  - The Bandwidth Required variable identifies the "sum" of USB bandwidth necessary to support all endpoints affected by a Configure Endpoint Command.

- The Drop Context flags are evaluated before the Add Context flags.
- For each endpoint indicated by a Drop Context flag = '1':
  - If the Output Endpoint Context is not in the *Disabled* state:
    - The endpoint related resources are subtracted from the Resource Required variable.
    - If the endpoint is periodic, then the bandwidth assigned to the endpoint is subtracted from the Bandwidth Required variable.
  - else // Output Endpoint Context is in the Disabled state
    - Do nothing
- For each Input Endpoint Context indicated by an Add Context flag = '1':
  - The resources required to support the endpoint described by the Input Endpoint Context shall be added to the *Resource Required* variable.
  - If the endpoint described by the Input Endpoint Context is periodic, then the bandwidth required to support the endpoint shall be added to the *Bandwidth Required* variable.
- If the Drop Context flag is set for an endpoint and the Output Endpoint Context is in the Disabled state, the Drop Context flag shall be ignored and no resource or bandwidth evaluation shall be performed for the endpoint.
- After all Drop Context and Add Context flags are evaluated the xHC determines whether the command was successful:
  - The Resources Required variable is compared to the Resources Available variable, if the result indicates an oversubscription of resources by the command (i.e. Resources Available Resources Required is less than 0), then the command shall be unsuccessful and a Resource Error Completion Code shall be returned in the Command Completion Event. Refer to section 4.14.1.1 for more information on xHC resources.
  - The Bandwidth Required variable is compared to the Bandwidth Available variable, if the result indicates an oversubscription of bandwidth by the command (i.e. Bandwidth Available Bandwidth Required is less than 0), then the command shall be unsuccessful and a Bandwidth Error Completion Code shall be returned in the Command Completion Event.
  - If the Resource and Bandwidth requirements of the command can be met, then the command is successful and a Success Completion Code shall be returned in the Command Completion Event.
- · If the command is unsuccessful:
  - Current xHC resource allocations shall be unchanged for the endpoint.
  - Current xHC bandwidth allocations shall be unchanged for the endpoint.
  - The Output Slot Context Slot State field shall be unchanged for the device.
  - The Output Endpoint Contexts referenced by the command in the Device Context shall be unchanged.
  - The Command Completion Event shall indicate the appropriate error Completion Code.

xHC behavior is undefined if the *Drop Context* flag is '0', the *Add Context* flag is '1', and the Output Endpoint Context is not in the *Disabled* state (i.e. software is trying to add an endpoint without dropping its current resources).

- If the command is successful:
  - The Resources Available variable shall be updated to reflect the new resource allocation.
  - The Bandwidth Available variable shall be updated to reflect the adjusted bandwidth allocation.
  - For each endpoint:
    - If the Drop Context flag is '0' and the Add Context flag is '0', the xHC shall:

- · Do nothing.
- The respective Input Endpoint Context is ignored by the xHC.
- If the *Drop Context* flag is '1' and the *Add Context* flag is '0', the xHC shall:
  - Drop the endpoint from its pipe scheduling list if it is scheduled.
  - Set the Endpoint State (EP State) field of the Output Endpoint Context to Disabled.
  - The Input Endpoint Context data structure is ignored by the xHC.
- If the Drop Context flag is '0' and the Add Context flag is '1', the xHC shall:
  - Add the endpoint to its pipe scheduling list.
  - All fields of the Input Endpoint Context data structure in the *Configure Endpoint Context* are copied to the Output Endpoint Context fields in the *Device Context*.

Note that when the Input Endpoint Context is copied to the Output Endpoint Context, the ownership of a Stream Context Array pointed to by the Input *TR Dequeue Pointer* is passed from software to the xHC.

- The Endpoint State (EP State) field of the Output Endpoint Context is set to Running.
- Enable the associated Device Context Doorbell.
- If the Drop Context flag is '1' and the Add Context flag is '1', the xHC shall:
  - Release the current Resources and Bandwidth allocated to the endpoint and assign the new Resources and Bandwidth requested for the endpoint.
  - All fields of the Input Endpoint Context data structure in the *Configure Endpoint Context* are copied to the Output Endpoint Context fields in the *Device Context*.

Note that when the Input Endpoint Context is copied to the Output Endpoint Context, the ownership of a Stream Context Array pointed to by the Input *TR Dequeue Pointer* field is passed from software to the xHC. Software shall not deallocate any Stream Context Array data structures while they are owned by the xHC. It is software's decision whether to set the Input *TR Dequeue Pointer* equal to the Output *TR Dequeue Pointer*, thus reusing the currently allocated Stream Contexts/Transfer Rings, or allocating new data structures and changing the Input *TR Dequeue Pointer* value. If new data structures are allocated, software shall be responsible for recovering the old data structures after the command completes.

- Set the Endpoint State (EP State) field of the Output Endpoint Context to Running.
- If the device is "deconfigured" by this command (i.e. all Output Endpoint Contexts (DCI 2-31) are in the *Disabled* state), the Output Slot Context *Slot State* field shall be set to the *Addressed* state by the xHC.
- If any Output Endpoint Context (2 through 31) is not in the *Disabled* state, the Output Slot Context *Slot State* field shall be set to the *Configured* state by the xHC.
- The Command Completion Event Completion Code shall indicate Success.

When this command is used to "Set an Alternate Interface on a device", software shall set the *Drop Context* and *Add Context* flags as follows:

- If an endpoint is not modified by the Alternate Interface setting, then software shall set the *Drop Context* and *Add Context* flags to '0'.
- If an endpoint previously disabled, is enabled by the Alternate Interface setting, then software shall set the *Drop Context* flag to '0' and *Add Context* flag to '1', and initialize the Input Endpoint Context.
- If an endpoint previously enabled, is disabled by the Alternate Interface setting, then software shall set the *Drop Context* flag to '1' and *Add Context* flag to '0'.

• If the parameter of an enabled endpoint are modified by an Alternate Interface setting, the *Drop Context* and *Add Context* flags shall be set to '1'.

When configuring or deconfiguring a device, only after completing a successful Configure Endpoint Command and a successful USB SET\_CONFIGURATION request may software schedule data transfers through a newly enabled endpoint or Stream Transfer Ring of the Device Slot.

When setting an Alternate Interface on a device, only after completing a successful *Configure Endpoint Command* and a successful USB SET\_INTERFACE request may software schedule data transfers through a newly enabled endpoint or Stream Transfer Ring of the Device Slot.

When the command is complete, a *Command Completion Event* is posted to the *Event Ring* indicating the success or failure of the command.

If the *Slot State* is *Disabled* when a *Configure Endpoint Command* is received, the xHC shall generate a *Slot Not Enabled Error* on the Event Ring.

The xHC shall reject a *Configure Endpoint Command* with *Bandwidth Error* if it determines that the bandwidth required by the configuration is not available.

The xHC shall reject a *Configure Endpoint Command* with *Resource Error* if it determines that it does not have enough internal resources (buffer space, etc.) available to service all the endpoints defined in the configuration.

If the configuration defines periodic endpoints, system software may optionally issue a *Negotiate Bandwidth Command* to cause the xHC to renegotiate bandwidth with other devices. Refer to section 4.16.1 for more information on bandwidth negotiation.

Upon successful completion of a *Configure Endpoint Command*, the enabled endpoints will be added to the xHCs' pipe scheduling list, the respective *Device Context Doorbells* shall be enabled, and TRBs can be posted to any enabled endpoint or Stream Transfer Ring.

Refer to section 4.11.4.5 for more information on the Configure Endpoint Command.

The requirements of a "valid" Slot Context data structure are defined in section 6.2.2.2.

The requirements of a "valid" Endpoint Context data structure are defined in section 6.2.3.2.

The requirements of a "valid" Stream Context data structure are defined in section 6.2.2.1.

If the successful completion of the *Configure Endpoint Command* results in endpoints being enabled, then information in the *Input Context* is copied to the *Device Context*. As illustrated in the figure below.



Figure 11: Example Configure Endpoint Command

To issue a Configure Endpoint Command system software shall perform the following operations:

- Allocate and initialize an Input Context data structure for the command.
- Insert a Configure Endpoint Command on the Command Ring and initialize the following fields:
  - TRB Type = Configure Endpoint Command (refer to Table 131).
  - Slot ID = ID of the target Device Slot.
  - Input Context Pointer = The base address of the *Input Context* data structure.Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with DB Target = Host Controller Command.

Note: This example assumes the existence of two global variables: Bandwidth Available, and Resource Available, which identify the amount of the respective parameter available for allocation. And two temporary variables: Bandwidth Required, and Resource Required, which define the amount of the respective parameter required to successfully complete the Configure Endpoint Command. Bandwidth is a commodity allocated by the host controller. Refer to section 4.14.2 for the maximum bus bandwidth may be allocated to periodic endpoints. Resource is an xHC implementation specific parameter which may refer to internal xHC data structure or buffer space.

Note: A *Slot* or *Endpoint Context* contained in the *Input Context* is referred to as an *Input* Slot or Endpoint Context. And a Slot or Endpoint Context contained in the *Device Context* data structure pointed to by the *Device Context Base Address Array* is referred to as an *Output* Slot or Endpoint Context.

When a Configure Endpoint Command is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event on the Event Ring and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Configure Endpoint Command TRB.
  - Slot ID = The value of the command's Slot ID.
  - Initialize the Bandwidth Required variable to 0.
  - Initialize the Resource Required variable to 0.
  - If the Device Slot identified by the Slot ID field has been previously enabled by an Enable Slot Command:
    - Retrieve the Output Device Context of the selected Device Slot.

// Release the resources and bandwidth for the endpoints to be disabled.

- If the Output Device Context Slot State is equal to Configured:
  - If the Deconfigure (DC) flag = '1':
    - For each Endpoint Context not in the Disabled state:
      - Subtract the resources allocated to the endpoint from the Resource Required variable.
      - If the endpoint is periodic:
        - Subtract bandwidth allocated to the endpoint from the *Bandwidth Required* variable.
      - · Set the Output EP State field to Disabled.
    - Set the Slot State in the Output Slot Context to Addressed.
    - Completion Code = Success (refer to Table 130). Note: This value may be overwritten by a later operation.
  - else // DC = '0'

- For each Endpoint Context designated by a Drop Context flag = '1':
  - Subtract the resources allocated to the endpoint from the Resource Required variable.
  - If the endpoint is periodic:
    - Subtract bandwidth allocated to the endpoint from the *Bandwidth Required* variable.
- Completion Code = Success (refer to Table 130). Note: This value may be overwritten by a later operation.

// Calculate the resource and bandwidth requirements for the endpoints to be enabled.

- If the Output Device Context Slot State is equal to Addressed or Configured and DC = '0':
  - If all Input Endpoint Contexts identified by Add Context flag fields = '1' are valid:
    - For each Endpoint Context designated by an Add Context flag = '1':
      - If the xHC resources required by the enabled endpoints are available:
        - Add the resources allocated to the endpoint to the Resource Required variable.
      - If the endpoint is periodic:
        - Evaluate the bandwidth requirements define by the Endpoint Context.
        - Add bandwidth allocated to the endpoint from the Bandwidth Required variable.
      - If the Resource Required is less than or equal to the Resource Available:
        - If the Bandwidth Required is less than or equal to the Bandwidth Available:

// The resource and bandwidth allocations will allow a successful completion, so update Endpoint Context(s).

- Subtract the Bandwidth Required from the Bandwidth Available.
- For each Endpoint Context designated by a Drop Context flag = '1':
  - Set the EP State field to Disabled<sup>12</sup>.
- For each Endpoint Context designated by a Add Context flag = '1':
  - Copy all fields of the Input Endpoint Context to the Output Endpoint Context.

Note that this action passes ownership of the Transfer Ring or Stream Context Array/Transfer Rings from software to the xHC. If the Output Endpoint Context had previously pointed to a Transfer Ring or a Stream Context Array, software is responsible for performing any garbage collection necessary for recovering them.

- Set the Output EP State field to Running.
- Load the xHC Enqueue and Dequeue Pointers with the value of the *TR* Dequeue Pointer field from the Endpoint Context.
- If all Endpoints are Disabled:
  - Set the Slot State in the Output Slot Context to Addressed.
  - Set the Context Entries field in the Output Slot Context to '1'.
- else // An Endpoint is Enabled

<sup>12.</sup> Note, if both the *Add* and *Drop* flags are set for an Endpoint Context, the xHC is not expected to write out the intermediate Disabled state to the Output Device Context. The only requirement is that the Endpoint Context is correct when the Command Completion Event is generated.

- Set the Slot State in the Output Slot Context to Configured.
- Set the *Context Entries* field in the Output Slot Context to the value of the *Context Entries* field in the Input Slot Context.
- Completion Code = Success (refer to Table 130).
- else<sup>13</sup> // The Bandwidth Required is greater than the Bandwidth Available
  - If the Bandwidth Error is encountered in the primary Bandwidth Domain:
    - Completion Code = Bandwidth Error.
  - else // The Bandwidth Error is encountered in a Secondary Bandwidth Domain, refer to section 4.16.2 for more information on Bandwidth Domains.
    - Completion Code = Secondary Bandwidth Error.
- else // The Resource Required is greater than the Resource Available
  - Completion Code = Resource Error.
- else // Not all Input Endpoint Contexts identified by Add Context flag fields = '1' are valid
  - Completion Code = Parameter Error.
- else // The Output Device Context Slot State is not equal to Addressed or Configured.
  - Completion Code = Context State Error.
- else // The slot has not been enabled by an Enable Slot Command
  - Completion Code = Slot Not Enabled Error.
- Clear all other fields of the event TRB to '0'.
- Cycle bit = Event Ring's PCS flag.

Note: Disabled endpoints have no resources or bandwidth allocated to them, so if the *Drop Context* flag is '1' for a Disabled endpoint it is ignored.

Note: The xHC shall consider an *Endpoint Context* invalid if the DCI of an *Add Context* flag = '1' is greater than the value of *Context Entries*.

Refer to sections 6.2.2

The requirements of a "valid" Slot Context data structure are defined in section 6.2.2.2.

The requirements of a "valid" Endpoint Context data structure are defined in section 6.2.3.2.

The requirements of a "valid" Stream Context data structure are defined in section 6.2.4.1.

### 4.6.7 Evaluate Context

The Evaluate Context Command is issued by software to inform the xHC that specific fields in the Device Context data structures have been modified. There are several cases where parameters associated with a Slot Context or the Default Control Endpoint Context are initially unknown, which shall be updated after the slot has entered the Addressed state. e.g. the Max Packet Size of the control endpoint may be determined only after software reads the Device Descriptor from the device through the control endpoint. The Device Descriptor shall be read to determine whether a device is a hub or not, etc. The Evaluate Context Command allows software to update these fields and others while a Device Slot is in the Default, Addressed or Configured state.

When an *Evaluate Context Command* is processed by the xHC it shall only affect the parameters identified by the respective context. Refer to the *Evaluate Context Command Usage* sub-sections in section 4.5.2 and 6.2.2.3 for more information on the specific context fields that are affected.

The format of the Evaluate Context Command TRB is defined in section 6.4.3.6.

<sup>13.</sup> It is not required that the following checks for Primary and Secondary Bandwidth availability occur in this order. An xHCI implementation may check for Secondary Bandwidth availability first.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

When the command is complete, a *Command Completion Event* is posted to the *Event Ring* indicating the success or failure of the command.

If the Slot State is *Disabled* when an *Evaluate Context Command* is received, the xHC shall generate a *Slot Not Enabled Error* Event on the Event Ring.

Upon successful completion of an *Evaluate Context Command*, the xHC shall begin executing with the updated context parameters.

The Evaluate Context Command utilizes the Input Context data structure defined in section 6.2.5 to define which Contexts are to be evaluated. The state of the Add Context flags depends on the specific endpoints affected by the command. All Drop Context flags of the Input Control Context shall be cleared to '0' (these flags do not apply to the Evaluate Context Command). System software shall initialize Contexts of the Input Context affected by the command. All Contexts not referenced by an Add Context flag in the Input Context are ignored by the xHC.

To issue an Evaluate Context Command, system software shall perform the following operations:

- Allocate and initialize an Input Context data structure for the command.
- Insert an Evaluate Context Command on the Command Ring
  - TRB Type = Evaluate Context Command (refer to Table 131).
  - The Add Context flags shall be initialized to indicate the IDs of the Contexts affected by the command. Refer to sections 6.2.2.3 and 6.2.3.3 for the specific Context fields that shall be evaluated.
  - Set all Drop Context flags to '0'.
  - Slot ID = ID of the target Device Slot.
  - Input Context Pointer = The base address of the Input Context data structure.
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with DB Target = Host Controller Command.

When an *Evaluate Context Command* is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event on the Event Ring.
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Evaluate Context Command TRB.
  - Slot ID = The value of the command's Slot ID.
  - Completion Code = Success (refer to Table 130).
  - If the Device Slot identified by the Slot ID fields has been previously enabled by an Enable Slot Command:
    - Retrieve the Output Device Context of the selected Device Slot.
    - If the Output Slot State is equal to Default, Addressed or Configured:
      - For each Context designated by an Add Context flag = '1':
        - Evaluate the parameter settings defined by the selected Contexts.
        - If the Context parameters are not valid:
          - Completion Code = Parameter Error.
      - If the Max Exit Latency is non-zero:
        - · Calculate the Isoch Scheduling Delay.
        - If the Max Exit Latency + Isoch Scheduling Delay does not allow an Isoch endpoint to

be scheduled:

- Completion Code = Max Exit Latency Too Large Error.
- If Completion Code = Success:
  - For each Endpoint Context designated by a Add Context flag = '1':
    - Update Output Device Context parameters.
- else // The Output Slot State is not equal to Default, Addressed or Configured
  - Completion Code = Context State Error.
- else // The slot has not been enabled by an Enable Slot Command
  - Completion Code = Slot Not Enabled Error.
- Clear all other fields of the event TRB to '0'.
- Cycle bit = Event Ring's PCS flag.

Note: The xHC shall consider an *Endpoint Context* invalid if the DCl of an *Add Context* flag = '1' is greater than the value of *Context Entries*.

Note The Output *Slot/Endpoint Context* parameters shall not be changed if any error is detected by this command.

Note: When an *Evaluate Context Command* modifies the value of *Max Exit Latency*, the xHC shall reposition the PING relative to the Isoch transactions of a running Isoch endpoint without dropping the data of any Isoch TDs.

The requirements of a "valid" Slot Context data structure are defined in section 6.2.2.3.

The requirements of a "valid" Endpoint Context data structure are defined in section 6.2.3.3.

## 4.6.8 Reset Endpoint

The Reset Endpoint Command is issued by software to recover from a halted condition on an endpoint.

The format of the Reset Endpoint Command TRB is defined in section 6.4.3.7.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

When a Transfer Ring or Stream is halted; the associated endpoint is removed from the xHC's Pipe Schedule, the Doorbell Register for that pipe is disabled, the state of the associated Endpoint Context is set to *Halted*, and any subsequent packets received for the endpoint will be silently dropped.

The Reset Endpoint Command defines Slot ID and Endpoint ID fields. The Slot ID and Endpoint ID fields identify the USB device, and the endpoint of that device that is the target of the command.

The xHC shall perform the following operations when Resetting an endpoint:

- If the endpoint is not in the Halted state when an Reset Endpoint Command is executed:
  - The xHC shall reject the command and generate a Command Completion Event with the Completion Code set to Context State Error.
- else
  - If the Transfer State Preserve (TSP) flag is '0':
    - Reset the Data Toggle for USB2 devices or the Sequence Number for USB3 devices.
    - Invalidate any xHC TDs that may be cached, forcing xHC to fetch Transfer TRBs from memory when the pipe transitions from the *Stopped* to *Running* state.
  - else // TSP = '1'
    - The USB2 Data Toggle or the USB3 Sequence Number for the pipe shall be preserved.
    - · The endpoint shall continue execution by retrying the last transaction the next time the

doorbell is rung, if no other commands have been issued to the endpoint.

- Set the Endpoint Context EP State field to Stopped.
- Enable the Doorbell Register for the pipe.
- Generate a Command Completion Event with the Completion Code set to Success.

After the command completes, the Transfer Ring will be reinstated on the xHC's Pipe Schedule the next time its doorbell is rung.

Note: The Reset Endpoint Command maintains the state of an endpoint so that the previously executed packet may be retried, irrespective of the value of the TSP flag. e.g. if the endpoint halted retrying the 3rd 1K packet of a 4KB TRB, a doorbell ring immediately after a Reset Endpoint Command would cause the endpoint to retry the same packet and move the data to/from a 2KB offset within the buffer referenced by the TRB. Clearing the TSP flag to '0' resets the Data Toggle/Sequence Number of the endpoint, however it has no other effect on other state associated with the endpoint,

Note: Prior to restarting the Transfer Ring, software may use the Set TR Dequeue Pointer Command to modify the value of the TR Dequeue Pointer field of the Endpoint Context and clear the endpoint state associated with the previously executed packet. If the Reset Endpoint Command is followed with a Set TR Dequeue Pointer Command, the endpoint shall start execution at the beginning of the TRB referenced by the TR Dequeue Pointer the next time the doorbell is rung.

Note: Software shall execute the following sequence to "reset a pipe", i.e. clear the xHC endpoint halt condition, reset the host-side Data Toggle/Sequence Number, clear a stall on the device, and reset the device-side Data Toggle/Sequence Number. Also, if the device was behind a TT, the TT buffer would also need to be cleared.

- Reset Endpoint Command (TSP = '0').
- If the device was behind a TT and it is a Control or Bulk endpoint:
  - Issue a ClearFeature(CLEAR\_TT\_BUFFER) request to the hub.
- If not a Control endpoint:
  - Issue a ClearFeature(ENDPOINT HALT) request to device.
- Issue a Set TR Dequeue Pointer Command, clear the endpoint state and reference the TRB to start.
- Ring Doorbell to restart the pipe.

The Set TR Dequeue Pointer Command resets the state of the endpoint so that the xHC starts transferring data at the beginning of the TRB referenced by the TR Dequeue Pointer (rather than at the location associated with the previous packet that caused the halt) when the doorbell is rung.

Note: Undefined behavior may occur if this command is executed with TSP = '0' and the associated device endpoint is not successfully reset by system software. E.g. the Data Toggle may not be synchronized between the xHC and a USB2 device (refer to section 8.6 in the <u>USB2</u> spec).

To issue a Reset Endpoint Command system software shall perform the following operations:

- Insert a Reset Endpoint Command TRB on the Command Ring and initialize the following fields:
  - TRB Type = Reset Endpoint Command (refer to Table 131).
  - Transfer State Preserve (TSP) = Desired Transfer State result.
  - Endpoint ID = ID of the target endpoint.
  - Slot ID = ID of the target Device Slot.
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with DB Target = Host Controller Command (DB Stream ID = '0').

When a Reset Endpoint Command is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event on the Event Ring and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Reset Endpoint Command TRB.
  - Slot ID = The value of the command's Slot ID.
  - If the Device Slot identified by the Slot ID has been enabled by an Enable Slot Command:
    - Retrieve the Device Context of the selected Device Slot.
    - If the Slot State is set to Default, Addressed, or Configured:
      - If the Endpoint State (EP State) field is set to Halted:
        - Set the Endpoint State (EP State) field to Stopped.
        - If the Transfer State Preserve (TSP) flag is cleared to '0':
          - Set the USB2 Data Toggle or the USB3 Sequence Number for the pipe to '0'.
        - · Enable the Doorbell register for the endpoint.
        - Completion Code = Success (refer to Table 130).
      - else // The Endpoint State (EP State) field is not set to Halted
        - Completion Code = Context State Error.
    - else // The Slot State is not set to Default, Addressed, or Configured
      - Completion Code = Context State Error.
  - else // The slot has not been enabled by an Enable Slot Command
    - Completion Code = Slot Not Enabled Error
  - Clear all other fields of the event TRB to '0'.
  - Cycle bit = Event Ring's PCS flag.
- Note: The xHC resources and bandwidth associated with a reset endpoint are not released by the *Reset Endpoint Command*.
- Note: After the successful completion of a *Reset Endpoint Command* with TSP = '0', system software may issue a CLEAR\_FEATURE(ENDPOINT\_HALT) request to the USB device to reset the halt condition on the endpoint of the device.
- Note: Software shall be responsible for timing the Reset "recovery interval" required by USB.
- Note: After a Reset Endpoint Command is executed for a control endpoint, software shall execute a Set TR Dequeue Pointer Command to ensure that the endpoint's Dequeue Pointer references a Setup TD.
- Note: Software is responsible for cleaning up any partially completed transfers after issuing a *Reset Endpoint Command*, e.g. after this command completes, software shall update the associated Transfer Ring to ensure that any endpoint specific requirements are met (e.g. as identified in the previous note), before ringing the endpoint's doorbell.

### 4.6.8.1 **Soft Retry**

A *Soft Retry* may effectively be used to recover from a *USB Transaction Error* that was due to a temporary error condition (e.g. electrical interference caused by a cell phone transmitting too close to a USB cable). Often the delay introduced between software detecting the error and attempting a Soft Retry is enough to let the temporary condition clear and allow a successful transfer.

Section 4.10.2.3 describes how the xHC shall halt an endpoint with a *USB Transaction Error* after *CErr* retries have been performed. The USB device is not aware that the xHC has halted the endpoint, and will be waiting for another retry, so a *Soft Retry* may be used to perform additional retries and recover from an error which has caused the xHC to halt an endpoint.

Software performs a *Soft Retry* with the following operations:

- 1) Issue a Reset Endpoint Command with the TSP flag set to '1'. This causes the endpoint to advance from the Halted to the Stopped state, but does not change the state of the Data Toggle or Sequence Number, and allows the xHC to continue the retry process another CErr times.
- 2) Ring the doorbell for the endpoint to initiate up to another *CErr* retries.

To support *Soft Retry*, the state of a partially completed TRB transfer (e.g. if 1K of a 4K TRB has been moved) shall be maintained by a *Reset Endpoint Command* if *TSP* = '1'.

Note: Soft Retry attempts shall not be performed on Isoch endpoints. Any attempt to do so may result in undefined behavior.

Note: Soft Retry attempts shall not be performed on Interrupt endpoints if the device is behind a TT in a HS Hub (i.e. TT Hub Slot ID > '0'). Any attempt to do so may result in undefined behavior.

Note: Recovery of lost data on an Interrupt endpoint may be handled by class specific mechanism.

Note: Software shall limit the number of unsuccessful Soft Retry attempts to prevent an infinite loop.

## 4.6.9 Stop Endpoint

The *Stop Endpoint Command* is issued by software to stop the xHC execution of the TDs on an endpoint. An endpoint may be stopped by software so that it can temporarily take ownership of Transfer Ring TDs that had previously been passed to the xHC, or to stop USB activity prior to powering down the xHC. While the endpoint is stopped, software may add, delete, or otherwise rearrange TDs on an associated Transfer Ring. e.g. this command allows software to insert "high-priority" TDs at the Dequeue Pointer so they will be executed immediately when the ring is restarted, or to "abort" one or more TDs by removing them from the ring.

The *Stop Endpoint Command* is expected to stop endpoint activity as soon as possible, which may mean that it stops in the middle of a TRB. When the endpoint stops, it saves the value of the *TR Dequeue Pointer* and DCS fields (and possibly other "Opaque" state) in the Endpoint/Stream Context so that it can pick up where it left off the next time its doorbell is rung, e.g. if the endpoint stopped after moving the first 1KB of data in a 4KB TRB, then transfer related state maintained by the xHC will allow it to transfer the remaining 3KB of data when the doorbell is rung. If a *Set TR Dequeue Pointer Command* is issued while an endpoint is in the Stopped state, the transfer related state of the endpoint will be dumped when the Output Endpoint/ Stream Context *TR Dequeue Pointer* and *DCS* fields are overwritten. The next time the doorbell is rung, the endpoint shall start execution at the beginning of the TRB referenced by the *TR Dequeue Pointer*.

Note: If the *TR Dequeue Pointer* references an *Event Data TRB* when a TD is stopped, the xHC shall execute it before generating the *Command Completion Event*, by generating an *Event Data Transfer Event* if the *IOC* flag was set and advancing to the next TRB.

When the command is executed, the xHC writes the final value of the endpoint's Dequeue Pointer to the *TR Dequeue Pointer* field and CCS flag to the *DCS* field of the Output Endpoint Context or Stream Context associated with the stopped Transfer Ring.

The format of the Stop Endpoint Command TRB is defined in section 6.4.3.8.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

Depending on the timing of the execution of the *Stop Endpoint* command relative to the execution of the TDs on the ring, one of two of scenarios may result:

- If the command is executed between TDs, then the only event generated will be a *Success Command Completion Event* for the command.
- If a TD is in progress for the pipe when the command is executed, then a *Transfer Event TRB* with its *Completion Code* set to *Stopped* shall be forced for the interrupted TRB, irrespective of whether its *IOC* or *ISP* flags are set. This *Transfer Event TRB* will precede the *Command Completion Event TRB* for the command, and is referred to as the **Stopped Transfer Event**.

While an endpoint is stopped, any USB packets received for it shall be silently dropped by the xHC.

Note that when an endpoint is stopped, the xHC maintains the state necessary to restart the last active Transfer Ring where it left off, however software may not want to do this. The options are discussed below:

- 1) Temporarily Stop Transfer Ring Activity If the intent of software in issuing the *Stop Endpoint Command* was just to temporarily stop activity on the Transfer Ring, then software may restart the stopped ring where it left off by simply ringing its doorbell.
- 2) Aborting a Transfer If, because of a timeout or other reason, software issued the *Stop Endpoint Command* to abort the current TD. Then the *Set TR Dequeue Pointer Command* may be used to force the xHC to dump any internal state that it has for the ring and restart activity at the new *Transfer Ring* location specified by the *Set TR Dequeue Pointer Command*.
- 3) Modifying the order of execution of TDs on a Transfer Ring It may be necessary for software to place a "high priority" TD on a ring, by inserting a TD ahead of any pending TDs. To safely modify the order of execution of TDs on a ring, software shall first stop the endpoint. When an endpoint is stopped, software may examine the Event Ring to determine the current state of TDs on the associated Transfer Ring(s). If the xHC stopped in the middle of a TD, then that TD may not be modified by software, however any other TDs on the ring may be. If the xHC stopped between TDs, then it may modify any TD on the transfer ring. After the TDs are inserted, removed, or rearranged to the satisfaction of software, it may ring the doorbell to restart operation on the ring.

Note: The xHC cannot distinguish whether software temporarily stopped Transfer Ring activity or stopping the Transfer Ring to modifying the order of execution of its TDs. In either case, if the xHC has read-ahead and cached TRBs for the Transfer Ring, it shall invalidate all TRBs not associated with the current TD before continuing execution of the Transfer Ring. This ensures that any TDs modified by software shall be correctly executed by the xHC.

Note: If software is issuing the *Stop Endpoint Command* due to suspending a device or a function on a device, it shall set the *Suspend* (SP) flag to '1' in the *Stop Endpoint Command TRB* (refer to *SP* definition in Table 111).

The xHC shall perform the following operations when Stopping an endpoint:

- The xHC shall stop the USB activity for the pipe.
  - If a USB IN or OUT transaction is in-flight, it shall be completed.
  - ERDYs shall be ignored on the pipe for that endpoint.
  - If LS, FS, or HS polling of the pipe shall cease.
  - If an SS pipe is waiting for an ERDY, the xHC shall clear the flow control condition and cease waiting for the ERDY.

Note: A Set TR Dequeue Pointer Command clears any transfer related state associated with an endpoint. If an SS pipe was waiting for an ERDY when the endpoint was stopped, then if the endpoint transfer state was not cleared by a TR Dequeue Pointer Command, the xHC shall reissue an IN or OUT for the pipe when the ring is restarted.

- The current endpoint Service Opportunity (SO) shall be terminated.
- Stop the Transfer Ring activity for the pipe. Refer to Table 3 for Stop conditions and Actions.
- Remove the endpoint from the xHC's Pipe Schedule.
- Generate a Command Completion Event.

After the command completes, the endpoint shall be reinstated on the xHC's Pipe Schedule the next time its doorbell is rung.

Note: Prior to restarting the ring, software may use the Set TR Dequeue Pointer Command to modify the value of the TR Dequeue Pointer field of the Endpoint or Stream Context. The Set TR Dequeue Pointer Command shall invalidate any xHC TDs that may be cached, forcing xHC to fetch Transfer TRBs from memory when the pipe is restarted.

Note: If software wants to know the exact number of bytes transferred when a TD is stopped:

If the *ED* flag is '0' and the Completion Code equals *Stopped*, software may subtract the value of the *TRB Transfer Length* field reported by the Transfer Event from the sum of the *TRB Transfer Length* fields of all Transfer TRBs in the TD executed prior to and including the TRB referenced by the Transfer Event.

If the *ED* flag is '0' and the Completion Code equals *Stopped - Length Invalid*, software shall ignore the *TRB Transfer Length* field of the Transfer Event, and simply sum of the *TRB Transfer Length* fields of all Transfer TRBs in the TD executed prior to the TRB referenced by the Transfer Event.

If the *ED* flag is '1' then the *TRB Transfer Length* field reflects the number of bytes transferred prior to stopping.

Note: If the *ED* flag is '0' in the *Stopped Transfer Event* software may emulate an *Event Data Transfer Event* for the stopped Transfer Ring. It does this by starting at the TRB referenced by the *Stopped Transfer Event* and advancing through the TD, searching for the next *Event Data TRB*. If one is found, the *Parameter Component* of the *Event Data TRB* and the "number of bytes transferred" as described in the previous Note may be used to emulate an *Event Data Transfer Event*.

Note: After the command is complete, the *TR Dequeue Pointer* field of all Endpoint/Stream Contexts associated with an endpoint shall contain the current value of the Dequeue Pointer for the respective ring.

A Transfer Ring may be stopped in a variety of states, as illustrated by Table 3. If a TD was stopped during its execution due to the *Stop Endpoint Command*, then a *Stopped Transfer Event* shall be generated. However, if the Transfer Ring was stopped on a "natural" boundary (e.g. at a TD boundary, on a Link TD, etc.), then no *Stopped Transfer Event* will be generated. Software is able to reliably manage stopped Transfer Rings with this approach as long as the xHC implementation can guarantee that all Transfer Events associated with the stopped Transfer Ring are written to system memory before the Command Completion Event is written.

The xHC shall generate a *Stopped Transfer Event* every time a Transfer Ring is stopped with a *Stop Endpoint Command*. This operation is referred to as *Force Stopped Event* (FSE). The forced *Stopped Transfer Event* explicitly indicates to software that the selected Transfer Ring has stopped. If a Transfer Ring is empty when a *Stop Endpoint Command* is issued, a *Stopped Transfer Event* shall be generated on the Event Ring indicated by the Slot Context *Interrupter Target* field.

The Table 3 identifies the Action that shall be taken by the xHC on the TRB referenced by the Dequeue Pointer when the transfer ring stops. When restarting a Stopped endpoint, Table 3 also identifies whether the xHC shall advance the Dequeue Pointer prior to executing a TRB, or if it shall continue the execution at the Stopped TRB.

Note: The cases in Table 3 that reference a "FSE" Action shall force an additional *Stopped Transfer Event*.

Note: A Busy endpoint may asynchronously transition from the *Running* to the *Halted* or *Error* state due to error conditions detected while processing TRBs. A possible race condition may occur if software, thinking an endpoint is in the *Running* state, issues a *Stop Endpoint Command* however at the same time the xHC asynchronously transitions the endpoint to the *Halted* or *Error* state. In this case, a *Context State Error* may be generated for the command completion. Software may verify that this case occurred by inspecting the *EP State* for *Halted* or *Error* when a *Stop Endpoint Command* results in a *Context State Error*.

**Table 3: Stop Endpoint Command TRB Handling** 

| TRB Type<br>referenced by<br>TR Dequeue<br>Pointer        | Chain<br>bit<br>(CH)               | Condition                                                | Action                                                                                                 | Advance TR<br>Dequeue<br>Pointer on<br>Doorbell Ring |
|-----------------------------------------------------------|------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| Transfer TRB <sup>a</sup> (Completed) Residual Length = 0 | 1                                  | Stopped on TRB boundary within a TD <sup>b</sup> .       | Generate Transfer Event. Length = 0. CC = Stopped.                                                     | Yes                                                  |
|                                                           | 0                                  | Stopped on TD boundary. <sup>c</sup>                     | Generate event if IOC flag set. FSE <sup>d</sup> .                                                     | Yes                                                  |
| Transfer TRB (Incomplete) Residual Length > 0             | Х                                  | Stopped within a TRB                                     | Generate Transfer Event. Length = Residual bytes to transfer. CC = Stopped.                            | No                                                   |
| Event Data                                                | 1                                  | Stopped on intermediate Event Data TRB                   | Generate Transfer Event. ED = 1. Length = EDTLA. CC = Stopped.                                         | Yes                                                  |
|                                                           | 0                                  | Stopped on<br>terminating Event<br>Data TRB <sup>e</sup> | Generate Transfer Event.  ED = 1.  Length = EDTLA.  CC = previous Transfer TRB CC.  FSE <sup>d</sup> . | Yes                                                  |
| Link                                                      | 1                                  | Stopped on Link<br>TRB within a TD                       | Generate Transfer Event. Length = 0. CC = Stopped, Length Invalid.                                     | Yes <sup>f</sup>                                     |
|                                                           | 0                                  | Stopped on Link TD                                       | Generate event if IOC flag set. FSE <sup>d</sup> .                                                     | Yes <sup>f</sup>                                     |
| No Op                                                     | Х                                  | Stopped on<br>Terminating No Op<br>TRB                   | Generate Transfer Event if IOC flag set. FSE <sup>d</sup> .                                            | Yes                                                  |
| Vendor<br>Defined                                         | Х                                  | Stopped on Vendor Defined TRB                            | Vendor defined.<br>FSE <sup>d</sup> .                                                                  | Vendor<br>Defined                                    |
| Invalid TRB<br>(C != DCS)                                 | Prev<br>TRB <sup>9</sup><br>CH = 1 | Stopped while waiting for more TRBs to be posted for TD  | Generate Transfer Event.h Length = 0. CC = Stopped - Length Invalid.                                   | No                                                   |
|                                                           | Prev <sup>g</sup><br>TRB<br>CH = 0 | Stopped on TD boundary                                   | FSE <sup>d</sup> .                                                                                     | No                                                   |

a. A "Transfer" TRB is a Normal, Setup Stage, Data Stage, Status Stage, or Isoch TRB. Note, this row identifies the case where the endpoint has stopped on a TRB (that is not the last TRB of a TD), where all the data associated with the TRB has already been transferred.

b. This condition is interpreted identically to a "Transfer (Incomplete)", where 0 bytes have been transferred.

c. In this case the xHC is expected to complete the TD normally (e.g. generate a Transfer Event with CC = Success if the IOC flag is set) and not generate a Stopped Transfer Event.

- d. The xHC shall perform a Force Stopped Event (FSE) operation by generating a Transfer Event for the endpoint with Condition Code = Stopped Invalid Length, TRB Pointer = current Dequeue Pointer value, and TRB Transfer Length = 0.
- e. Force normal completion of Event Data TRB before generating Command Completion Event.
- f. When the Dequeue Pointer is advanced, the xHC shall begin parsing TRBs at the address identified by the Link TRB Ring Segment Pointer field.
- g. In this case the TRB referenced by the TR Dequeue Pointer is invalid, so use the state of the Chain (CH) bit from the last executed TRB. If no TRBs had been executed previously, assume C = '0' case.
- h. The event generated by the "Stopped while waiting for more TRBs to be posted for TD." condition uses the Slot Context Interrupter Target field to identify the target Event Ring.

Note: If a Transfer Ring has been Halted due to error condition when a Stop Endpoint Command is received, no *Stopped Transfer Event* shall be generated.

Note: If a *Stop Endpoint Command* is issued to a Stream pipe, it is the responsibility of software to **not** modify the Transfer Ring of an active Stream, e.g. issue a *Set TR Dequeue Pointer Command* to an active Stream. If software modifies the state of an active Stream, undefined behavior may occur. Refer to section 4.12 for active vs. non-active Stream Context information.

To issue a Stop Endpoint Command system software shall perform the following operations:

- Insert a Stop Endpoint Command on the Command Ring and initialize the following fields:
  - TRB Type = Stop Endpoint Command (refer to Table 131).
  - Endpoint ID = ID of the target endpoint.
  - Slot ID = ID of the target Device Slot.
  - · Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with DB Target = Host Controller Command.

When a Stop Endpoint Command is executed by the xHC it shall perform the following operations:

- If the Stop Endpoint Command interrupted the execution of a TD, then insert a Transfer Event on the Event Ring and initialize the following fields:
  - TRB Type = Transfer Event.
  - Slot ID = The value of the command's Slot ID.
  - Endpoint ID = The value of the command's Endpoint ID.
  - If the TRB referenced by the TR Dequeue Pointer is an Event Data TRB:
    - ED = '1'.
    - Parameter Component (TRB Pointer) = 64 bits of Event Data TRB Parameter component.
    - Length = The value of the Event Data Transfer Length Accumulator (EDTLA). Refer to section 4.11.5.2 for a description of EDTLA.
  - else // The the TRB referenced by the TR Dequeue Pointer is not an Event Data TRB
    - ED = '0'.
    - TRB Pointer = The address of the TRB interrupted by the command.
    - Length = The number of bytes remaining to be moved for the interrupted TRB.
  - Completion Code = Stopped (refer to Table 130).
  - Clear all other fields of the event TRB to '0'.
  - Cycle bit = Event Ring's PCS flag.
- Insert a Command Completion Event on the Event Ring and initialize the following fields:
  - TRB Type = Command Completion Event.
  - Command TRB Pointer = The address of the Stop Endpoint Command TRB.
  - Slot ID = The value of the command's Slot ID.

- If the Device Slot identified by the Slot ID has been previously enabled by an Enable Slot Command:
  - Retrieve the Device Context of the selected Device Slot.
  - If the Slot State is set to Default, Configured, or Addressed:
    - If the Endpoint State (EP State) field equals Running.
      - Stop the USB activity for the pipe as described above.
      - Stop the Transfer Ring activity for the pipe as described above.
      - Write Dequeue Pointer value to the Output Endpoint or Stream Context TR Dequeue Pointer field.
      - Write CCS value to the Output Endpoint or Stream Context Dequeue Cycle State (DCS) field.
      - Removed the endpoint from the xHC's Pipe Schedule.
      - Set the Endpoint State (EP State) field to Stopped.
      - Completion Code = Success.
    - else // The Endpoint State (EP State) field is not Running
      - Completion Code = Context State Error.
  - else // The Slot State is not set to Default, Configured, or Addressed
    - Completion Code = Context State Error.
- else // The slot has not been enabled by an Enable Slot Command
  - Completion Code = Slot Not Enabled Error
- Clear all other fields of the event TRB to '0'.
- Cycle bit = Event Ring's PCS flag.

Note: The xHC resources and bandwidth associated with an endpoint are not released by the *Stop Endpoint Command*.

## 4.6.10 Set TR Dequeue Pointer

The Set TR Dequeue Pointer Command is issued by software to modify the TR Dequeue Pointer field of an Endpoint or Stream Context.

The Slot ID and Endpoint ID fields of the Ring Address Command identify the USB device, and the endpoint of that device, that is the target of the command. If Streams are enabled for the endpoint, the Ring Address Command Stream ID field identifies the Stream Context that shall be modified.

This command may be executed only if the target endpoint is in the *Error* or *Stopped* state.

The format of the Set TR Dequeue Pointer Command TRB is defined in section 6.4.3.9.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

The xHC shall perform the following operations when setting a ring address:

- If the endpoint is not in the *Error* or *Stopped* state when the *Set TR Dequeue Pointer Command* is executed:
  - The xHC shall reject the command and generate a Command Completion Event with the Completion Code set to Context State Error.
- else // The endpoint is in the Error or Stopped state
  - Set the Dequeue Pointer to the value of the New TR Dequeue Pointer field in the Set TR Dequeue Pointer TRB.
  - Invalidate any xHC TDs that may be cached, forcing xHC to fetch Transfer TRBs from memory when the pipe transitions from the *Stopped* to the *Running* state.

- Copy the value of the New TR Dequeue Pointer field in the Set TR Dequeue Pointer TRB to the TR Dequeue Pointer field of the target Endpoint or Stream Context.
- Generate a Command Completion Event with the Completion Code set to Success.

Note: If, when the Transfer Ring was stopped a TD was only partially executed, then any remaining TRBs in that TD shall not be executed when the endpoints' *TR Dequeue Pointer* is updated by the *Set TR Dequeue Pointer Command*.

Note: A Set TR Dequeue Pointer Command may be issued to modify the TR Dequeue Pointer field of a non-active Stream Context while a Stream endpoint is in the Running state. Refer to section 4.12 for active vs. non-active Stream Context information.

To issue a Set TR Dequeue Pointer Command system software shall perform the following operations:

- Insert a Set TR Dequeue Pointer Command on the Command Ring and initialize the following fields:
  - TRB Type = Set TR Dequeue Pointer Command (refer to Table 131).
  - Endpoint ID = ID of the target endpoint.
  - Stream ID = ID of the target Stream Context or '0' if MaxPStreams = '0'.
  - Slot ID = ID of the target Device Slot.
  - New TR Dequeue Pointer = The new TR Dequeue Pointer field value for the target endpoint.
  - Dequeue Cycle State (DCS) = The state of the xHCl CCS flag for the TRB pointed to by the TR
    Dequeue Pointer field.
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with DB Target = Host Controller Command.

When a Set TR Dequeue Pointer Command is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event on the Event Ring and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Set TR Dequeue Pointer Command TRB.
  - Slot ID = The value of the command's Slot ID.
  - If the Device Slot identified by the Slot ID has been enabled by an Enable Slot Command:
    - Retrieve the Device Context of the selected Device Slot.
    - If the Slot State is set to Default, Configured, or Addressed:
      - If the *Endpoint State* (EP State) field equals *Stopped or Error*, or if *EP State* equals *Running* and a non-active Stream Context is the target of the command (refer to section 4.12 for active vs. non-active Stream Context information):
        - If the *Stream ID* field is non-zero a Stream Context is referenced so perform a Stream ID boundary check as described in section 4.12.2.1:
          - If the Stream ID is valid:
            - Copy the value of the *New TR Dequeue Pointer* field to the *TR Dequeue Pointer* field of the target Stream Context.
            - Copy the value of the Dequeue Cycle State (DCS) field to the Dequeue Cycle State (DCS) field of the target Stream Context.
            - Completion Code = Success (refer to Table 130).
          - else // The Stream ID is invalid
            - Completion Code = TRB Error.
        - else (Stream ID = '0')
          - If MaxPStreams = '0':

- Copy the value of the New TR Dequeue Pointer field to the TR Dequeue Pointer field of the target Endpoint Context.
- Copy the value of the *Dequeue Cycle State* (DCS) field to the *Dequeue Cycle State* (DCS) field of the target Endpoint Context.
- Completion Code = Success.
- else // MaxPStreams > '0'
  - Completion Code = TRB Error.
- else // The Endpoint State (EP State) field is not Stopped or Error
  - Completion Code = Context State Error.
- else // The Slot State is not set to Default, Configured, or Addressed
  - Completion Code = Context State Error.
- else // The slot has not been enabled by an Enable Slot Command
  - Completion Code = Slot Not Enabled Error
- Clear all other fields of the event TRB to '0'.
- Cycle bit = Event Ring's PCS flag.

Note: Consider the case where there are multiple TDs posted for pipe for a single data transfer and a short packet or other condition on one TD means that the data transfer is terminated, and that the subsequent TDs associated with the data transfer are now invalid. The xHC may have read ahead on the Transfer Ring and cached the subsequent TDs. To ensure that xHC frees any cached information associated with a pipe in a timely manner (so that it can reuse the cache space for other pipes), software shall issue a Set TR Dequeue Pointer Command for the pipe when the data transfer is terminated, vs. waiting for the next data transfer to be ready before issuing the command.

Note: If software issues a Set TR Dequeue Pointer Command that points to a TRB that had previously been partially completed TD, the xHC shall treat that TRB as the first TRB of the TD. i.e. any prior state associated with a partially completed TRB is lost.

#### 4.6.11 Reset Device

The Reset Device Command is used by software to inform the xHC that the USB Device associated with a Device Slot has been Reset (by either; clearing the Root Hub port PR flag if the device is attached to a Root Hub port, or issuing a SetPortFeature(PORT\_RESET) request the external hub port upstream of the device). In the Slot Context of the selected device slot, the reset operation sets the Slot State field to the Default state and the USB Device Address field to '0'. The reset operation also disables all endpoints of the slot except for the Default Control Endpoint by setting the Endpoint Context EP State field to Disabled in all enabled Endpoint Contexts. For all endpoints except the Default Control Endpoint the xHC shall:

- Terminate any USB activity (e.g. packet transfers).
- Disable the endpoints' Doorbell.
- Drop any pending events not already posted to an Event Ring.
- Free any bandwidth allocated to the periodic endpoints.
- Free any internal resources associated with the endpoint.

For the Default Control Endpoint the xHC shall terminate any USB activity, abort any pending events not already posted to an Event Ring, and transition the endpoint to the *Stopped* state. Undefined behavior may occur if this command is executed and the device associated with it is not successfully reset. E.g if the USB device is not in the Default state, then a subsequent *Address Device Command* shall fail.

The format of the Reset Device Command TRB is defined in section 6.4.3.10.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

To issue a Reset Device Command system software shall perform the following operations:

- Insert an Reset Device Command on the Command Ring and initialize the following fields:
  - TRB Type = Reset Device Command (refer to Table 131).
  - Slot ID = The ID of the Device Slot to reset.
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with DB Target = Host Controller Command.

When a Reset Device Command is executed by the xHC it shall perform the following operations:

- If the Device Slot is in the Addressed or Configured state:
  - Abort any USB transactions to the Device.
  - Set the Slot State field of Slot Context to the Default state.
  - Set the USB Device Address field of Slot Context to '0'.
  - For each Endpoint Context of the Device Context (except the Default Control Endpoint):
    - Set the Endpoint Context EP State field to Disabled.
- Insert a Command Completion Event on the Event Ring of Interrupter 0 and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Reset Device Command TRB.
  - If the Device Slot was in the Addressed or Configured state:
    - Completion Code = Success (refer to Table 130).
  - else // The Device Slot was not in the Addressed or Configured state
    - Completion Code = Context State Error.
  - Clear all other fields of the event TRB to '0'.
  - Cycle bit = Event Ring's PCS flag.

Note: Software is responsible for recovering any memory data structures (Stream Context Arrays, Transfer Rings, etc.) owned by disabled Endpoint Contexts the slot when the *Reset Device Command* is issued.

## **4.6.12 Force Event (Optional Normative)**

The Force Event Command is used by a VMM to insert an Event TRB in an Event Ring of a target VM when the VMM is emulating an xHC device to a VM.

When a *Force Event Command* is processed by the xHC it shall insert an Event TRB on the target VFs' Event Ring and copy the data pointed to by the *Force Event Command*, with the exception of the *Cycle* bit, to the target Event TRB. The xHC shall set the *Cycle* bit to be consistent with the target VFs' Event Ring.

A Command Completion Event with a TRB Error will be generated if the VF ID of the Force Event Command is not valid. A VF Event Ring Full Error shall be generated if the Target VF's Event Ring is full.

Refer to section 8 for detailed information on the use of the *Force Event Command* in a virtualized environment. And refer to section 3.3.11 for a high level description of the *Force Event Command* and it's usage.

The format of the Force Event Command TRB is defined in section 6.4.3.11.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

To issue a Force Event Command system software shall perform the following operations:

- Allocate and initialize the *VF Event TRB* that will be sent to the target VF's Event Ring. The details of the *VF Event TRB* initialization will depend on the type of Event that is being forced.
- Insert a Force Event Command on the Command Ring of the PF0 and initialize the following fields:
  - TRB Type = Force Event Command (refer to Table 131).
  - VF ID = ID of the target VF.
  - *VF Interrupter Target* = The ID of the target Interrupter assigned to the VF. Refer to Table 117 for more information on this value.
  - Event TRB Pointer = The address of the VF Event TRB.
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with *DB Target = Host Controller Command*.

When a Force Event Command is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event on the Event Ring and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Force Event Command TRB.
  - If the VF ID is valid:
    - If the VF Interrupter Target is in range for the VF:
      - If the target VF's Event Ring is not full:
        - Insert the VF's Event TRB referenced by the Force Event Command Event TRB
          Pointer into target VF's Event Ring specified by the VF ID and the VF Interrupter
          Target fields:
          - Copy all fields of the VF Event TRB except the Cycle bit field to the target VF's Event Ring.
          - Cycle bit = Target VF's Event Ring's PCS flag.
        - Completion Code = Success (refer to Table 130).
      - else // The target VF's Event Ring is full
        - Completion Code = VF Event Ring Full Error.
    - else // The VF Interrupter Target is not in range for the VF
      - Completion Code = TRB Error.
  - else // The VF ID is not valid
    - Completion Code = TRB Error.
  - Clear all other fields of the event TRB to '0'.
  - Cycle bit = Event Ring's PCS flag.

Note: When the command completes, the VMM may release the buffer containing the Event TRB pointed to by the *Force Event Command*.

Note: The "forced" event shall be dropped if the target Event Ring is full. Software should reschedule a Force Event Command if an VF Event Ring Full Error is returned.

### 4.6.13 Negotiate Bandwidth (Optional Normative)

The Negotiate Bandwidth Command is used by system software to initiate Bandwidth Request Events for periodic endpoints. This command should be used recover unused USB bandwidth from the system.

If the BW Negotiation Capability (BNC) bit in the HCCPARAMS register is '1', the xHC shall support this command.

This command shall complete with a *Success Completion Code* if the command is supported, or a *TRB Error* Completion Code if the command is not supported.

The xHC shall generate *Bandwidth Request Events* upon the reception of the command to all target periodic endpoints. The command will complete when all *Bandwidth Request Events* have been generated.

The format of the Negotiate Bandwidth Command TRB is defined in section 6.4.3.12.

The format of the Bandwidth Request Event TRB is defined in section 6.4.2.4.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

To issue a Negotiate Bandwidth Command system software shall perform the following operations:

- Insert an Negotiate Bandwidth Command on the Command Ring and initialize the following fields:
  - TRB Type = Negotiate Bandwidth Command (refer to Table 131).
  - Slot ID = The ID of the slot that requires the bandwidth negotiation.
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with DB Target = Host Controller Command.

When a Negotiate Bandwidth Command is executed by the xHC it shall perform the following operations:

- If the command is supported:
  - If the Device Slot identified by the Slot ID has been enabled by an Enable Slot Command:
    - If the Slot ID identifies a slot in the Addressed or Configured state then:
      - If there are devices that define candidate periodic endpoints for receiving Bandwidth Request Events:
        - For each device, identify the target Event Ring (specified by the *Interrupt Target* field of the device's *Slot Context*).
          - If there is space on the device's target Event Ring:
            - Insert a Bandwidth Request Event and initialize the following fields:
            - TRB Type = Bandwidth Request Event (refer to Table 131).
            - Slot ID = ID of the device slot.
            - Completion Code = Success (refer to Table 130).
            - Clear all other fields of the event TRB to '0'.
            - Cycle bit = Device's target Event Ring's PCS flag.
          - else // No space on the device's target Event Ring
            - Skip the device.
      - Completion Code = Success (refer to Table 130).
    - else // The Slot ID identifies slot not in the Addressed or Configured state
      - Completion Code = Context State Error.
  - else // The slot has not been enabled by an Enable Slot Command
    - Completion Code = Slot Not Enabled Error

- else // The Negotiate Bandwidth Command is not supported
  - Completion Code = TRB Error.
- Insert a Command Completion Event on the Event Ring of Interrupter 0 and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Negotiate Bandwidth Command TRB.
  - Clear all other fields of the event TRB to '0'.
  - Cycle bit = Event Ring's PCS flag.

Note: System software may never issue a *Negotiate Bandwidth Command*, however if the *BNC* flag is '1' an unsolicited *Bandwidth Request Event* may be generated by hardware, e.g. if the system software is running in a Virtual Machine and communicating with an xHCl Virtual Function. This condition occurs when system software running in another Virtual Machine issues a *Negotiate Bandwidth Command* through its xHCl Virtual Function. System software should immediately honor an unsolicited *Bandwidth Request Event* and free unused USB bandwidth by selecting lower bandwidth alternate configurations or interfaces on the devices that it owns.

Note: If the target Event Ring for a device is full, the *Bandwidth Request Event* shall be dropped by the xHC.

Note: The xHCl may generate a Bandwidth Request Event for the same slot that a Negotiate Bandwidth Command was issued to.

### 4.6.14 Set Latency Tolerance Value (LTV) (Optional Normative)

The Set LTV Command provides a simple means for host software to provide a Best Effort Latency Tolerance (BELT) value to the xHC. This command is optional normative, however it shall be supported if the xHC also supports a corresponding host interconnect LTM mechanism.

Note: The host's interconnect LTM definition is owned by the respective bus specification and is outside the scope of this document. (e.g. PCI Express, AHBA, etc.)

The value of the *BELT* field in the *Set LTV Command TRB* shall be treated in exactly the same way as BELT values received from USB3 devices by the xHC. Refer to section 4.13.1.

Note: The manner in which these values are stored is implementation specific and as such falls outside the scope of this specification.

If the Latency Tolerance Messaging Capability (LTC) bit in the HCCPARAMS register is '0', the xHC shall not support this command.

Note: If *LTC* = 0, then this xHC implementation does not translate LTM messages from a device into system LTM messages. However, if enabled in the DNCTRL register (*N2* = '1'), then LTM Device Notification TPs are received by the xHC shall generate *Device Notification Events*. Refer to section 4.13.1.

This command will complete with a *Success Completion Code* if the command is supported, or a *TRB Error* Completion Code if the command is not supported.

The format of the Set Latency Tolerance Value Command TRB is defined in section 6.4.3.13.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

To issue a Set Latency Tolerance Value Command system software shall perform the following operations:

- Insert an Set Latency Tolerance Value Command on the Command Ring and initialize the following fields:
  - TRB Type = Set Latency Tolerance Value Command (refer to Table 131).

- BELT = The Best Effort Latency Tolerance value provided by software.
- Clear all other fields of the command TRB to '0'.
- Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with *DB Target = Host Controller Command*.

When a Set Latency Tolerance Value Command is executed by the xHC it shall perform the following operations:

- Record the value of the BELT field as the host defined LTV.
- If the value of the BELT field is less than the "current" LTV maintained by the xHC:
  - Set the value of the BELT field as the "current" xHC LTV.
  - Send the host-specific LTM to the host, reporting the new LTV to the system.
- Insert a Command Completion Event on the Event Ring of Interrupter 0 and initialize the following fields:
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Set Latency Tolerance Value Command TRB.
  - Completion Code = Success (refer to Table 130).
  - Clear all other fields of the event TRB to '0'.
  - Cycle bit = Event Ring's PCS flag.

#### 4.6.15 Get Port Bandwidth

The Get Port Bandwidth Command is issued by software to retrieve the percentage of Total Available Bandwidth on each Root Hub Port of the xHC or on the downstream facing ports of a external USB hub. This information can be used by system software to recommend topology changes to the user if they were unable to enumerate a device due to a Bandwidth Error (Root Hub) or Secondary Bandwidth Error (external hub).

An xHC may support multiple *USB Bus Instances* (BI), where each BI represents a "unit" bandwidth at the speed that the BI supports. Also note that multiple Root Hub ports may be assigned to a single BI.

For instance, an xHCI implementation that supports 8 ports may provide 1 SS BI, 2 HS BIs, and 4 LS/FS BIs. So in this example there are 7 USB BIs, 1 SS (5Gb/s), 2 HS (480 Mb/s) and 4 LS/FS (12Mb/s). Any SS device attached to a root hub port shares the SS BI bandwidth. If the 2 HS BIs are mapped to ports 0 to 3 and 4 to 7, and the 4 LS/FS BIs are mapped to ports 0 and 1, 2 and 3, 4 and 5, and 6 and 7, respectively, then an LS/FS device attached to port 5 shares the BW available on port 4 provided by one the LS/FS BIs, but not with any other ports. A more sophisticated xHC implementation may have the ability to dynamically map ports to BIs as function a device's bandwidth requirements.

A USB2 hub may support a single or multiple *Transaction Translators* (TT), where a single TT is capable of providing the equivalent of a LS/FS Bl's bandwidth. If a USB2 Hub supports a single TT, then all of its downstream facing ports attached to LS or FS devices shall share the bandwidth of the single TT (i.e. a LS/FS Bl). If a USB2 Hub supports a multi-TT capability, then a separate TT exists for each of its downstream facing ports and each port is capable of providing the bandwidth of a LS/FS Bl.

When software issues a *Get Port Bandwidth Command* it is trying to accommodate the bandwidth requirements of a particular device. By providing a *Device Speed* parameter in the *Get Port Bandwidth Command*, the xHC can supply software with *Total Available Bandwidth* on each port of the Root Hub or USB2 hub, at a particular speed, without exposing its BI or TT to Port mapping scheme.

Software, knowing the percentage of *Total Available Bandwidth* on a hub port, the speed that the device in question is operating at, and the device's bandwidth requirement, may determine if a particular port will meet the device's bandwidth needs.

The xHC uses the *Device Speed* parameter to establish a speed for a Root Hub port that does not currently have a device attached, when it calculates the *Total Available Bandwidth* on that port.

The Get Port Bandwidth Command passes a pointer to a Port Bandwidth Context data structure to the xHC. The xHC updates this context with the percentage of Total Available Bandwidth on each port. If a hub is attached to a Root Hub port then the reported bandwidth is available on any unused port of the hub or any port of the hub that is operating at the Device Speed.

For the Root Hub the *Port Bandwidth Context* shall be at least *NumPorts*+1 bytes in size or for an external hub the *Port Bandwidth Context* shall be at least *bNbrPorts*<sup>14</sup>+1 bytes in size, rounded up to the nearest Dword boundary.

The xHC overwrites the *Port Bandwidth Context* when it executes the *Get Port Bandwidth Command*, so software does not need to initialize the context data structure before passing it to the xHC.

- A Root Hub port assigned to the Debug Capability shall report '0' bandwidth available.
- If the Device Speed parameter is LS, FS, or HS, then USB3 (SS) Root Hub ports shall report '0' bandwidth available.
- If the Device Speed parameter is SS, then USB2 Root Hub ports shall report '0' bandwidth available.

Note: Software shall consider any port that reports '0' bandwidth available as being unusable. A port that, as far as software is concerned, does not have a device attached may report '0' bandwidth available. e.g. a VMM shall report '0' bandwidth for a port if the device attached to it is assigned to another VF.

Consider a physical connector that is "USB3 compatible" and has a SS device attached it. The connector will be wired to a USB2 and a USB3 Root Hub Port. When the USB2 Root Hub Port is queried for its HS bandwidth availability, it will not know that a SS device is attached to physical connector and report a nonzero HS bandwidth availability, when in reality the USB2 Root Hub port is not available because it is associated with a physical connector that is attached to SS device. The same problem will occur with a USB3 Root Hub port if a USB2 device or hub is attached to the physical connector. Note that the problem does not occur if a USB3 hub is attached because both Root Hub Ports see a hub attached. Software, knowing the Root Hub Port to physical USB connector mapping (refer to section 4.19.7) and whether the attached device is a USB2 or USB3 hub, shall be responsible for correcting the reported Port Bandwidth Values.

The format of the Get Port Bandwidth Command TRB is defined in section 6.4.3.14.

The Get Port Bandwidth Command utilizes the Port Bandwidth Context data structure defined in section 6.2.6.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

To issue a Get Port Bandwidth Command, system software shall perform the following operations:

- Allocate and initialize an Port Bandwidth Context data structure.
- Insert a Get Port Bandwidth Command TRB on the Command Ring
  - TRB Type = Get Port Bandwidth Command (refer to Table 131).
  - Dev Speed = The bus speed of the target device. Refer to the Dev Speed field in Table 121 for the encoding.
  - Hub Slot ID = '0' if referencing Root Hub ports (i.e. the Primary Bandwidth Domain) or the value of the respective hub's Slot ID if referencing the ports of a USB2 hub (i.e. a Secondary Bandwidth Domain). Refer to section 4.16.2 for more information on Bandwidth Domains.
  - Port Bandwidth Context Pointer = The base address of the Port Bandwidth Context data structure.
  - Clear all other fields of the command TRB to '0'.
  - Cycle bit = Command Ring's PCS flag.

<sup>14.</sup> Refer to section 11.23.2.1 in the USB2 spec for the definition Hub Descriptor bNbrPorts field.

Write the Host Controller Doorbell with DB Target = Host Controller Command.

When a Get Port Bandwidth Command is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event TRB on the Event Ring.
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Get Port Bandwidth Command TRB.
  - Slot ID = '0'.
  - If the Dev Speed field is valid (i.e. not equal to Undefined or Reserved):
    - If the Hub Slot ID field = '0':
      - Compute Percentage of Total Available Bandwidth for each Root Hub port based on its Speed. Use the value of the Dev Speed field for ports that do not have devices attached.
    - else
      - Compute the percentage of *Total Available Bandwidth* for the ports of the hub specified by the *Hub Slot ID* based on their *Speed*. Use the value of the *Dev Speed* field for ports that do not have devices attached.
    - Copy the results to the Port Bandwidth Context.
    - Completion Code = Success (refer to Table 130).
  - else // The Dev Speed field is not valid
    - Completion Code = TRB Error.
  - · Clear all other fields of the event TRB to '0'.
  - Cycle bit = Event Ring's PCS flag.

Note: If a non-zero *Hub Slot ID* references a Device Slot whose Slot Context *Hub* field = '0' or *Speed* field is not equal to *High-speed*, may result in undefined behavior by the xHC.

#### 4.6.16 Force Header

The Force Header Command is issued by software to send a Link Management (LMP) or Transaction Packet (TP) to a USB device, through a selected Root Hub Port. For instance, it may be used to send a PING TP or a Vendor Device Test LMP.

Note: Inappropriate or incorrect use of this command may cause the xHC link state machines to get out of sync with those on an attached device. Software shall comprehend the possible side effects of the specific headers that are forced on the USB. If a forced header results in undefined behavior by the device or the xHC (e.g. a DPH with no DP), software may have to reset the device, a Root Hub port, the xHC, or all of them to restore normal operating conditions.

The xHC is not required to comprehend the content of the header being forced. Depending upon the type of header forced, it is possible for various parameters in the header (such a Data Packet sequence numbers) to be out of sync with the host controller and/or device. In addition, some TPs may result in Device responses which will not be comprehended by the xHC. It may be necessary to reset the xHC to recover from these conditions.

The format of the Force Header Command TRB is defined in section 6.4.3.15.

The format of the Command Completion Event TRB is defined in section 6.4.2.2.

To issue a Force Header Command, system software shall perform the following operations:

- Insert a Force Header Command TRB on the Command Ring
  - TRB Type = Force Header Command (refer to Table 131).

- Root Hub Port Number = The number of the Root Hub Port that defines the target of the Header packet.
- Packet Type = The field identifies the SS packet type. Refer to section 8.3.1.2 in the USB3 specification for valid values.
- Header Info = The header Type specific data to send to the target device. Refer to section 8 in the USB3 specification for the encoding information.
- Clear all other fields of the command TRB to '0'.
- Cycle bit = Command Ring's PCS flag.
- Write the Host Controller Doorbell with DB Target = Host Controller Command.

When a Force Header Command is executed by the xHC it shall perform the following operations:

- Insert a Command Completion Event on the Event Ring.
  - TRB Type = Command Completion Event (refer to Table 131).
  - Command TRB Pointer = The address of the Force Header Command TRB.
  - Slot ID = 0.
  - If the Force Header packet was transmitted successfully:
    - Completion Code = Success (refer to Table 130).
  - else // The Force Header packet was not transmitted successfully
    - Completion Code = USB Transaction Error.
  - Clear all other fields of the event TRB to '0'.
  - Cycle bit = Event Ring's PCS flag.

### 4.7 Doorbells

The xHCl presents an array of up to 256 32-bit Doorbell Registers (refer to section 5.6), which reside in MMIO space and are indexed by Device Slot ID. The base of the Doorbell Register Array is pointed to by the Doorbell Offset (DBOFF) register in the xHCl Capability Registers (refer to section 5.3.7).

Each Doorbell Register contains a *DB Target* field, which is used to indicate the reason for a software reference to the register. System software "rings" a doorbell by writing a Doorbell Register with the appropriate value in the *DB Target* field.

Doorbell Register 0 is dedicated to the Host Controller. For this register, there is only one valid value for the DB Target field, 0 (Host Controller Command). The remaining values (1-255) are reserved.

Doorbell Registers 1-255 are referred to as the *Device Context Doorbell* registers. There is a 1:1 mapping of *Device Context Doorbell* registers to *Device Slots*. System software rings a *Device Context Doorbell* after it has inserted work on a Transfer Ring (endpoint/Stream) associated with the respective Device Slot. The *DB Target* and *DB Stream ID* fields of a *Device Context Doorbell* register is used to identify which Transfer Ring of a device has been modified. Refer to Table 48 for the encoding of the DB Target field.

The xHC internally records all Doorbell Register write references and uses the information to determine if the Command Ring or a Transfer Ring has newly posted work items (TDs). There is no need to "clear" a Doorbell Register. To inform the xHC that work has been posted to two separate Transfer Rings of a device, system software shall post two writes to the associated Doorbell Registers, where the value of the DB Target field identifies the respective Transfer Ring.

Doorbell registers return no information when read.

Software shall not write to a Doorbell register:

- If the associated Device Slot is in the Disabled state.
- If the associated Device Slot is not in the Disabled state and the DB Target field is set to an endpoint that is in the Disabled state.

If a doorbell register is written by software with the *DB Target* value that references an endpoint that is in the *Disabled* state, the xHC should generate a *Transfer Event TRB* with the *TRB Pointer*, TRB Transfer *Length*, *Event Data* (ED) fields set to '0', a *Completion Code* of *Endpoint Not Enabled Error*, and the *Slot ID* and *Endpoint ID* fields contain the IDs of device slot/endpoint that the doorbell that was rung for. This transfer Event TRB shall be posted to the Primary Event Ring.

An *Endpoint Not Enabled Error* should be generated for doorbell register writes to Device Slots that are in the *Disabled* state regardless of the *DB Target* value provided.

The xHC may ignore doorbell references to Device Slots in the *Disabled* state or endpoints in the *Disabled* state.

The xHC shall ignore doorbell references to endpoints in the *Halted* or *Error* state.

## 4.8 Endpoint

A USB device supports up to 31 endpoints (EPs): e.g.15 IN, 15 OUT, and 1 Control. The Default Control EP (0) is a bidirectional EP defined for all USB devices.

### 4.8.1 Endpoint Addressing

An Endpoint Address defined by a USB Endpoint Descriptor allows up to 31 possible values, where a 4-bit Endpoint Number is combined with a Direction bit (refer to section 9.6.6 in the USB2 spec). The xHCl parallels this organization by using the Endpoint Number to select one of 16 Endpoint Context data structure pairs, and the Direction bit to select the IN or OUT Endpoint Context of a pair. Refer to Figure 12 to the right.

A Control endpoint (e.g. *EP Number 0* in Figure 12) is a bidirectional endpoint and, per the USB specification, the *Direction* bit is "ignored" when calculating its *Endpoint Address*, i.e. only the *Endpoint Number* is used to calculate the location of a Control Endpoint Context data structure. To accommodate the addressing anomaly of USB bidirectional endpoint addressing the xHC shall use the IN (odd) Endpoint Context of the pair to manage bidirectional endpoints.

The USB specification allows a device to define additional Control (bidirectional) endpoints, beyond the Default Control Endpoint (EP 0) required by the USB Framework. Using the rules defined above the VLCL is capable of currenting or



**Figure 12: Endpoint Context Addressing** 

defined above, the xHCl is capable of supporting additional Control endpoints.

For all Endpoint Numbers greater than 0, the xHC shall ignore the OUT (even) Endpoint Context of the pair of any endpoint that declares itself as a bidirectional. Software shall use the IN (odd) Endpoint Context of a pair for managing a Control Endpoint.

## 4.8.2 Endpoint Context Initialization

All fields of an Input Endpoint Context data structure (including the Reserved fields) shall be initialized to '0' with the following exceptions:

### 4.8.2.1 Default Control Endpoint 0

- EP Type = Control. Refer to Table 57 for the encoding.
- Max Packet Size = For USB2 devices: Device Descriptor:bMaxPacketSize0 or for USB3 devices"
   Device Descriptor:2<sup>bMaxPacketSize0</sup>. May be set to Default Endpoint Max Packet Size until USB Device Descriptor is retrieved. An Evaluate Endpoint Command shall be used to modify the value of Max Packet Size when the device slot is in the Addressed state.
- CErr = 3. Enables 3 retries.
- TR Dequeue Pointer = Start address of the first segment of the previously allocated Transfer Ring.
- Dequeue Cycle State (DCS) = 1. Assuming that all TRBs in the segment referenced by the TR Dequeue Pointer have been initialized to '0', this field reflects Cycle bit state for valid TRBs written by software.

### 4.8.2.2 Control Endpoints

Identical to the Default Control Endpoint except that the *Max Packet Size* shall be set to the value of the associated Endpoint Descriptor:wMaxPacketSize.

#### 4.8.2.3 Bulk Endpoints

- EP Type = Bulk IN or Bulk OUT. Refer to Table 57 for the encoding.
- Max Packet Size = Endpoint Descriptor:wMaxPacketSize.
- Max Burst Size = For USB3 devices: SuperSpeed Endpoint Companion Descriptor:bMaxBurst, for USB2 devices: '0'.
- CErr = 3. Enables 3 retries.
- If Streams are enabled (i.e. SuperSpeed Endpoint Companion Descriptor:bmAttributes MaxStreams field > 0):
  - · Allocate and clear Primary Stream Array.
  - MaxPStreams = Size of Primary Stream Array.
  - TR Dequeue Pointer = Start address of Primary Stream Array.
- else
  - MaxPStreams = '0'.
  - TR Dequeue Pointer = Start address of the first segment of the previously allocated Transfer Ring.
  - Dequeue Cycle State (DCS) = 1. Assuming that all TRBs in the segment referenced by the TR
    Dequeue Pointer have been initialized to '0', this field reflects Cycle bit state for valid TRBs written
    by software.

Note: The Endpoint Context *Dequeue Cycle State* (DCS) field is not applicable if the Streams are enabled.

#### 4.8.2.4 Isoch or Interrupt Endpoints

- EP Type = Isoch IN, Isoch OUT, Interrupt IN or Interrupt OUT, Refer to Table 57 for the encoding.
- Max Packet Size = Endpoint Descriptor:wMaxPacketSize & 07FFh.
- Max Burst Size = SuperSpeed Endpoint Companion Descriptor:bMaxBurst or (Endpoint Descriptor: wMaxPacketSize & 1800h) >> 11.
- *Mult* = SuperSpeed Endpoint Companion Descriptor:bmAttributes:Mult field. Always '0' for Interrupt endpoints.
- CErr = 3. Enables 3 retries.
- TR Dequeue Pointer = Start address of the first segment of the previously allocated Transfer Ring.
- Dequeue Cycle State (DCS) = 1. Assuming that all TRBs in the segment referenced by the TR
  Dequeue Pointer have been initialized to '0', this field reflects Cycle bit state for valid TRBs written by
  software.

### 4.8.3 Endpoint Context State

The current state of an *Endpoint Context* is identified by its respective *Endpoint State* (EP State) field. Figure 13 defines the Endpoint States.



Figure 13: Endpoint State Diagram

Figure 13 illustrates the state transitions presented by an endpoint. The *Disabled* to *Running* transition for the Default Control Endpoint shall occur due to an *Address Device Command*, and for all other endpoints the transition shall be invoked by a *Configure Endpoint Command*. Refer to Appendix E for state machine notation.

A Halt condition or USB Transaction error detected on a USB pipe shall cause a *Running* Endpoint to transition to the *Halted* state. A *Reset Endpoint Command* shall be used to clear the Halt condition on the endpoint and transition the endpoint to the *Stopped* state. A *Stop Endpoint Command* received while an endpoint is in the *Halted* state shall have no effect and shall generate a *Command Completion Event* with the Completion Code set to *Context State Error*.

Note: A STALL detected on any stage (Setup, Data, or Status) of a Default Control Endpoint request shall transition the *Endpoint Context* to the *Halted* state. A Default Control Endpoint STALL condition is cleared by a *Reset Endpoint Command* which transitions the endpoint from the Halted to the Stopped state. The Default Control Endpoint shall return to the *Running* state when the Doorbell is rung for the next Setup Stage TD sent to the endpoint.

Section 8.5.3.4 of the USB2 spec and section 8.12.2.3 of the USB3 spec state of Control pipes, "Unlike the case of a functional stall, protocol stall does not indicate an error with the device." The xHC treats a functional stall and protocol stall identically, by Halting the endpoint and requiring software to clear the condition by issuing a *Reset Endpoint Command*.

Note: If the STALL condition is detected on the Setup or Data Stage TD of a request, software shall be responsible for removing the Data Stage or Status Stage TDs, respectively, associated with the request from the Transfer Ring.

A *TRB Error* condition should cause a *Running* Endpoint to transition to the *Error* state. A *Set TR Dequeue Pointer Command* shall be used to transition the endpoint to the *Stopped* state. A *Stop Endpoint Command* received while an endpoint is in the *Error* state shall have no effect and shall generate a *Command Completion Event* with the Completion Code set to *Context State Error*.

Note: An endpoint in the *Running* state may be *Busy* (actively processing TRBs on its Transfer Ring) or *Idle* (the endpoint is not processing TRBs and waiting for a doorbell ring), i.e. an endpoint does not exit the *Running* state if it exhausts its Transfer Ring.

Note: Some xHC implementations may not handle a *TRB Error* gracefully, resulting in undefined behavior and possibly the assertion of *HCE*. It is the responsibility of software to *always* present correctly formed TRBs to the xHC.

A *Stop Endpoint Command* shall also transition the endpoint to the *Stopped* state. While in the *Stopped* state, the ownership of the Transfer Ring is relinquished up by the xHC, allowing software to add, delete, or modify any TD on the ring.

If an endpoint is in the *Stopped* state when the doorbell is rung, it will transition to the *Running* state. A *Configure Endpoint Command* shall also transition a *Stopped* endpoint to the *Running* state. Note that a *Configure Endpoint Command* does not affect the Default Control Endpoint, therefore shall not transition the Default Control Endpoint from the *Stopped* to the *Running* state.

A Configure Endpoint "deconfigure" (DC = '1') or Reset Device Command shall transition all endpoints, except for the Default Control Endpoint, from the Running, Halted, Error, or Stopped states to the Disabled state.

A *Disable Slot Command* shall transition all endpoints, including the Default Control Endpoint, from the *Running*, *Halted*, *Error*, or *Stopped* states to the *Disabled* state, as noted by the large bubble. System software is responsible for issuing a *Disable Slot Command* when a device detach event is detected.

A Set TR Dequeue Pointer Command may be issued to a non-active Stream Context of an endpoint to set its Dequeue Pointer while the endpoint is in the Running state. Refer to sections 4.6.10 and 4.12.

An endpoint in the *Stopped* state shall not generate Transfer Events.

When an endpoint transitions from the *Stopped* to the *Running* state due to a doorbell ring, the *EP State* field of the Output *Endpoint Context* shall be updated by the xHC to running before any Transfer Events are generated.

Note: If the xHC is reset while an endpoint is not in the *Disabled* state, the value of the *Endpoint State* (EP State) field shall be invalid.

Note: An Endpoint is considered "enabled" if it is not in the *Disabled* state.

Note: Software shall not write to the Doorbell register with the *DB Target* field value set to an endpoint that is in the *Disabled* state.

Note: An endpoint shall transition to the *Halted* state if a tHostTransactionTimeout occurs (refer to Table 8-33 in the <u>USB3</u> spec). Note that the tHostTransactionTimeout is a xHC implementation specific delay.

Note: There are several cases where the *EP State* field in the Output *Endpoint Context* may not reflect the current state of an endpoint. The xHC should attempt to keep *EP State* as current as possible, however it may defer these updates to perform higher priority references to memory, e.g. Isoch data transfers, etc. Software should maintain an internal variable that tracks the state of an endpoint and not depend on *EP State* to represent the instantaneous state of an endpoint.

For example, when a Command that affects *EP State* is issued, the value of *EP State* may be updated anytime between when software rings the Command Ring doorbell for a command and when the associated *Command Completion Event* is placed on the Event Ring by the xHC. The update of *EP State* may also be delayed relative to a Doorbell ring or error condition (e.g. TRB Error, STALL, or USB Transaction Error) that causes an EP State change not generated by a command.

Software should maintain an accurate value for *EP State*, by tracking it with an internal variable that is driven by Events and Doorbell accesses associated with an endpoint using the following method:

- When a command is issued to an endpoint that affects its state, software should use the Command Completion Event to update its image of EP State to the appropriate state.
- When a Transfer Event reports a *TRB Error*, software should update its image of *EP State* to *Error*.
- When a Transfer Event reports a *Stall Error* or *USB Transaction Error*, software should update its image of *EP State* to *Halted*.
- When software rings the Doorbell of an endpoint to transition it from the *Stopped* to *Running* state, it should update its image of *EP State* to *Running*.

Refer to section 6.2.3 for more information on the *Endpoint Context* data structure.

## 4.9 TRB Ring

A TRB (Transfer Request Block) Ring defines a queue, which is used to transfer Work Items between producer and consumer entities 15.

A TRB Ring is defined as a circular queue of TRB data structures. TRB rings are used to pass **Work Items** from the producer to the consumer. Two pointers (Enqueue and Dequeue) associated with each ring identify where the producer will Enqueue the next Work Item on the ring and where the consumer will Dequeue the next Work Item from the ring.

A Work Item is comprised of one or more TRB data structures. A Work Item may define an operation to perform, or the result of an operation that has been performed.

There are 3 basic types or TRB Rings; **Transfer, Event**, and **Command**. Each type of ring defines an exclusive set of TRB data structures; however they all employ the underlying TRB Ring mechanism to organize their work items and the basic TRB template.

**Transfer Rings** provide data transport to and from USB devices. There is a 1:1 mapping between Transfer Rings and USB Pipes. They are defined by an Endpoint Context data structure contained in a Device Context, or the Stream Context Array pointed to by the Endpoint Context.

The **Event Ring** provides the xHC with a means of reporting to system software: data transfer and command completion status, Root Hub port status changes, and other xHC related events. An Event Ring is defined by the Event Ring Segment Table Base Address, Segment Table Size, and Dequeue Pointer registers which reside in the Runtime Registers.

The **Command Ring** provides system software the ability to issue commands to enumerate USB Devices, configure the xHC to support those devices, and to coordinate virtualization features. The Command Ring is managed by the Command Ring Control Register that resides in the Operational Registers.

The **Enqueue Pointer** and **Dequeue Pointer** are terms used to refer to the logical beginning and end of the valid entries in a TRB Ring. The size of a TRB ring is determined by the number and size of the segments that comprise the ring.

Note: The Dequeue and Enqueue Pointers for Transfer and Command Rings are **NOT** defined as physical xHC registers. However a facsimile of these pointers are maintained internally by the xHC and system software to manage a respective ring.

Note: Only the Dequeue Pointer for an Event Ring is defined as a physical xHC register. A facsimile of the Enqueue Pointer is maintained internally by the xHC and system software to manage an Event Ring.

This section describes how these "facsimiles" are maintained. The Enqueue and Dequeue Pointers are always advanced starting from the TRB entry pointed to by their initial values.

The Enqueue Pointer is the address of the next TRB in a ring available to the producer. The producer constructs new Work Items starting with the TRB at this location, and advances the Enqueue Pointer when the construction is complete.

The Dequeue Pointer is the address of the next TRB to be serviced by the consumer.

If the Dequeue Pointer equals the Enqueue Pointer, then the TRB Ring is empty. If the "Enqueue Pointer + 1" = Dequeue Pointer, then the ring is full. Note that the calculation of the "Enqueue Pointer + 1" value requires comprehending Link TRBs. Refer to section 4.11.5.1 for more information on Link TRBs.

TRBs between the Enqueue Pointer -1 and Dequeue Pointer are owned by the consumer of the Work Items. All other TRBs in a ring are owned by the producer of the Work Items. TRB ownership is passed to the consumer when the Enqueue Pointer is advanced by the producer. TRB ownership is passed to producer when the Dequeue Pointer is advanced by the consumer.

<sup>15.</sup> Note: The xHCl Producer/Consumer model is not related to the PCl Producer/Consumer model.

A consumer or producer may modify any TRB that it owns, at any time, and in any order. The producer shall never modify a TRB that is owed by the consumer. And the consumer shall never modify a TRB that is owed by the producer.

TRBs shall be executed by the consumer in order, starting at the TRB referenced by the Dequeue Pointer.

All TRB data structures shall be 16 bytes in size.

TRB Rings may be larger than a Page, however they shall not cross a 64K byte boundary. Refer to section 4.11.5.1 for more information on TRB Rings and page boundaries.

Initially when the TRB Ring is created in memory, or if it is ever re-initialized, all TRBs in the ring shall be cleared to '0'. This state represents an empty queue.

Note: Refer to Table 131 for a definition of the valid TRB types allowed on a specific TRB ring type. Table 132 defines the allowable Transfer Ring TRB Types as function of endpoint type.

Note: Ownership of TRBs on a Transfer Ring is strictly determined by the location of its Enqueue and Dequeue pointers. A short packet, error, or other condition reported for a TRB that is not the last TRB of a TD shall not be interpreted by the producer (software) as indicating that the ownership of the remaining TRBs in the TD have also transitioned to the producer.

### 4.9.1 Transfer Descriptors

Transfer Rings support *Transfer Descriptors* (TDs) that consists of 1 or more TRBs. The TRB *Chain* (C) bit is set in all but the last TRB of a TD.

The xHC shall schedule *Max Packet Size* USB transactions for all packets associated with a TD, except possibly for the last packet if the TD does not define an integer multiple of *Max Packet Size* data bytes.

To generate a "zero-length" USB transaction, software shall explicitly define a TD with a single Transfer TRB, and its *TRB Transfer Length* field shall equal '0'. Note that this TD may include non-Transfer TRBs, e.g. an Event Data or Link TRB.

Refer to section 4.14.1 for an Implementation Note that discusses TRBs and system bandwidth management.

There are many conditions described in this specification where the xHC shall "advance to the next TD". However, if the xHC is processing a partially formed TD when one of these conditions occurs, then advancing to the next TD is not possible and the xHC shall stop advancing when it reaches the Enqueue Pointer (i.e. the Cycle bit transition). In this case, the xHC sees the Transfer Ring as empty (i.e. the Dequeue Pointer is equal to the Enqueue Pointer), and the next time the doorbell is rung for the endpoint, the xHC shall attempt to advance to the next TD boundary. Note that the xHC shall always interpret the New TR Dequeue Pointer field of a Set TR Dequeue Pointer Command as a pointer to the "next TD", terminate any effort to "advance to the next TD".

A "partially completed TD" is identified by the case where the *Chain* bit (CH) set to '1' in the TRB referenced by the Dequeue Pointer and advancing the Dequeue Pointer sets it equal to the Enqueue Pointer.

Note: Command and Event TRBs do not support a Chain bit (CH), so all Command Descriptors (CDs) and Event Descriptors (EDs) only consist of a single TRB.

Note: If the xHC receives a short packet from a device, then it shall retire the current TD. If another TD is defined on the Transfer Ring, the xHC shall advance to it and begin IN transactions. If the *EOB* flag was set in a short DP received on a SS IN pipe, then the host shall retire the current TD, and wait for an ERDY from the device before beginning IN transactions for the next TD (if one exists).

Note: If an error is detected while processing a multi-TRB TD, the xHC shall generate a Transfer Event for the TRB that the error was detected on with the appropriate error *Condition Code*, then advance to the next TD. If in the process of advancing to the next TD, a Transfer TRB is encountered with its *IOC* flag set, then the *Condition Code* of the generated Transfer Event should

be *Success*, because there was no error associated with the "skipped" TRB. However, an xHC implementation may redundantly assert the original error *Condition Code*. As a general rule, the *Completion Code* of a Transfer Event represents the status of the buffer referenced by the Transfer TRB that generated it, however there may be exceptions.

### 4.9.2 Transfer Ring Management

This section describes the operation of Enqueue and Dequeue Pointers in Transfer Rings. The operation of Enqueue and Dequeue Pointers in Command Rings is described in section 4.9.3 and Event Rings in section 4.9.4.

Figure 14 shows a graphical representation of a Transfer Ring. The producer (host) places items in a Transfer Ring at the **Enqueue Pointer**, and the consumer (xHC) removes items from the Transfer Ring at the **Dequeue Pointer**.

The *Cycle bit* field in a TRB identifies the location of the Enqueue Pointer in a Transfer Ring, eliminating the need to define a physical Enqueue Pointer register.

Software uses and maintains private copies of the Enqueue and Dequeue Pointers for each Transfer Ring. The Enqueue and Dequeue Pointers are set to the address of the first TRB location in the Transfer Ring and written to the Endpoint/Stream Context *TR Dequeue Pointer* field, when a Transfer Ring is initially set up. Software uses the Enqueue Pointer to determine where to place the next Work Item on a Transfer Ring. Software advances its copy of the Enqueue Pointer, by either incrementing it by the TRB size, or reloading it with the value of the *Ring Segment Pointer* field when it encounters a Link TRB, every time it writes a TRB to the Transfer Ring. The position of the Enqueue pointer is also marked in the Transfer Ring itself, by a transition of the Cycle bit.

The xHC also maintains private copies of the Enqueue and Dequeue Pointers for each Transfer Ring. When a Transfer Ring is enabled or reset, the xHC initializes its copies of the Enqueue and Dequeue Pointers with the value of the Endpoint/Stream Context TR Dequeue Pointer field.

The xHC uses the Dequeue Pointer to determine where to fetch the next Work Item from a Transfer Ring. The xHC advances its copy of the Dequeue Pointer, by either incrementing it by the TRB size, or reloading it with the value of the *Ring Segment Pointer* field when it encounters a Link TRB, every time it fetches a TRB from the Transfer Ring.

The xHC employs the Event Ring to report the current value of the Dequeue Pointer to system software. Each Transfer Event placed on the Event Ring points to the Transfer TRB that generated it. Software may interpret the pointer value from the latest Transfer Event as the "current value" of the xHC Dequeue Pointer.

The xHC uses the Enqueue Pointer to determine when a Transfer Ring is empty. As it fetches TRBs from a Transfer Ring it checks for a Cycle bit transition. If a transition detected, the ring is empty.

Software uses the Dequeue Pointer to determine when a Transfer Ring is full. As it processes Transfer Events, it updates its copy of the Dequeue Pointer with the value of the Transfer Event *TRB Pointer* field. If advancing the Enqueue Pointer would make it equal to the Dequeue Pointer then the Transfer Ring is full and software shall wait for Transfer Events that will advance the Dequeue Pointer.

The Enqueue Pointer is managed by the producer and the Dequeue Pointer is managed by the consumer. The producer maintains a **Producer Cycle State** (PCS) flag which identifies the value that it shall write to the TRB Cycle bit. The consumer maintains a **Consumer Cycle State** (CCS) flag, which it compares to the Cycle bit in TRBs that it fetches. If the CCS flag is equal to the value of the TRB Cycle bit, then the consumer owns the TRB pointed to by the Dequeue Pointer and may process it. If they are not equal, then the consumer shall stop processing TRBs and wait for a notification of more work.



**Figure 14: Index Management** 

In Figure 14, TRBs are written by the producer setting the Cycle bit to the value of PCS. Note that in Figure 14, "~PCS" is the inverted version of PCS.

To form a ring (or circular queue) a *Link TRB* may be inserted at the end of a ring to point to the first TRB in the ring. A ring may contain multiple Link TRBs which are used to chain together Transfer Ring Segments.

In the example of Figure 14 the *Toggle Cycle* flag is set in the Link TRB. If the Producer encounters a *Toggle Cycle* flag set in a Link TRB it shall toggle the state of its PCS flag. If the Consumer encounters a *Toggle Cycle* flag set in a Link TRB it shall toggle the state of its CCS flag. The producer sets the TRB Cycle bit to the value of the PCS flag when it writes a TRB to set the position of the Enqueue Pointer. In Figure 14, the next TRB written by the producer after encountering the Link TRB will be TRB 0. The assertion of the Toggle Cycle bit in the Link TRB will cause the Producer to toggle the state of the PCS flag. The Cycle bit in TRB0 will be set to the value of PCS.

Link TRBs allow Transfer Rings to span Page boundaries and to be dynamically sized.

Note: All TRBs between the Dequeue Pointer and the Enqueue Pointer-1 are owned by the Consumer and may not be modified by the Producer. If the Ring is empty (Dequeue Pointer = Enqueue Pointer) then no TRBs are owned by the Consumer. Any TRBs in a ring not owned by the Consumer are owned by the Producer.

Note: If Streams are not enabled for an endpoint, the Transfer Ring CCS flag shall be set to the value of the Endpoint Context DCS flag by a Configure Endpoint Command if the associated Add Context flag is '1', or by a Set TR Dequeue Pointer Command.

If Streams are enabled for an endpoint, then when a Stream is selected, the CCS flag shall be set to the value of the DCS flag in the associated Stream Context, and when the Stream state is saved, the DCS flag in the associated Stream Context shall be set to the value of the CCS flag.

### 4.9.2.1 Segmented Rings

The Link TRB provides support for non-contiguous TRB Rings. For instance, if contiguous Pages of memory cannot be allocated by system software to form a large TRB Ring, then Link TRBs can be used to tie together multiple memory Pages to form a single large Transfer Ring.

A non-contiguous TRB Ring is composed of Ring Segments. A Ring Segment is a contiguous block of physical memory. The Link TRB provides a 64-bit pointer which points to the next segment of a ring. If the ring is comprised of only a single segment then the only Link TRB points to the beginning of the ring, as illustrated in Figure 14 above. A multi-segment ring will use a Link TRB to delimit the end of one Segment and the start of the next. The last TRB in a Ring Segment is always a Link TRB.



Figure 15: Segmented Ring Example

Figure 15 illustrates a Segmented Ring that contains two segments. In this example both segments are allocated as 4KB contiguous blocks of memory. Segment 0 defines 256 TRBs, where the last TRB is a Link TRB that points to the beginning of the next segment. Segment 1, which defines 244 TRBs, does not fully utilize the 4K buffer that was allocated for it. The two segments together define ring size of 500 total TRBs, where 498 of them are available for TDs. Note that the *Toggle Cycle* flag is set only in Segment 1's Link TRB.

#### 4.9.2.2 Pointer Advancement

When a Dequeue Pointer is "advanced", its value is adjusted to point to the next transfer related (Isoch, Setup Stage, Normal, etc.) TRB to be executed. The xHC increments the pointer value by 16 bytes to point to the next TRB, however if the next TRB is a Link TRB and its Cycle bit indicates that it is a valid TRB, then the xHC will automatically set the Dequeue Pointer to the address provided by the Link TRB. This operation will point the Dequeue Pointer to the first TRB of the next segment.

Software is responsible for advancing the Enqueue pointer. It does this by toggling the Cycle bit each pass through the ring as it writes TRBs.

Once started (by a doorbell), the xHC processes TRBs until the ring is empty. A ring is defined as "empty" if the Dequeue Pointer is equal to the Enqueue pointer. The value of the Enqueue Pointer is defined by the Cycle bit transition.

To prevent overruns, software shall determine when the Ring is full. The ring is defined as "full" if advancing the Enqueue Pointer will make it equal to the Dequeue Pointer. Software shall take Link TRBs into account when evaluating the full condition. If the Enqueue Pointer *is not* pointing at a Link TRB, software can determine if the Ring is full by adding the size of a TRB (16) to the Enqueue Pointer and checking if the result is equal to the value of the Dequeue Pointer. If the Enqueue Pointer *is* pointing at a Link TRB, then software shall compare the Ring Segment Pointer value in the Link TRB with the Dequeue Pointer.



**Figure 16: Enqueue Pointer Advancement** 

Note: The **Producer Cycle State** (PCS) and the **Consumer Cycle State** (CCS) flags are maintained internally by the xHC and software to aid in identifying the value of the Enqueue pointer. These flags are *NOT* defined in xHC registers or data structures.

The Pointer Advancement rules:

- The Cycle bit shall be initialized by software to '0' in all TRBs of all segments when initializing a ring.
- The Producer Cycle State (PCS) and the Consumer Cycle State (CCS) bits shall be set to '1' when a ring is initialized.

Note: The initial state of a Transfer Ring's CCS flag is determined by the Endpoint Context *DCS* flag. The initial state of the Command Ring's CCS flag is determined by the *Command Ring Control* Register *Ring Cycle State* (RCS) flag. The initial state of the Event Ring's CCS flag is always '1'. The previous two bullets assume that the *DCS* and *RCS* flags are initialized to '1' by software. If software chooses to initialize a CCS flag (*DCS* or *RCS*) to '0', the Cycle bits in the respective ring shall be set to '1'.

- The Cycle bit shall be written by the producer with the current value of the PCS bit.
- The Cycle bit shall be treated as Read-Only by the consumer.
- The Consumer may execute a TRB referenced by the Dequeue Pointer whose Cycle bit equals CCS.

- If the Enqueue Pointer references a Link TRB, then the Enqueue Pointer shall be set to Link TRB Ring Segment Pointer and if the *Toggle Cycle* bit is set to '1' in the Link TRB, the PCS bit shall be toggled by the Producer.
- If the Dequeue Pointer references a Link TRB then the Dequeue Pointer shall be set to Link TRB Ring Segment Pointer and if the *Toggle Cycle* bit is set to '1' in the Link TRB, the CCS bit shall be toggled by the Consumer.

Note: A Cycle bit transition takes place between a Link TRB and the first TRB of the segment that the Link TRB Ring Segment Pointer references.

Note: The *TR Dequeue Pointer* and Link TRB are not required to point to the beginning of a memory page.

### 4.9.2.3 Enlarging a Transfer Ring

To increase the size of a Transfer Ring, software shall allocate and initialize a new segment.

Software then identifies a segment boundary (Link TRB) where it will add the new segment.

Note: Only Link TRBs that are owned by the producer may be modified to point to the new segment.



Figure 17: Initial State of Transfer Ring

Figure 17 illustrates a two segment Transfer Ring (A and B) where TRBs 5 to n of Segment B and TRBs 0 to 3 of Segment A are owned by the consumer (xHC), and the remaining TRBs are available to the producer (software) for creating new TDs. Note that the *Toggle Cycle* (TC) bit is set in the Link TRB of segment B and not set in the Link TRB of segment A, hence the state of the Cycle bit is toggled once each pass through the Transfer Ring.

Now, consider the case where software needs to grow the ring size of Figure 17. Software may pause its insertion of TDs on the Transfer Ring, which temporarily stops the Enqueue Pointer from advancing, to insert a new segment. Software may only modify Link TRBs that it owns, so the new segment C may only be inserted between existing segments A and B as illustrated in Figure 18.

Note: If a Link TRB is *not* owned by software and not an "intermediate" TRB of the TD currently being executed by the xHCl, software may stop the Transfer Ring to modify the Link TRB, then restart it. If the Link TRB is an "intermediate" TRB of the TD currently being executed by the xHCl, then software shall use a *Set TR Dequeue Pointer Command* after stopping the Transfer Ring to ensure that the xHCl flushes any cached TRBs before restarting it. Refer to section 4.6.9 for more information on the requirements of stopping a Transfer Ring.

Segment A (New) Segment C Segment B TRB 0 0 TRB 0 0 TRB 0 1 TRB 1 0 TRB 1 0 TRB 1 1 TRB 2 0 TRB 2 0 TRB 2 1 TRB 3 TRB 3 0 0 TRB 3 1 TRB 4 TRB 4 0 TRB 4 1 1 TRB 5 TRB 5 1 0 TRB 5 1 0 1 TRB n-1 0 TRR n-1 TRR n-1 TRB n (TC) TRB n (TC) TRB n (TC)

Figure 18: Final State of Transfer Ring

In this example software initializes the new segment with the following operations:

- All TRBs in the new segment C to '0', including the Cycle bit.
- The TRB Type of the last TRB (n) in segment C shall be set to Link TRB.
- And the *Ring Segment Pointer* field of the segment C Link TRB (n) shall be initialized to point to the first TRB (0) of segment B.
- The *Toggle Cycle* (TC) flag of the segment C Link TRB (n) shall be set, to indicate the Cycle bit transition between the last TRB in segment C and first TRB in segment B.

Software then modifies segment A's Link pointer to point to link the new Segment C into the ring.

- The *Ring Segment Pointer* field of the segment A Link TRB (n) shall be initialized to point to the first TRB (0) of segment C.
- The *Toggle Cycle* (TC) flag of the segment A Link TRB (n) shall be set to '1', to indicate the Cycle bit transition between the consumer owned TRBs in segments A and C.

Software is required to ensure that the state of the Cycle bits in the new segment(s) and the *Toggle Cycle* flags in the Link TRBs that are used to connect the new segment to existing segments, do not cause an inconsistency in the definition of the Enqueue Pointer position.

Given the initial conditions illustrated in Figure 17, to ensure Cycle bit consistency when inserting segments software may either: 1) clear all the Cycle bits in all TRBs in the new segment(s) to '0' and modify the Link TRB *Toggle Cycle* flags in the segment that points to the new segment and the new segment, or 2) set all the Cycle bits in all TRBs in the new segment to '1'. Figure 18 illustrates the case 1.

#### 4.9.2.4 Shrinking a Transfer Ring

To decrease the size of a Transfer Ring, software shall identify a segment boundary (Link TRB) where it will perform the shrink operation.

Note: The producer shall not modify Link TRBs that it does not currently own.

Software may modify the Link TRB *Ring Segment Pointer* to map out one or more intermediate segments and/or set the Link TRB *Ring Segment Pointer* to a TRB location in the segment terminated by the Link TRB.

Software shall ensure that the state of the Cycle bits in all remaining segments do not cause an inconsistency in the definition of the Enqueue Pointer position by managing the Link TRB *Toggle Cycle* bits.

## 4.9.3 Command Ring Management

This section describes the operation of Enqueue and Dequeue Pointers in the Command Ring.

The operation of a Command Ring is identical to Transfer Rings with the following exceptions:

- If the Command Ring Control Register (CRCR) is written while the Command Ring is stopped (CRR = '0') the xHC shall initialize the Command Ring Dequeue Pointer with the value of the Command Ring Pointer field (refer to section 5.4.5).
- When the Host Controller Doorbell Register (0) is written by system software, the xHC will evaluate the Command TRB pointed to by the Command Ring Dequeue Pointer. Once started (by a doorbell write), the xHC processes Command TRBs and advances the Command Ring Dequeue Pointer until the ring is empty.
- The location of the Command Ring Dequeue Pointer is reported on the Event Ring in Command Completion Events.
- No multi-TRB TDs are allowed on the Command Ring.

All other aspects of Command Ring management are identical to those described for the Transfer Rings. i.e.:

- Software is responsible for advancing the Enqueue pointer. It does this by toggling the Cycle bit each pass through the Command Ring as it writes Command TRBs.
- A Command Ring is defined as "empty" if the Dequeue Pointer is equal to the Enqueue pointer. The Enqueue Pointer is defined by a Cycle bit transition.

Note: Refer to the description of the CRCR RCS bit in Table 32 for information on Command Ring CCS flag initialization.

Note: While the Command Ring is in the *Running* state (*CRR* = '1'), it may be *Busy* (actively processing Command TRBs) or *Idle* (not processing Command TRBs and waiting for a doorbell ring), i.e. *CCR* is not negated when the Command Ring has completed all queued commands.

### 4.9.4 Event Ring Management

This section describes the operation of Enqueue and Dequeue Pointers in the Event Ring. The operation of Enqueue and Dequeue Pointers in Transfer Rings is described in section 4.9.2 and Command Rings in section 4.9.3. Note an xHC may implement multiple Interrupters, each with its own Event Ring. This section describes the operation of a single Event Ring.

A fundamental difference between an Event Ring and a Transfer or Command Ring is that the xHC is the producer and system software is the consumer of Event TRBs. The xHC writes Event TRBs to the Event Ring and updates the Cycle bit in the TRBs to indicate to software the current position of the Enqueue Pointer.

The xHC maintains an Event Ring *Producer Cycle State* (PCS) bit, initializing it to '1' and toggling it every time the *Event Ring Enqueue Pointer* wraps back to the beginning of the Event Ring. The value of the *PCS* bit is written to the *Cycle* bit when the xHC generates an Event TRB on the Event Ring.

Software maintains an Event Ring Consumer Cycle State (CCS) bit, initializing it to '1' and toggling it every time the Event Ring Dequeue Pointer wraps back to the beginning of the Event Ring. If the Cycle bit of the Event TRB pointed to by the Event Ring Dequeue Pointer equals CCS, then the Event TRB is a valid event, software processes it and advances the Event Ring Dequeue Pointer. If the Event TRB Cycle bit is not equal to CCS, then software stops processing Event TRBs and waits for an interrupt from the xHC for the Event Ring. When the interrupt occurs, software picks up where it left off, checking the Cycle bit of the Event TRB pointed to by the Event Ring Dequeue Pointer against its CCS bit.

System software shall write the *Event Ring Dequeue Pointer* (ERDP) register to inform the xHC that it has completed the processing of Event TRBs up to and including the Event TRB referenced by the ERDP.

Note: The detection of a *Cycle* bit mismatch in an Event TRB processed by software indicates the location of the xHC Event Ring Enqueue Pointer and that the Event Ring is empty. Software shall write the ERDP with the address of this TRB to indicate that it has processed all Events in the ring.

Event Ring segments are defined by an **Event Ring Segment Table** (ERST). The ERST consists of an array of Base Address/Size pairs (ERST.BaseAddress and ERST.Size), each defining a single Event Ring segment. The first element in the ERST (0) is pointed to by the **ERST Base Address Register** (ERSTBA section 5.5.2.3.2). The number of elements in the ERST is defined by the **ERST Size Register** (ERSTSZ section 5.5.2.3.1). When the xHC is initialized, it begins writing Event TRBs starting at the address referenced by the 0<sup>th</sup> ERST entry. The xHC maintains a count of the Event TRBs that it has written to a segment. When the count exceeds the value of the associated ERST.Size entry, the xHC shall fetch the next ERST entry. The ERST entries are treated as a circular queue, wrapping back to the ERST(0) after the ERST(*ERSTSZ* – 1) is fetched. Refer to section 6.5 for the definition of an ERST entry.



Figure 19: Segmented Event Ring Example

Figure 19 illustrates a segmented Event Ring that consists of 3 segments.

Rules for operation of an Event Ring:

- Prior to writing the ERST Base Address (ERSTBA) register system software shall:
  - Initialize the Event Ring Segments that will be referenced by the Event Ring Segment Table (ERST) to '0'.
  - Initialize the ERST by initializing the ERST.BaseAddress and ERST.Size fields of each element in the table. The ERST.BaseAddress field shall point to the associated Event Ring Segment, and the ERST.Size field shall indicate the number of TRBs supported by the segment.
  - Write the ERST Size (ERSTSZ) Register with the number of valid entries in the ERST and Event Ring Dequeue Pointer (ERDP) Register with the value of ERST(0).BaseAddress.
- Write the ERST Base Address (ERSTBA) register with the value of ERST(0). BaseAddress. When the
  ERSTBA register is written, the Event Ring State Machine (refer to Figure 20) is set to the Start state.
- System software shall advance the Event Ring Dequeue Pointer by writing the address of the last processed Event TRB to the Event Ring Dequeue Pointer (ERDP) register. Note, the "last processed Event TRB" includes the case where software detects a Cycle bit mismatch when evaluating an Event TRB and the ring is empty.
- System software is responsible for ensuring valid values for ERST entries in paged environments.
- System software is responsible for ensuring the Size of every ERST entry (Event Ring segment) is at least 16.



Figure 20: Event Ring State Machine

Figure 20 describes the algorithm the xHC employs for advancing its internal *Event Ring Enqueue Pointer* (EREP). The left side of the figure describes the EREP Advancement algorithm. The right side of the figure describes the algorithm for checking if the Event Ring is full.

Note: The *Producer Cycle State* (PCS) flag for the Event Ring is toggled **only** when the Event Ring wraps back to the beginning.

Note: The Event Ring State machine is Stopped if the USBCMD Run/Stop (R/S) flag is '0'.

Note: A blocked Event Ring may impact forward progress on endpoints whose TDs target other Event Rings.

Note: It is recommended that software process as many Events as possible before writing the ERDP. This approach not only minimizes the number of MMIO writes, but is particularly important if the Event Ring is full. If an Event Ring Full condition exists, writing the ERDP after processing individual Events may cause no work to progress because the Event Ring becomes filled with Event Ring Full Events.

Ideally, software writes the ERDP after processing all Events on an Event Ring.

Practically, software should maximize the number of Events processed before writing the ERDP, e.g. processing a minimum of 4 Events before each ERDP write.

Note: Section 4.23.2 describes the xHC Restore process. Step 2 in the restore process requires software to load all registers (including the ERSTBA) with previously saved values. Writing the ERSTBA initializes the Event Ring State Machine internal variables and advances it to wait for *Run/Stop* (R/S) to be asserted or an event to be posted. A Restore operation, which always follows the register load by software, shall overwrite the Event Ring State Machine internal variables (ERSTE, ERST Count, EREP, and TRB Count) with previously saved values, allowing the Event Ring State Machine to "pick up where it left off" after a power event.

| Name                                     | Label          | Description                                                                                                                          |  |
|------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| Event Ring Segment Table                 | ERST           | Resides in host memory. Contains the addresses and lengths of the Event Ring segments. Refer to section 6.5.                         |  |
| Event Ring Dequeue Pointer               | ERDP           | Resides in Runtime register space. Advanced by software. Refer to section 5.5.2.3.3.                                                 |  |
| Event Ring Enqueue Pointer               | EREP           | Internal xHC variable. Advanced by Figure 20 algorithm                                                                               |  |
| Event Ring Segment Table<br>Count        | ERST Count     | Internal xHC variable. Identifies the offset into the ERST of the segment that is currently being filled with Event TRBs by the xHC. |  |
| Event Ring Segment Table Entry           | ERSTE          | Internal xHC variable. A pointer to an ERST entry.                                                                                   |  |
| Event Ring Segment Table<br>Base Address | ERSTE.BaseAddr | Ring Segment Base Address field of current ERST entry.                                                                               |  |
| Event Ring Segment Size                  | ERSTE.Size     | Segment Size field of current ERST entry.                                                                                            |  |
| Event Ring Segment Table Size            | ERSTSZ         | Number of entries in the in the ERST.                                                                                                |  |
| Next Segment Pointer                     | NSP            | Base address for next Segment of ERST, based on the current EREP.                                                                    |  |
| TRB Count                                | TRB Count      | Internal xHC variable. Identifies the number of remaining TRBs in the current segment.                                               |  |

**Table 4: Event Ring State Machine Definitions** 

The following steps describe the xHC Event Ring Enqueue Pointer (EREP) Advancement algorithm (left side of Figure 20):

- 1) When the *ERST Base Address* (ERSTBA) register is initially written the Event Ring State Machine enters the Start state.
- 2) The xHC initializes its internal PCS flag to '1'.

- 3) The xHC sets its internal ERST Count to '0'.
- 4) The xHC then fetches the entry in the Event Ring Segment Table referenced by the ERST Count (ERSTE = ERST[ERST Count]) and initializes its Enqueue Pointer (EREP) with the value of the Ring Segment Base Address field (ERSTE.BaseAddr), and the TRB Count with the value of the Segment Size field (ERSTE.Size).
- 5) If the USBCMD *Run/Stop* (R/S) flag = '0' the Event Ring State Machine shall wait for *Run/Stop* (R/S) to return to '1'<sup>16</sup>. When *Run/Stop* (R/S) flag = '1' the xHC shall proceeds to check if an event is posted (step 6., otherwise it proceeds immediately to step 6.
- 6) When an event is posted for the ring, the xHC shall first check if the ring is full. If not, the xHC writes the Event TRB to the location identified by the EREP, increments the EREP by 16, and decrements the TRB Count. The *Cycle* bit of the Event TRB is set to the value of the *PCS* flag. If no event is posted, the xHC will return to step 5.
- 7) As long as the TRB Count is non-zero, the xHC shall return to step 5, continuing to check *Run/Stop* (R/S) or for new events.
- 8) When the TRB Count reaches '0', the xHC shall increment the ERST Count and evaluate it, otherwise it returns to step 5.
  - a. If the ERST Count is not equal to the value of the ERSTSZ register, then the xHC returns to step 4 to process events starting in the next segment of the ERST.
  - b. If the ERST Count equals the value of the ERSTSZ register, then the xHC sets the ERST Count to '0', toggles the *Producer Cycle State* (PCS) flag, and return to step 3 to process events starting in the first segment of the ERST.

If the Event Ring is full, the xHC shall flag the condition by reporting an *Event Ring Full Error*, which requires placing an Event on the Event Ring. To ensure that there is space on the Event Ring for this error, the xHC shall consider the Event Ring full when there is still room for one more entry.

The following steps describe the xHC algorithm for checking if the Event Ring is full (right side of Figure 20):

- 1) If the TRB Count is greater than '1', then the xHC can simply add 16 to the EREP and compare it to the ERDP to determine whether the Event Ring is full.
- 2) If the TRB Count is equal to '1', then the xHC shall check if the ERDP points to the first entry in the next segment. To obtain the base address for the next segment the xHC retrieves the ERST.BaseAddress entry for the ERST Count + 1 modulus the ERSTSZ. Then calculates the address of the next Event Ring segment (NSP).
  - a. If the NSP does not equal the ERDP, then the Event Ring has room and the Event Ring Full Check exits.
  - b. If the NSP equals the ERDP, then the Event Ring is full. The xHC stops processing the Transfer and Command Rings, writes a *Event Ring Full Error* Event to the EREP, advances the EREP and decrements the TRB Count. Refer to Step 2b note below.
- 3) If the TRB Count is not equal '0', then there is room in the current segment for more events so go to step 6 and wait for the ERDP to advance.
- 4) If the TRB Count is equal '0', then increment the ERST Count to advance the EREP to the next segment.
  - a. If the ERST Count is not equal to the value of the ERSTSZ register, then the xHC goes to step 5 to initialize the state machine parameters for the next segment of the ERST.

<sup>16.</sup> A Controller Restore State (CRS) operation overwrites the Event Ring State Machine internal variables. This may occur while waiting for Run/Stop (RS) to be set to '1' when restoring state from a power event. Refer to section 4.23.2.

- b. If the ERST Count equals the value of the ERSTSZ register, then advance the EREP to the first segment of the ERST by setting the ERST Count to '0' and toggling the *Producer Cycle State* (PCS) flag, then go to step 5 to initialize the state machine parameters for the first segment of the ERST.
- 5) To initialize the state machine parameters, the xHC fetches the entry in the Event Ring Segment Table referenced by the ERST Count (ERSTE = ERST[ERST Count]) and initializes its Enqueue Pointer (EREP) with the value of the *Ring Segment Base Address* field (ERSTE.BaseAddr) and the TRB Count with the value of the *Segment Size* field (ERSTE.Size). Once the EREP has been advanced to the next segment go to step 6 and wait for the ERDP to advance.
- 6) The Event Ring will remain full until the next time that software writes the ERDP. When the ERDP is written, the xHC will determine if the new ERDP value has freed space on the Event Ring by returning to step 1).

Note: The expectation is that the xHC shall *gracefully* stop execution on the Command and Transfer Rings when the Event Ring is full. An "Event Ring Stop" will propagate all the way to the USB when all the buffered operations in the xHC are exhausted. The xHC is expected to not lose Control, Interrupt, or Bulk data under these conditions, however if the condition persists, the xHC will begin to miss periodic endpoint Service Opportunities (SOs), resulting in the loss of Isoch data and the possible loss of Interrupt data. The *Missed Service Error* may be used to report this condition in an Isoch Transfer Event once the Event Ring Stop condition is cleared. The *Event Ring Full Error* shall be reported whether data is lost or not, to inform system software that the Event Ring is under provisioned.

Note: Step 2b above states that "the xHC stops processing the Transfer and Command Rings" if an Event Ring is full. This action is further qualified with the type of Event Ring that has gone full. If the Primary Event Ring is full, then all command and transfer rings shall stop processing TRBs. If a Secondary Event Ring becomes full, then the xHC may stop all command and transfer ring processing, or only stop processing on those transfer rings that target the full Event Ring. If virtualization is enabled, an xHC implementation shall ensure that a full condition on a Secondary Event Ring does *not* stop the processing of TRBs on the Command Ring, the Primary Event Ring, or other Secondary Event Rings.

#### 4.9.4.1 Changing the size of an Event Ring

To increase the size of an Event Ring, software shall allocate and initialize a new segment.

Software then initializes ERST entries, starting at the offset defined by ERSTSZ, with the Address and Size of the new Event Ring segment(s) and writes new size of the ERST to the *ERSTSZ* Register.

Software may determine when the xHC has started using the new segment by evaluating the Completion Code of the first TRB in the new segment for a non-zero (valid) condition.

Consider the case were there the 2 segments '0' and '1' (ERSTSZ = 2, ERST(0) and ERST(1)) are active, and a *new* segment '2' is being added. Software initializes all TRBs in the new segment to '0'. Then sets the ERST(2).BaseAddr equal to the base address of the new segment, the ERST(2).Size equal to the number of Event TRBs supported by the new segment, and the *ERSTSZ* to 3.

If the EREP just passed the end of segment 1 when the *ERSTSZ* was written, the xHC will not start using the new segment until the next pass through the Event Ring. If the EREP is positioned at the last TRB of segment '1' when the *ERSTSZ* was written, the xHC will start using the new segment.

Note that the xHC will write the Cycle bit in the segment 2 TRBs with the same value as it had been using for segment 1. Software may determine when the xHC started using the new segment as it is evaluating Event TRBs pointed to by the Dequeue Pointer. When software evaluates the Event TRB after the last TRB of segment 1, it shall check for a *Valid* (non-zero) Completion Code in the first TRB of segment 2 as an indicator that the xHC has started using the new segment. If the Completion Code is Valid, then software shall advance the Dequeue Pointer to the first TRB of segment 2. If the Completion Code is Invalid ('0') value, software shall check the state of the Cycle bit in the first TRB of segment 0 to see

whether it matches the expected state for the next pass through the Event Ring. If it does not match, it means that the EREP is pointing at the last TRB of segment 1 and the Event Ring is empty. If it does match, then software shall advance the Dequeue Pointer to the first TRB of segment '0'. If the Event Ring is empty, software shall reevaluate direction of the EREP at the segment 1 to segment 2 boundary the next time it receives an interrupt.

The *Valid* (non-zero) to *Invalid* ('0') transition of the Event TRB Completion Code field shall be used by software to determine the position of the Enqueue Pointer during the first pass of the Dequeue Pointer through the new segment(s). The TRB Cycle bit field shall be treated as invalid during the first pass through the new segment(s) and shall *not* be used by software to determine the position of the Enqueue Pointer.

After the first pass of the Enqueue Pointer through the new segment(s), the xHC has initialized the Cycle bit in all newly added Event TRBs.

After the first pass of the Dequeue Pointer through the new segment(s), software shall evaluate the Cycle bit state in segment 2 to determine the Enqueue Pointer position.

Note: ERST entries (Segment Base Address and Size fields) between 0 and ERSTSZ-1 are not allowed to be modified by software when *HCHalted* (HCH) = '0'.

### 4.9.4.2 Shrinking an Event Ring

To decrease the size of an Event Ring, software shall decrement value of the *ERSTSZ* Register.

Software may determine when the xHC has stopped using the segment that is to be removed by evaluating the state of the Cycle bit of the first TRB in the deleted segment(s).

Consider the case where there are 3 segments 0, 1, and 2 (ERST Count = 3) and segment 2 is being deleted. Software writes the *ERSTSZ* register, setting it to 2. If the EREP is pointing into segment 2 when the *ERSTSZ* was written, the xHC will not stop using the "deleted" segment until the next pass through the Event Ring. If the EREP is positioned at the last TRB of segment 1 when the *ERSTSZ* was written, the xHC will stop using the new segment immediately.

Software may determine when the xHC stopped using the "deleted" segment as it is evaluating Event TRBs pointed to by the Dequeue Pointer. When software evaluates the Event TRB after the last TRB of segment 1, it may check the Cycle bit of the first TRB in segment 2. If the Cycle bit state matches the expected state then it shall continue processing the Event TRBs in the deleted segment. If the Cycle bit state of the first TRB in segment 2 does not match the expected state, then software shall check the state of the first TRB in segment 0. If the Cycle bit in the first TRB in segment 0 matches the state of the last TRB in segment 1, then the EREP is pointing at the last TRB of segment '1' and the Event Ring is empty. If it does not match, then the EREP has advanced to segment 0 and the next Event TRB to process is the first TRB of segment 0, and the xHC has stopped using the deleted segment. If the Event Ring is empty, software shall reevaluate direction of the EREP at the segment '1' to segment '2' boundary the next time it receives an interrupt.

#### 4.9.4.3 Primary and Secondary Event Rings

The number of Interrupters available to software is defined by the *MaxIntrs* field in the HCSPARAMS1 register. If more than one Interrupter is available then the 0<sup>th</sup> Interrupter is referred to as the **Primary Interrupter** and all other Interrupters are referred to as the **Secondary Interrupters**. Each Interrupter defines an associated Event Ring. The Event Ring associated with the 0<sup>th</sup> Interrupter is referred to as the **Primary Event Ring**. The Event Rings associated with the other Interrupters are referred to as the **Secondary Event Rings**. The only Event TRB types that may be found on a Secondary Event Ring are:

- Transfer Event
- Bandwidth Request Event
- Device Notification Event

- Host Controller Event
- Vendor defined event (optional)

Transfer Events generated by a Device Slot may be directed to a Secondary Event Ring by a non-'0' value in the Transfer TRB *Interrupter Target* field. All Transfer Events with the TRB *Interrupter Target* field cleared to '0', shall be directed to the Primary Event Ring by the xHC.

Bandwidth Request and Device Notification Events are targeted at a Device Slot. The xHC shall use the Device Slot's Slot Context *Interrupter Target* field to determine the Event Ring that shall receive the event.

# 4.10 Host Controller TRB Handling

### 4.10.1 Transfer TRBs

A fully configured host controller can support 255 USB Devices, where each device can declare up to 31 endpoints. 30 of the endpoints may declare up to 64K Streams each. This means that approximately 500M Transfer Rings may exist for a single xHC. Of course this is a worst case value; however the xHC architecture shall cope efficiently with reporting the completion status of hundreds, or possibly thousands, of Transfer Rings. Transfer Ring completions are queued on Event Rings as Transfer Event TRBs for the host. Refer to section 4.11.3.1 for more information on Transfer Event TRBs.

When the data transfer associated with a Transfer TRB is completed, the xHC will evaluate the completion status of the transfer and the Transfer TRB flags to determine whether to generate a *Transfer Event TRB* for the *Transfer TRB*.

If upon transfer completion of a TRB the *Interrupt On Completion* (IOC) flag is set, the xHC shall generate a *Transfer Event TRB*. Note the generation of an Event TRB always generates an interrupt to the host. The Completion Code and Length fields of the Transfer Event TRB will reflect the completion status of the Transfer TRB that generated the event.

The detection of a USB Short Packet (i.e. the actual number of bytes received was less than the expected number of bytes defined by the Transfer TRB) during a transfer does not necessarily generate an Event. A Short Packet will trigger the generation of a Transfer Event TRB on the Event Ring if the *Interrupt-on-Short* (ISP) or *Interrupt On Completion* (IOC) flags are set in the TRB that the Short Packet was detected on. The Completion Code field of the Transfer Event shall be set to *Short Packet*. The *Length* field of the Transfer Event shall be set to the residual number of bytes not written to the Transfer TRBs' data buffer. A Short Packet may occur on an intermediate TRB of a TD. In this case the xHC shall advance to the first TRB of the next TD after completing the transfer.

Note: The xHC shall execute the first *Event Data TRB* encountered while advancing to the end of the Short Packet TD.

The detection of an error during a transfer shall always generate a Transfer Event, irrespective of whether the *Interrupt-on-Short* or *Interrupt On Completion* (IOC) flags are set in the Transfer TRB. The Completion Code of the Transfer Event shall identify the detected error condition. If a *Missed Service Error* occurs on an intermediate TRB of a TD of an Isoch endpoint the xHC shall advance to the first TRB of the next TD or the Enqueue Pointer (i.e.Cycle bit transition), whichever is encountered first, when continuing execution on the Transfer Ring. When an error condition is encountered which requires an endpoint to halt; the xHC shall stop on the TRB in error, the endpoint shall be halted, and software shall use a *Set TR Dequeue Pointer Command* to advance the Transfer Ring to the next TD.

Note: If the xHC encounters a Cycle bit transition and is unable to advance to a TD boundary when it encounters an error, it shall advance to the next TD boundary the next time the doorbell is rung. The only exception is if a *Set TR Dequeue Pointer Command* is issued before the doorbell is rung, modifying the Dequeue Pointer. In this case the xHC shall assume that the modified Dequeue Pointer references the first TRB of a TD.

A Transfer Event TRB identifies the location of the TRB that "generated the event" (the Device ID, Endpoint ID, and address of the source TRB). The *Completion Code* field of the Transfer Event TRB shall contain the originating TRBs' completion status. The location information in the Transfer Event TRB allows system software to identify the device, endpoint, and TRB that generated the event. The location information also allows the host to update its copy of the Dequeue Pointer for the Transfer Ring that generated the event.

If interrupts to the host are enabled, Interrupt Moderation (refer to section 4.17) is used to gracefully manage bursts of Transfer Events.

A host controller implementation may delay the generation of Events associated with Transfer TRBs. The following conditions should force Transfer Event generation to take place immediately:

- The completion of a TRB that has its IOC flag set.
- The completion of a short packet on a TRB that has its ISP flag set.
- An error occurs on any Transfer TRB.
- An xHC implementation dependent threshold, designed to prevent the TRB Ring state from getting too far behind, is reached.

Note: The TRB Pointer field in a Transfer Event TRBs not only references the TRB that generated the event, but it also provides system software with the latest value of the xHC Dequeue Pointer for the Transfer Ring. Software may choose to use Event Data TRBs exclusively to report TD completions (e.g. never setting an IOC flag in the Transfer TRBs of TDs). However, to keep the software copy of the Transfer Ring Dequeue Pointer current, software will occasionally have to set the IOC flag in a Transfer TRB, except if an Event Data TRB is declared. The frequency with which the IOC flag is set in Transfer TRBs will depend on many system and software factors, that are outside the scope of this specification.

Note: System software should not generate unnecessary Events. Typically there is no need to set the IOC flag in more than one Transfer TRB per TD. The only exceptions would be for 1) very large TDs (e.g. > 16MB transfers) where *Intermediate Event Data TRBs* are declared, or 2) if the IOC flag is set to refresh the software Dequeue Pointer value.

Note: An *Event Lost Error* shall be generated for the endpoint if the xHC is unable to generate all the Events defined by a TD. An *Event Lost Error* shall halt the endpoint. By following the recommendations in the notes above, this condition may be avoided. The conditions that generate this error are xHC implementation specific.

#### 4.10.1.1 Short Transfers

The **TD Transfer Size** is defined by the sum of the Length fields in all TRBs that comprise the TD. On an IN endpoint the xHC shall schedule ((*TD Transfer Size* - 1) / *Max Packet Size*) + 1 USB packets for each TD.

If the TD Transfer Size is larger than *Max Packet Size*, all USB packets shall be *Max Packet Size* except for the last packet, which shall be sized to contain the remaining TD data.

A **Short Packet** condition shall occur if the number of bytes received for a USB packet associated with a TD is less than the number of bytes expected.

When a Short Packet condition occurs, the xHC shall perform the following operations:

- If the *Interrupt-on Short Packet* (ISP) or if the *Interrupt On Completion* (IOC) flag is set to '1' in the TRB that the Short Packet condition occurred on, a Transfer Event shall be generated for that TRB with the Completion Code set to *Short Packet*.
- Automatically advance the Dequeue Pointer for the Transfer Ring to the beginning of the next TD.
  - If an Event Data TRB is encountered in the process of advancing the Dequeue Pointer from the Short Packet TRB to the beginning of the next TD, the xHC shall parse the Event Data TRB, i.e. if the IOC flag is set in the Event Data TRB, an Event Data Transfer Event shall be generated with the Completion Code set to Short Packet and the Length field set to the actual number of bytes received by the TD. Only the first Event Data TRB encountered shall be parsed.
    - If subsequent Event Data TRBs are encountered in the process of advancing the Dequeue Pointer from the first Event Data TRB encountered to the beginning of the next TD, the xHC may optionally parse them.

Note that the parsing of subsequent *Event Data TRBs* is optional because they don't provide any real value. Their *Completion Code* shall equal *Short Packet*, because that was the status

of the last Transfer TRB executed, and their length shall be equal to the previous reported *TRB Transfer Length* field value, refer section 4.11.5.2 which describes the EDTLA operation.

• If a Link TRB is encountered, the xHC shall parse the Link TRB and if its IOC flag is set ('1'), then a Transfer Event shall be generated with its Completion Code set to Success. All Link TRBs encountered in TD shall be parsed.

If a Short Packet condition does not occur while receiving the data for a TD, the xHC shall parse all TRBs of the TD. i.e. any TRB with its *IOC* flag shall generate a Transfer Event.

Note: A USB packet may be comprised of the data from many TRBs, or many USB packets may be required to transfer a single TRB.

Note: No relationship is assumed between USB packet boundaries and TRB data buffer boundaries.

Note: If software is using Event Data TRBs to flag the completion of a TD that may receive a short packet, then:

- The ISP and IOC flags shall be cleared ('0') in all Transfer TRBs.
- The IOC shall be set ('1') in all Event Data TRB(s).

Event Data Transfer TRBs encountered prior to the occurrence of a short packet shall generate an Event Data Transfer Event with its *Completion Code* = *Success* (assuming no errors) and *TRB Transfer Length* field equal to the number of bytes transferred since the beginning of the TD or the previous Event Data Transfer TRB of the TD.

If a short packet occurs, then the subsequent Event Data Transfer TRBs encountered while advancing to the end of the TD shall generate an Event Data Transfer Event with its *Completion Code = Short Packet* and *TRB Transfer Length* field equal to the number of bytes transferred since the beginning of the TD or the previous Event Data Transfer TRB of the TD.

If a short packet does not occur, then the last Event Data Transfer TRB shall generate an Event Data Transfer Event with its <u>Completion Code</u> = <u>Success</u> (assuming no errors) and <u>TRB Transfer Length</u> field equal to the number of bytes transferred since the beginning of the TD or the previous Event Data Transfer TRB of the TD. Refer to section 4.11.5.2 for more information on Event Data TRB usage.

- If a TD on an IN endpoint is terminated with an *Event Data TRB*, there is no need to set the *ISP* flag in every TRB of the TD because the length of the transfer (including the terminating Short Packet) shall be reported by the *TRB Transfer Length* field of the *Event Data TRB*.
- Software shall not interpret an Short Packet Event Data Transfer Event as indicating that the TD that it is associated with is "complete", unless the Event Data Transfer Event is the last TRB of the TD.

Note: If software is *not* using Event Data TRBs, but wants to flag the completion of a TD that may receive a short packet, then:

- The ISP flag shall be set ('1') in all Transfer TRBs of the TD, and
- The IOC flag shall be set ('1') in the last Transfer TRB of the TD.

If a short packet occurs, then a Transfer Event shall be generated with the <u>Completion Code</u> = <u>Short Packet</u>, its <u>TRB Pointer</u> field pointing to the Transfer TRB that the short packet occurred on, and its <u>TRB Transfer Length</u> field shall indicate the residue bytes in the buffer.

If a short packet does not occur, then the last TRB of the TD shall generate a Transfer Event with its <u>Completion Code</u> = <u>Success</u> (assuming there was no error), its <u>TRB Pointer</u> field pointing to the last Transfer TRB, and the <u>TRB Transfer Length</u> field shall equal 0.

- If the Short Packet occurred while processing a Transfer TRB with only an *ISP* flag set, then two events shall be generated for the transfer; one for the Transfer TRB that the short packet occurred on, and a second for the last TRB with the *IOC* flag set.
- Software shall not interpret an Short Packet Event as indicating that the TD that it is associated with is "complete", unless the TRB Pointer field of the Transfer Event references the last TRB of the TD.

## 4.10.2 **Errors**

The detection of an error during a USB transfer shall always generate a Transfer Event, irrespective of whether the *Interrupt-on-Short Packet* (ISP) or *Interrupt On Completion* (IOC) flags are set in the Transfer TRB. The Completion Code of the Transfer Event shall identify the detected error condition. An error may occur on any TRB of a TD.

All Transfer Ring error conditions force the state of the associated endpoint to *Halted* and require system software intervention to recover.

Refer to section 4.11.2.2 for more information on Control Endpoint error handling.

An isoch endpoint *never* halts because there is no handshake to report a halt condition. Errors are reported as a completion code associated with a TRB for an isochronous transfer, but an isoch pipe is not halted in an error case. If an error is detected, the xHC shall continue to process the data associated with the next ESIT of the transfer. Only limited error detection is possible because the protocol for isochronous transactions do not provide per-transaction handshakes. Refer to section 5.6.5 of the <u>USB2</u> spec. There is no equivalent text in the USB3 spec, however SuperSpeed isoch endpoints are treated the same way.

### 4.10.2.1 Stall Error

A STALL PID (USB2) or STALL LMP (USB3) may be returned by a USB function in response to an IN token or after the data phase of an OUT or in response to a PING transaction. The STALL PID indicates that a function is unable to transmit or receive data, or that a control pipe request is not supported. The state of a USB device after returning a STALL for any endpoint (except the Default Control Endpoint) is undefined. The host controller shall not return a STALL under any condition.

When a STALL PID is received from a USB device by the xHC, it shall stop further activity on the associated Transfer Ring by removing it from its Pipe Schedule, set the associated *Endpoint State* (EP State) field to *Halted*, and generate a *Transfer Event TRB* with a *Stall Error*.

Note: If a device responds to a SETUP packet with a STALL<sup>17</sup> the endpoint shall generate a *Stall Error* for the Setup TRB and shall be halted.

A two step process is required to recover a halted endpoint:

1) System software shall use a *Reset Endpoint Command* (section 4.11.4.7) to remove the *Halted* condition in the xHC. After the successful completion of the *Reset Endpoint Command*, the Endpoint Context is transitioned from the *Halted* to the *Stopped* state and the Transfer Ring of the endpoint is reenabled. The next write to the Doorbell of the Endpoint will transition the Endpoint Context from the *Stopped* to the *Running* state.

Note: The Reset Endpoint Command for the endpoint shall complete successfully and the halt condition on the USB device shall be successfully cleared before attempting to restart the Transfer Ring by ringing its doorbell.

<sup>17.</sup> Typically control endpoints only return STALL TPs due to a Protocol Stall condition (as described in the <u>USB3</u> spec section 8.12.2.3), however section 8.1 of the <u>USB3</u> spec states "For non-isochronous transfers, an endpoint may respond to valid transactions by:... Returning a STALL Transaction Packet if there is an internal endpoint error". This condition describes a "Functional Stall" case, which applies to a SuperSpeed Control Endpoint if an internal endpoint error is detected by the device, hence any TP or DP issued to a Control Endpoint may return a STALL TP, including a Setup DP.

2) Software intervention is required to recover the pipe within the USB device.

### 4.10.2.1.1 Non-Control Endpoints

Removal of the halt condition on an interrupt or bulk pipe in a USB device is achieved via software intervention through a separate control pipe.

Note: The software intervention required to remove the halt condition on the USB device shall be invoked after the pipe has been transitioned to the *Stopped* state by a successful *Reset Endpoint Command*, but before writing to the *Doorbell* register of the Endpoint to restart activity on the pipe.

Note: Since an Isoch endpoint does not generate a transaction handshake, they cannot generate a Stall Error.

### 4.10.2.1.2 Control Endpoints

Removal of the halt condition on the Control endpoint of a USB device is achieved by the device accepting the next SETUP PID.

For Control endpoints, a reset of the USB device shall be required to clear the halt or error condition if the device does not accept the next Setup PID.

Refer to section 4.11.2.2 for additional Control Endpoint error handling.

## 4.10.2.2 TRB Error

A *TRB Error* indicates the TRB field values are out of range or that the xHC has determined that a TRB is incorrectly formed.

This error condition may be reported in a Transfer Event or a Command Completion Event due to an error detected on a Transfer or Command TRB, respectively. This error will not be reported in any other Event TRB types.

Note: A Transfer Ring *TRB Error* should transition an endpoint to the *Error* state (refer to section 4.8.3), however an xHC implementation may assert *HCE*<sup>18</sup> due to the detection of *TRB Error* related error conditions. It is the responsibility of software to always present correctly formed TRBs to the xHC.

### 4.10.2.3 USB Transaction Error

A transaction error is any error that causes the host controller to not complete a transfer successfully. Table 5 lists the events/responses that the xHC can observe as a result of a transaction. The effects of the error counter and interrupt status are summarized in the following paragraphs. Most of these errors set the *USB Transaction Error* Completion Code in the appropriate Transfer Event TRB.

There is a small set of protocol errors that relate only when executing a *Setup Stage TRB* and fit under the umbrella of a *Bad PID* error that are significant to explicitly identify. When these errors occur, the *Bus Error Counter* (4.10.2.7) is decremented. When the USB PID Code<sup>19</sup> indicates a SETUP, the following responses are protocol errors and shall result in a *USB Transaction Error* if not resolved after *CErr* retries.

- A high-speed device and returns a NAK handshake to a SETUP.
- A high-speed device and returns a NYET handshake to a SETUP.
- A low- or full-speed device complete-split receives a NAK handshake.
- A SuperSpeed device responds to a SETUP DP with an NRDY TP.

<sup>18.</sup> A *TRB Error* is generated due to a malformed TRB or a SET\_ADDRESS Setup Stage TRB, hence their generation is solely due to a xHCl driver error. So as not to burden xHCl implementations with complex error handing logic that only applies to the driver debug process, an xHC is allowed to assert *HCE* when *TRB Error* conditions are detected.

<sup>19.</sup> Refer to Table 8-1 in the USB2 spec for a list of the PID Codes (Types).

| Event / Result             | Error Tries                             | TRB Error Status             |
|----------------------------|-----------------------------------------|------------------------------|
| USB2 CRC or USB3 DPP Error | CErr                                    | USB Transaction <sup>a</sup> |
| Timeout                    | CErr (USB2),<br>N/A (USB3) <sup>b</sup> | USB Transaction <sup>a</sup> |
| USB2 Bad PID <sup>c</sup>  | CErr                                    | USB Transaction <sup>a</sup> |
| Babble                     | N/A                                     | Babble Detected Error        |
| Buffer Error               | N/A                                     | Data Buffer Error            |

**Table 5: Summary of USB Transaction Errors** 

- a. If error occurs on a USB transaction, then a *USB Transaction Error* (XactErr) is asserted immediately on an Isoch pipe or after *CErr* unsuccessful attempts on all other pipe types. In addition non-Isoch Transfer Ring shall be halted, refer to section 4.10.2.1.
- b. Section 8.13 of the <u>USB3</u> spec states that if a *tHostTransactionTimeout* occurs, the host shall assume that the transaction has failed and halt the endpoint. No retries are preformed.
- c. The xHC received a response from the device, but it could not recognize the PID as a valid PID. Not applicable to USB3.

This error condition shall only be reported in a Transfer Event due to an error detected on a Transfer TRB. This error shall not be reported in any other Event TRB types.

Note: No retries shall be performed if the xHC does not see a response to a Data Transaction (either IN or OUT) within tHostTransactionTimeout on a SuperSpeed pipe. The endpoint shall transition to Halted state when this condition is detected.

Note: The <u>USB3</u> spec defines a range of possible tHostTransactionTimeout values. The specific value applied by an xHC implementation may be hardcoded by an xHC vendor or programmable through a vendor defined mechanism, e.g. a Vendor Defined xHCl Extended Capability.

### 4.10.2.4 Babble Detected Error

When a device transmits more data on the USB than the host controller is expecting for a transaction, it is defined to be babbling. In general, this is called a **Packet Babble**. When a device sends more data than the *TD Transfer Size* bytes or a packet greater than Max Packet Size, the host controller shall set the *Babble Detected Error* in the *Completion Code* field of the TRB, generate an Error Event, and halt the endpoint (refer to Section 4.10.2.1). The *Bus Error Counter* is not decremented for a *Packet Babble Error* condition.

This error condition shall only be reported in a Transfer Event due to an error detected on a Transfer TRB. This error shall not be reported in any other Event TRB types.

Note: When *Babble Detected Error* is generated, software shall assume that any excess received data has been lost and not attempt a Soft Retry.

### 4.10.2.4.1 USB2 Protocol

A babble condition also exists if IN transaction is in progress at High-speed EOF2 point. This is called a **Frame Babble**. If a Frame Babble condition is detected while a TRB is being processed the xHC shall set the *Babble Detected Error* in the *Completion Code* field of the TRB, generate an Error Event, and halt the endpoint. In addition, the xHC shall disable the Root Hub port to which the Frame Babble is detected. The xHC shall never start an OUT transaction that will babble across a microframe EOF.

Note: Frame Babble is also a Port\_Error condition which shall transition a port in the Enabled state to the Disabled state, assert the PEC flag ('1'), and generate a Port Status Change Event. Refer to section 4.19.1.1.6.



## IMPLEMENTATION NOTE

# **PID Mismatch and Babble Checking**

When a host controller detects a data PID mismatch, it shall either: disable the Packet Babble checking for the duration of the bus transaction, or do packet babble checking based solely on Maximum Packet Size. The USB core specification defines the requirements on a data receiver when it receives a data PID mismatch (e.g. expects a DATA0 and gets a DATA1 or visa-versa). In summary, the xHC shall ignore the received data and respond with an ACK handshake, in order to advance the transmitter's data sequence.

The xHCl allows System software to provide buffers for a Control, Bulk or Interrupt IN endpoint that are not an even multiple of the maximum packet size specified by the device. Whenever a device misses an ACK for an IN endpoint, the host and device are out of synchronization with respect to the progress of the data transfer. The xHC may have advanced the transfer to a buffer that is less than maximum packet size. The device will re-send its maximum packet size data packet, with the original data PID, in response to the next IN token. In order to properly manage the bus protocol, the host controller shall disable the Packet Babble check when it observes the data PID mismatch.

#### 4.10.2.4.2 USB3 Protocol

A babble condition also exists if on an IN transaction the DPP exceeds the Max Packet Size. If a babble condition is detected the xHC shall set the *Babble Detected Error* in the *Completion Code* field of the TRB, generate an Error Event, and halt the endpoint.

## 4.10.2.5 Data Buffer Error

This event indicates that an overrun of incoming data or an underrun of outgoing data has occurred for this Transfer TRB. This would generally be caused by the host controller not being able to access required data buffers in memory within necessary latency requirements. These conditions are not considered transaction errors, and do not effect the Bus Error Count. When these errors do occur, a Transfer Event TRB will be generated (pointing to the TRB that the error was detected on) with the Completion Status set to *Data Buffer Error*.

If the *Data Buffer Error* occurs on a non-isochronous IN, the host controller shall not issue a handshake to the endpoint. This will force the endpoint to resend the same data (and data toggle) in response to the next IN to the endpoint.

If the *Data Buffer Error* occurs on an OUT, the host controller shall corrupt the end of the packet so that it cannot be interpreted by the device as a good data packet. Simply truncating the packet is not considered acceptable. An acceptable implementation option is to 1's complement the CRC bytes and send them. There are other options suggested in the Transaction Translator section of the USB2 spec.

This error condition shall only be reported in a Transfer Event due to an error detected on a Transfer TRB. This error will not be reported in any other Event TRB types.

## 4.10.2.6 Host System Errors

Interrupts are used by xHCl to report Events generated by the controller. The reporting requires that the xHC hardware that manages the Event Ring, and the host system hardware that the xHCl is communicating over, is operating properly.

If a catastrophic system error occurs, it may prevent the xHC from properly completing a TRB in the Event Ring. This means that software could receive an interrupt with an inconsistent Event Ring. If in the process of normal Event TRB processing software suspects a problem, it may examine the *Host System Error* (HSE) bit in the USBSTS register to determine whether the problem was due to a host controller related catastrophic fault condition.

If a catastrophic error occurs during a host system access involving the Host Controller module the *Host System Error* (HSE) bit in the USBSTS register shall be set to '1'. (In a <u>PCI</u> system, conditions that set this bit to '1' include PCI Parity error, PCI Master Abort, and PCI Target Abort.) When this error occurs, the Host Controller shall clear the *Run/Stop* (R/S) bit in the USBCMD register to prevent further execution of the scheduled TDs.

The following conditions shall indicate an Event TRB problem:

- System software receives an xHC interrupt and a Valid Transfer Event TRB does not point to a Valid source TRB.
- System software receives an xHC interrupt and a Valid Transfer Event TRB does not identify an enabled Device Slot.
- System software receives an xHC interrupt and a Valid Transfer Event TRB does not identify to an enabled endpoint.
- Out of range, incomplete, or inconsistent Event TRB field values.

It is recommended that system software check for these conditions.

Note: A *Host System Error* (HSE = '1') may be generated due to transfer integrity errors on the system bus. Some modern system bus interrupt mechanisms (e.g MSI, MSI-X) utilize specialized writes to the host address space to generate interrupts. These writes require that the address and data paths of the system bus to be functioning properly. A catastrophic error condition may prevent these writes from completing successfully. It is recommended that an xHC implementation uses and "Out-of-Band" mechanism for reporting Host System Errors. This may be a hardwired interrupt, bus or system error signal provided by the system bus.

Host System Error (HSE) may optionally be used to report other internal xHC errors that might jeopardize system level operation or data integrity. It should be assumed, however, that the assertion of HSE should generate a critical system interrupt (e.g., NMI or Machine Check) and is, therefore, fatal. Consequently, care should be taken in using HSE to report non-parity or system errors. Both the xHC and software shall assume that system integrity has been compromised when HSE is asserted.

Note: Host Controller Error (HCE) should be used to report internal xHC error conditions which may be recovered from by software resetting and reinitialization of the xHC. Refer to section 4.24.1.



# **IMPLEMENTATION NOTE**

## **Out-of-Band Error Reporting**

The PCI PERR# (Parity ERRor) and SERR# (System ERRor) error reporting pins are required for all PCI implementations. xHC implementations shall assert the PERR# pin if a parity error is detected during a PCI transaction (other than Special Cycle). The xHC shall assert the SERR# pin if an address parity error, data parity error on the Special Cycle command, the Host System Error (HSE) bit in the USBSTS register is set to '1', or any other system error is detected by the xHC where the result will be fatal. Assertion of the PERR# or SERR# pins shall set the HSE bit in the USBSTS register to '1'.

If an MSI or MSI-X write transaction is terminated with a Master-Abort or a Target-Abort, the xHC shall report the error by asserting SERR# (if bit 8 in the PCI Configuration Space *Command* register is set) and to set the appropriate bits in the PCI Configuration Space *Status* register (refer to Section 3.7.4.2 of the PCI specification). An MSI or MSI-X memory write transaction is ignored by the target if it is terminated with a Master-Abort or Target-Abort. Refer to section 5.2.1 for more information on the PCI Configuration Space registers.

If SERR# is not enabled, software should implement an algorithm for checking the *HSE* flag if the xHC is not responding.

Non-PCI xHC implementations shall provide an equivalent out-of-band notification mechanism for xHC

notification of catastrophic errors.

## 4.10.2.7 Bus Error Counter

The **Bus Error Counter** is an internal 2-bit down counter that the xHC maintains. This counter determines the number of consecutive Errors allowed while executing a USB Transaction.

Section 4.10.2.3 describes how when *CErr* bus errors are encountered on any packet of a TD, the TD is aborted, the endpoint is Halted and an Error Event will be generated. The xHC is expected to maintain an internal *Bus Error Counter* for each endpoint, which allows retries and differentiating "soft-errors" from "hard-errors".

The xHC initializes this internal *Bus Error Counter* to the value defined by the Endpoint Context *Error Count* (CErr) field on the first transmission of a packet and decrements it when an error is detected, if the *Bus Error Counter* reaches 0, then a hard-error is generated. If a packet transmission successfully completes prior to the Bus Error Counter reaching 0, it is considered successful and no error will be generated.

| Table 6 | : CErr Man | agement |
|---------|------------|---------|
|---------|------------|---------|

| Error             | Decrement<br>Counter | Comment                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Transaction Error | Yes                  | Refer to section 4.10.2.3.                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| Stalled           | No                   | Detection of Babble or Stall automatically halts the ring. Thus, count is not decremented.                                                                                                                                                                                                                                                                                                                                         |  |
| No Error          | No                   | If a bus transaction completes and the host controller does not detect a transaction error, then the host controller should reset the Bus Error Counter to extend the total number of errors for this TD. For example, Bus Error Counter should be reset with value of CErr on each successful completion of a USB transaction. The xHC shall not reset the Bus Error Counter if the value at the start of the transaction is 00b. |  |
| Data Buffer Error | No                   | Data buffer errors are host problems. They don't count against the device's retries.                                                                                                                                                                                                                                                                                                                                               |  |
| Babble Detected   | No                   | Detection of Babble or Stall automatically halts the ring. Thus, count is not decremented.                                                                                                                                                                                                                                                                                                                                         |  |

Note: Software shall not program *CErr* to a value of '0' when the Slot Context *Speed* field indicates a Full- or Low-speed device. This combination could result in undefined behavior.

## 4.10.2.8 Isoch Endpoint Error Handling

CErr does not apply to Isoch Data Transactions because retries are not performed on Isoch endpoints. Also an Isoch endpoint shall not halt due to a Data Transaction error, but instead shall advance to the next Isoch TD and attempt to execute it during the next ESIT. An Isoch Data Transaction error shall force the generation of a *Transfer Event*, irrespective of whether the *Interrupt-on-Short Packet* (ISP) or *Interrupt On Completion* (IOC) flags are set in the *Transfer TRB*, where the *Transfer Event*'s:

- TRB Pointer field shall point to the Transfer TRB that the error was detected on, and
- TRB Transfer Length field shall indicating the number of bytes successful transferred.

If a Timeout, USB2 CRC Error, USB3 DPP Error, or a USB2 Bad PID was detected on an Isoch IN Data Transaction, the *Completion Code* of the *Transfer Event* shall be set to *USB Transaction Error*.

If a Babble condition was detected on an Isoch IN Data Transaction, the *Completion Code* of the *Transfer Event* shall be set to *Babble Error*.

While advancing to the next Isoch TD:

- If an Event Data TRB is encountered, the xHC shall parse it, i.e. if the its IOC flag is set, an Event Data Transfer Event shall be generated with its Completion Code set to the same error value reported by the Transfer Event and TRB Transfer Length field set to the number of bytes successfully transferred. The first Event Data TRB encountered shall be parsed.
  - If subsequent *Event Data TRB*s are encountered in the process of advancing to the next Isoch TD, the xHC may optionally parse them.

Note that the parsing of subsequent Event Data TRBs is optional because they don't provide any real value. Their *Completion Code* shall set as described above, because that was the status of the last Transfer TRB executed, and their length shall be 0, refer to section 4.11.5.2 which describes the EDTLA operation.

• If a Link Data TRB is encountered, the xHC shall parse the Link TRB, i.e. if its IOC flag is set, a Transfer Event shall be generated with its Completion Code set to Success. All Link TRBs encountered shall be parsed.

Note: Isoch TD shall follow the TD Fragment rules which define when an IOC flag may be set within a TD.

Note: A SuperSpeed Isoch IN endpoint may transition to the **Halted** state if a tHostTransactionTimeout occurs (refer to Table 8-33 in the <u>USB3</u> spec). Note that the tHostTransactionTimeout is a xHC implementation specific delay.

## 4.10.3 **Events**

Refer to section 4.17.4 for information on Event to Interrupter mapping.

# 4.10.3.1 Ring Overrun and Underrun

If an Isoch endpoint is *Running*, the xHC periodically schedules the endpoint as a function of the ESIT. Each ESIT the xHC shall execute one Isoch TD on the endpoint's Transfer Ring. If the Isoch ring is empty when the xHC is ready to perform the transfer, it shall generate a Transfer Event on the Event Ring indicated by the Slot Context *Interrupter Target* field. An IN Isoch endpoint shall set the Completion Code to *Ring Overrun* and an OUT Isoch endpoint shall set the Completion Code to *Ring Underrun*.

Note: When a Ring Overrun or Ring Underrun condition occurs there is no TRB on the Transfer Ring to point to, so the *TRB Pointer* field of the Transfer Event TRB shall be cleared to '0' and ignored by system software. Refer to section 4.11.3.1 for a detailed description of the *Transfer Event TRB*.

After a Ring Overrun or Ring Underrun condition is reported the endpoint shall remain in the *Running* state, however the xHC will cease scheduling the endpoint. The xHC shall reschedule the endpoint the next time system software rings the doorbell for the endpoint.

Note: TDs that are not scheduled in advance of the *Isochronous Scheduling Threshold* (IST) on a currently active endpoint shall result in an *Ring Overrun* or *Ring Underrun* condition (refer to section 4.14.2.1.4 for more information in *IST*).

### 4.10.3.2 Missed Service Error

This error only applies to Isochronous endpoints. A *Missed Service Error* Completion Code indicates that the xHC was unable to complete the data transfer associated with an Isoch TRB within the ESIT. The cause of the error may be due to an Event Ring full condition, excessive DMA latency when accessing periodic data causing an internal xHC buffer overrun or underrun, etc. The data associated with the TD in error shall be lost, however for the next ESIT the xHC shall advance to the next Isoch TD and attempt to execute it.

Note: A Missed Service Error shall utilize the Transfer Event TRB format. The TRB Pointer field of Missed Service Error Transfer Event may be '0'. If the TRB Pointer = '0', then the TRB Transfer

Length field shall be invalid. If the *TRB Pointer* field is non-zero, it may not reference a TRB that has its IOC flag set ('1') within the skipped TD.

Note If the conditions that cause a *Missed Service Error* persist, multiple consecutive Isoch transfers may not be completed. In this case, a *Missed Service Error* Transfer Event may not be generated for every ESIT missed.

Note: If a *Missed Service Error* occurs, the xHC should not drop Events associated with the missed Isoch TDs as it attempts to resynchronize an Isoch pipe, e.g. if IOC = '1' in a Link TRB then it returns *Success*, in an Event Data TRB then it returns *Missed Service Error*, in a Transfer Event then it returns *Missed Service Error*, etc.

Note: A *Missed Service Error* shall not be reported if an Isoch transfer was not completed due to another error condition, e.g. USB Transaction Error, etc.

# 4.10.3.3 Split Transaction Error

This error only applies to USB2 protocol endpoints for reporting an error on a split transaction, e.g. that the xHC was unable to schedule a required complete-split transaction of a HS Split Interrupt IN transaction. If a *Split Transaction Error* is detected, there is the possibility of data loss and the endpoint shall be halted.

### 4.10.3.4 Short Packet

A Short Packet Completion Code shall be reported if number of bytes received was less than the TD Transfer Size and the Interrupt-on Short Packet (ISP) or Interrupt on Completion (IOC) flag was set to '1' in the associated Transfer TRB. Refer to section 6.4.5 Table 130 for the definition of the Short Packet completion code. Refer to section 4.10.1.1 for more information in Short Packet handling.

Note: If a Short Packet ends between two TRBs, either TRB may report a Short Packet Completion Code.

# 4.11 TRBs

This section discusses the properties and uses of TRBs that are outside of the scope of the general data structure descriptions that are provided in section 6.4.

# 4.11.1 TRB Template

TRBs adhere to the generalized template illustrated in Figure 21.

Figure 21: TRB Template



A TRB consist of 3 basic components: Parameter, Status, and Control. The following sub-sections identify the properties of each component.

## 4.11.1.1 Command and Transfer TRB Components

Command and Transfer TRB Components adhere to the following general rules, where the producer is system software and the consumer is the xHC.

All components of all Command and Transfer TRBs shall be initialized to '0' by the system software when the Command Ring or a Transfer Ring is created.

All components of all Command and Transfer TRBs shall be treated as read-only by the xHC.

The format/contents of all Command or Transfer TRB components shall be defined by the Control component *TRB Type* field. *TRB Type* field shall always reside in bits 10-15 of the Control component.

The Enqueue Pointer of a ring is defined by the transition of the Control component *Cycle* (C) bit in the TRB Ring. Refer to section 4.9 for a detailed explanation of Cycle bit operation. *Cycle* bit shall always reside in bit 0 of the Control component.

If the xHC does not pre-fetch TRBs the *Evaluate Next TRB* (*ENT*) flag forces the xHC to evaluate the next TRB of a TD before advancing to the next endpoint in the Pipe Schedule. The *ENT* flag does not span TDs, therefore the *ENT* flag is valid only if the *Chain* bit (CH) is '1'. Refer to section 4.12.3 for more information on the *ENT* flag.

Note: If all 4 Dwords of a TRB are not written as an atomic memory operation, then it is required that the Parameter and Status components of a TRB shall be initialized prior to writing the Control component. **Violating this rule shall cause undefined xHC behavior**.

How a Transfer Ring is managed is described in section 4.11.2. How a Command Ring is managed is described in section 4.11.4.

## 4.11.1.2 Event TRB Components

Event TRB Components adhere to the following general rules, where the consumer is system software and the producer is the xHC.

All components of all Event TRBs shall be initialized to '0' by the system software when the Event Ring is created.

After Event Ring initialization, all components of Event TRBs shall be treated as read-only by system software.

The format/contents of all Event TRB components shall be defined by the Control component *TRB Type* field. *TRB Type* field shall always reside in bits 10-15 of the Control component.

The Enqueue Pointer of a ring is defined by the transition of the Control component Cycle (C) bit in the Event TRB Ring. Refer to section 4.9 for a detailed explanation of Cycle bit operation.

How an Event Ring is managed is described in section 4.11.3.

## 4.11.2 Transfer TRBs

Transfer TRBs shall be found on a **Transfer Ring**. A Work Item on a Transfer Ring is called a **Transfer Descriptor** (TD) and is comprised of one or more Transfer TRB data structures. This section describes the transfer related TRBs.

System software is the producer of all Transfer TRBs and the xHC is the consumer.

Upon completion of a Transfer TRB one of 4 conditions shall cause an associated Transfer Event to be generated on the Event Ring:

- 1) The Interrupt On Completion (IOC) flag is set.
- 2) A short packet has been received and the Interrupt-on Short Packet (ISP) flag is set.
- 3) An error occurred while executing a Transfer TRB.

In each case, the Completion code will indicate either Success or the cause of the Transfer Event generation.

The *IOC* flag will typically only be set ('1') in the last TRB of Transaction Descriptor (TD) to minimize Event TRB generation and system interrupts.

Each Endpoint Context defines one Transfer Ring if the *MaxPStreams* field = '0' or multiple Transfer Rings if the *MaxPStreams* field > '0'.

Table 131 defines the *TRB Types* found on a Transfer Ring. Table 132 defines the allowable Transfer Ring TRB Types as function of endpoint type.

Note: Software shall only utilize Transfer Events to determine TRB completions. Software shall not infer TRB completions based on Frame ID, MFINDEX, or other information.

Refer to section 4.11.7 for more information on TRB requirements.

## 4.11.2.1 Normal TRB

A *Normal TRB* is used in several ways; exclusively on Bulk and Interrupt Transfer Rings for normal and Scatter/Gather operations, to define additional data buffers for Scatter/Gather operations in Isoch and for Data stage TDs.

The direction of a data transfer associated with a Normal TRB depends on the direction defined by the Endpoint Context that it is associated with, or the preceding *Data Stage TRB* in the TRB Ring associated with a Control endpoint.

The *Chain* bit (*CH* field in Figure 78) may be set to '1' in Normal, Data Stage, Status Stage, and Isoch TRBs to form multi-TRB Transfer Descriptors. Chaining allows scatter/gather operations. Chaining can be used by system software to concatenate Pages of virtual memory, or to concatenate byte aligned data.

Refer to section 6.4.1.1 for the definition of a Normal TRB.

# 4.11.2.2 Setup Stage, Data Stage, and Status Stage TRBs

All USB devices respond to requests from the host on the device's Default Control Pipe. These requests are made using Control Transfers. At the USB packet level, a Control Transfer consists of multiple transactions partitioned into stages: a setup stage, an optional data stage, and a terminating status stage. The xHCl defines the Setup Stage TRB, Data Stage TRB, and Status Stage TRB to provide a 1:1 mapping to the respective USB Control transfer stages. Refer to section 3.2.9 for an overview of xHCl Control transfer support.

Refer to sections 6.4.1.2.1, 6.4.1.2.2, and 6.4.1.2.3 for detailed definitions of a *Setup Stage TRB*, *Data Stage TRB*, and *Status Stage TRB*, respectively. Also see section 8.5.3 in the <u>USB2</u> spec. or section 8.12.2 in the <u>USB3</u> spec. for a description of "Control Transfers".

Table 9-2 of the <u>USB2</u> or <u>USB3</u> specification defines the format of the **USB SETUP Data**. The host is responsible for establishing the values passed in the *USB SETUP Data* fields. Every USB Setup packet is comprised of an eight byte *USB SETUP Data* structure.



Figure 22: SETUP Data, the Parameter Component of Setup Stage TRB

Figure 22 illustrates the mapping of the *USB SETUP Data* defined in section 9.3 (Table 9-2) of the <u>USB2 or USB3</u> spec. to the *Setup Stage TRB* Parameter component.

The Transfer Ring associated with a Control Endpoint adheres to the following rules:

- The Control Transfer Ring may contain Setup Stage and Status Stage TDs, and optionally Data Stage TDs.
- Each Setup Stage TD shall contain a single Setup Stage TRB.
- A Data Stage TD shall consist of a Data Stage TRB chained to zero or more Normal TRBs, or Event Data TRBs.
- A Status Stage TD shall contain of a single Status Stage TRB, optionally chained to an Event Data TRB.
- All Control transfers require a Setup Stage TD followed by a Status Stage TD. If a data stage is
  required for the transfer, then system software is responsible for ensuring that a Data Stage TD is
  inserted between the Setup Stage TD and the Status Stage TD. "No-data" Control transfers do not
  require a Data Stage TD.
- A No-data Control transfer is generated by software if a *Data Stage TD* does not exist between the Setup Stage and Status Stage TDs.
- A Setup Stage TRB shall contain immediate data (IDT flag = '1'), its Parameter fields shall contain the 8-byte USB SETUP Data, which defines the request and the request's parameters that will be sent to the device in the USB Setup stage transaction, and its Length field shall be set to '8'.
- System software is responsible for setting the values passed in the USB SETUP Data fields as function of the desired USB Control Endpoint request. Refer to section 9.3 in the <u>USB2</u> or section 9.3 in the <u>USB3</u> spec. for the format of the *USB Setup Data*.

- System software is responsible for ensuring that the Direction (DIR) flag of the Data Stage and Status
  Stage TRBs are consistent with the USB SETUP Data defined bmRequestType:Data Transfer
  Direction (DTD) flag and wLength field. Refer to Table 7 for mapping.
- No more than one Data Stage TD may be defined between a pair of Setup and Status Stage TDs.

| USB SETUF                     | P Data  | Transfer Type flag        | Direction flag (DIR)     |                  |
|-------------------------------|---------|---------------------------|--------------------------|------------------|
| Data transfer direction (DTD) | wLength | (TRT)<br>Status Stage TRB | Data Stage TRB           | Status Stage TRB |
| Host-to-device                | 0       | No Data Stage             | No Data Stage TD defined | IN               |
|                               | >0      | OUT Data Stage            | OUT                      | IN               |
| Device-to-host                | 0       | No Data Stage             | No Data Stage TD defined | IN               |
|                               | >0      | IN Data Stage             | IN                       | OUT              |

Note: The *Direction* (DIR) flag in the *Status Stage TRB* indicates the direction of the control transfer acknowledgement. For USB2 devices, *DIR* directly determines the PID that shall be used for the associated USB2 transaction. For USB3 devices, a *Status TP* is defined which is used for the status stage of all SuperSpeed (SS) control transfers. Refer to section 8.5 of the <u>USB3</u> spec for the definition of the SS Status TP *Direction* flag.

Note: The *Direction* (DIR) flag in the *Data Stage TRB* defines the transfer direction for all TRBs in the *Data Stage TD*. For USB2 devices, *DIR* directly determines the PID that shall be used for the Data Stage transaction. For USB3 devices, if *DIR* = OUT a DP is generated with write data, if *DIR* = IN an ACK TP is generated to request read data from the device.

- If the data associated with a *Data Stage TD* is not contiguous, then additional *Normal TRBs* shall be chained in a *Data Stage TD*.
- System software is responsible for ensuring that the total data length defined by a Data Stage TD (i.e.
  the sum of the Length fields of the Data Stage TRB and all Normal TRBs) is equal to wLength. Note
  that communicating with some non-compliant devices may require violating this rule. The transfer
  lengths managed by the xHC depend strictly on the TRB Length fields.
- The Transfer Event generated by a *Status Stage TRB* shall report a *Success*, *Stall Error*, or other error Completion Code.
- **Success** indicates that the USB device has completed the command and is ready to accept a new command. Refer to "Function completes" row in Table 8-7 of the USB 2 spec. Refer to "Request completes" row in Table 8-27 of the USB 3 spec.
- **Stall Error** indicates that the USB device has an error that prevents it from completing the command. Refer to "Function has an error" row in Table 8-7 of the USB 2 spec. Refer to "Request has an error" row in Table 8-27 of the USB 3 spec. Software shall provide a timeout for all control operations and abort them using a *Stop Endpoint Command* if the operation times out.

Note: If a USB device is still processing the command when the Status Stage TD is executed, the device will return a Busy<sup>20</sup> response. The xHC shall wait indefinitely for a *Success*, *Stall Error* or other error response from device for the Status stage.

<sup>20.</sup> Refer to "Function is busy" row in Table 8-7 of the USB 2 spec. Refer to "Device is busy" row in Table 8-27 of the USB 3 spec.

The xHC shall NOT check for the following Control transfer error conditions.

Note: Some (non-compliant) USB devices use the SETUP Data *wLength* field as a custom parameter for non-data control transfers. xHCl implementations should not tie a non-zero wLength value to the existence of a Data Stage TD in a control transfer to ensure compatibility with those devices.

- If a Data Stage TD follows a Setup Stage TD, where wLength = '0'.
- If a Status Stage TD does not follow a Setup Stage TD, where wLength = '0'.
- If a Data Stage TD does not follow a Setup Stage TD, where wLength > '0'21.
- If the total size of the Data Stage TD is not equal to wLength.
- If the Data Stage TRB Direction (DIR) flag does not correspond to the definition in Table 7.
- If the Status Stage TRB Direction (DIR) flag does not correspond to the definition in Table 7.
- The xHC is NOT required to check for the following Control transfer error conditions. If system
  software is properly designed these error conditions will never occur. However if the xHC does check
  for these conditions it shall generate a Transfer Event for the TRB that the error was detected on with
  the Completion Code set to TRB Error.
  - If a Status Stage TD does not follow a Data Stage TD.
  - If the Setup Stage TRB defines a Length not = 8.
  - If the Status Stage TRB defines a Length > 0.
- The xHC shall inspect the bRequest field in Setup Stage TRBs for a SET\_ADDRESS request code and the bmRequestType field for Data Transfer Direction (DTD) = Host-to-device, Type = Standard, and Recipient = Device. If these values are detected for bRequest and bmRequestType, no Control transfer shall be issued to the USB, and the Transfer Event associated with the Setup Stage TRB shall return a TRB Error completion code. The SET\_ADDRESS request is the ONLY Standard Device Request trapped by the xHC. This error shall not generate a stall condition on the Default Control Endpoint and the xHC shall advance to the next Setup Stage TD or the Enqueue Pointer (i.e.Cycle bit transition), whichever is encountered first.
- On a SS endpoint, if a STALL TP is received for a Setup, Data, or Status Stage TD, the xHC shall generate a Transfer Event pointing to the TRB that the error occurred on, with the Completion Code set to Stall Error.
- On a USB2 endpoint, if an error is detected on a Setup, Data or Status Stage TD, the xHC shall generate a Transfer Event pointing to the TRB that the error occurred on, with the Completion Code set to USB Transaction Error.
- All Control transfers begin with a Setup Stage TD and end with a Status Stage TD. A Control transfer
  may be aborted prior to executing its Data Stage or Status Stage TDs using a Stop Endpoint
  Command. Software is responsible for cleaning up the Transfer Ring after issuing a Stop Endpoint
  Command. And this is the only case where the xHC may expect to see a Setup Stage TD not follow a
  Status Stage TD.

Note: Undefined behavior may occur if software does not schedule a Status Stage TD to terminate a control transfer.

<sup>21.</sup> This condition violates the definition of a USB Control Transfer, however this condition should be ignored by the xHC to ensure legacy device compatibility. The Setup Stage *Transfer Type* (TRT) field strictly indicates the presence and the Direction of the Data Stage TD, and determines the direction of the Status Stage TD so the *wLength* field should be ignored by the xHC.



# **IMPLEMENTATION NOTE**

# **Control Endpoint Recommendations**

The USB2 specification section 8.5.3 is silent about what to do if a STALL is returned for a Setup Transaction handshake. The EHCI spec (e.g. section 4.12.1) treats a STALL generically, retrying the transaction indefinitely. Receiving a STALL for any Transaction handshake (including a Setup) halts the endpoint. The EHCI treats a NAK to a Setup Transaction as a USB Transaction Error (i.e. decrements *CErr*). It is recommended that xHCI provides the same response.

The USB3 specification section 8.12.2 is silent about what to do if an NRDY or STALL is returned for a Setup TP. xHCl implementations should treat these NRDYs like a *USB Transaction Error*, retrying the transaction CErr times (refer to section 4.10.2.3), and if a STALL is received for a Setup TP the xHC should halt the endpoint (refer to section 4.10.2.3).

## 4.11.2.3 Isoch TRB

An Isoch Transfer Descriptor (TD) shall consist of an Isoch TRB chained to zero or more Normal TRBs.

The direction of a data transfer associated with an Isoch Transfer Ring (and the Isoch TD that it defines) depends on the direction defined by the Endpoint Context that it is associated with. Refer to the *EP Type* field definition in Table 57 for the direction encoding.

The USB Endpoint Descriptor bInterval and wMaxPacketSize, and USB SuperSpeed Endpoint Companion Descriptor bMaxBurst and bmAttributes:Mult parameters define the bandwidth requirements of an isochronous pipe. These parameters specify a Quality of Service contract between the device and the host. This contract ensures that during an Interval, up to Max ESIT Payload bytes may be transferred between the host and the device. Another way of looking at it is; the USB Descriptor fields; bInterval, wMaxPacketSize, bMaxBurst, Mult, define a bandwidth that is guaranteed to be available on the USB for moving the data associated with this endpoint. The xHCI defines more generic versions of these parameters in the Endpoint Context; Interval, Max Packet Size, Max Burst Size, and Mult fields. System software is responsible for converting the endpoint type and speed dependent values defined in the USB Endpoint and SuperSpeed Endpoint Companion Descriptors to the generic values utilized by the xHCI. Refer to section 6.2.3 for more information on the Endpoint Context fields and their relationship to the USB Descriptor fields.

An *Isoch TD* defines an isochronous data transfer that will occur during a single Interval. An *Isoch TD* consists of one or more TRBs, where the first TRB of TD is always an *Isoch TRB*. If the data associated with an *Isoch TD* is not contiguous or larger than 64K bytes, then additional Normal TRBs may be chained to the initial Isoch TRB, forming a multi-TRB Isoch TD.

The xHC shall consume one *Isoch TD* each Interval on an Isoch Transfer Ring. To ensure streaming data, system software is required to place at least one Isoch TD on the Transfer Ring each Interval, prior to the *Isochronous Scheduling Threshold* (refer to IST, section 4.14.2.1).

For Isoch OUT endpoints, if the associated Transfer Ring is empty, then no Isoch transfers shall be scheduled over the USB during the intervening Intervals, the endpoint shall be removed from the xHC's Pipe Schedule, and a *Ring Underrun Event* shall be generated for the EPs' Transfer Ring to flag the condition.

For Isoch IN endpoints, if the Transfer Ring is empty, then any Isoch data that may have been transferred during the intervening Interval(s) shall be lost, the endpoint shall be removed from the xHC's Pipe Schedule, and a *Ring Overrun Event* shall be generated for the EPs' Transfer Ring. In either case, the endpoint shall remain in the *Running* state. The xHC shall remove the endpoint from the Isoch Pipe Schedule and restart the Isochronous transfers the next time the endpoint's doorbell is rung.

Note: A *Ring Underrun* or *Ring Overrun Event* is only generated the first Interval that an empty Transfer Ring is detected.

Note: A *Transfer Event TRB* is used to report the condition; however a *Ring Underrun* or *Ring Overrun Event* is not associated with a Transfer TRB (because the ring is empty). The *TRB Pointer* field of the *Transfer Event TRB* used to report the error is not valid and should be ignored by software.

An Isoch Transfer Ring will be reinstated on the xHC's Pipe Schedule the next time its doorbell is rung.

If the xHC is unable meet an Isochronous deadline, a *Missed Service Error Event* shall be generated for the endpoint.

Note: The xHC may not generate a *Missed Service Error* for each Isochronous deadline missed, e.g. if the Event Ring is full.

The Ring Underrun, Ring Overrun, and Missed Service Error Events shall utilize a Transfer Event TRB format.

The Isoch TRB Frame ID field may be used to specify the Service Interval Boundary than an Isoch transfer may start on. If the Start Isoch ASAP (SIA) flag is cleared to '0' in the Isoch TRB, the xHC shall schedule the Isoch TD within one Service Interval of the next match of the Frame ID field with the Frame Index portion (bits 13:3) of the Microframe Index (MFINDEX) register. Refer to Figure 29. The range of possible values for the Frame ID field are 0 to 2047. If the Start Isoch ASAP (SIA) flag is set to '1' in the Isoch TRB, the Frame ID field is ignored and the Isoch TD is scheduled as soon as possible.

The Isoch TRB *Transfer Burst Count* (TBC) and *Transfer Last Burst Packet Count* (TLBPC) fields may be used by the xHC to identify the exact number of packets that will comprise an Isoch TD without having to read in the complete TD. The xHC may use this information to better manage its periodic schedules. Refer to section 6.4.1.3 for more information.

The *TBC* field (Table 79) shall be initialized by software. The following method shall be used to compute *TBC*, where *TDPC* is the *Transfer Descriptor Packet Count* described in section 4.14.1.

```
TBC = ROUNDUP ( TDPC / Max Burst Size ) - 1
```

The *TLBPC* field (Table 79) shall be initialized by software. The following method shall be used to compute *TLBPC*, where *TDPC* is the *Transfer Descriptor Packet Count* described in section 4.14.1.

IsochBurstResiduePackets = TDPC MODULUS Max Burst Size

TLBPC = IF ( IsochBurstResiduePackets == 0 )
THEN Max Burst Size - 1
ELSE IsochBurstResiduePackets - 1

Refer to section 6.4.1.3 for the detailed definition of an Isoch TRB.

### 4.11.2.4 TD Size

The *TD Size* field of a TRB defines a number of packets that remain to be transferred for a TD after processing all Max Packet Sized packets in the current TRB and all previous TRBs. This field may be used by the xHC to estimate the size of a TD without requiring it to read ahead TRBs to the end of the TD. The *TD Size* field shall be initialized by software in Transfer TRBs, with a value calculated for a TRB using the following method, and the field shall be that declare it:

**TD Packet Count** defines the number of packets that must be transferred to complete a TD.

TD Packet count = ROUNDUP( TD Transfer Size / Max Packet Size )

**x** is the number of Transfer TRBs in a TD.

**n** is the index of a Transfer TRB in a TD. where n = 1 for the first Transfer TRB of a TD.

TRB Transfer Length Sum (n) is the sum of the TRB Transfer Length fields in TRBs 1 through n.

**Packets Transferred (n)** defines the number of Max Packet Sized packets that have been transferred for the TD, up to and including the data described by TRB (n).

Packets Transferred (n) = ROUNDDOWN( TRB Transfer Length Sum (n) / Max Packet Size )

**TRB Residue (n)** defines the number of bytes remaining in TRB (n)'s buffer after processing all Max Packet Sized packets in the current TRB and all previous TRBs of a TD.

TRB Residue (n) = TRB Transfer Length Sum (n) - (Max Packet Size \* Packets Transferred (n) )

**TD Size (n)**, For all Transfer TRBs except the last in a TD, TD Size identifies the number of packets that still need to be scheduled to complete this TD after sending TRB Residue (n) + the data for TRBs n+1 through x. The value of the *TD Size* in the last Transfer TRB of a TD (TD Size (x)) shall be cleared to '0' to explicitly indicate that it is the last Transfer TRB of the TD. Since the *TD Size* field is only 5 bits, its value shall be forced to 31 if the number of packets to be scheduled is greater than 31.

For all Transfer TRBs of a TD except the last (n = 1 through x-1):

```
TD Size (n) = IF ( TD Packet Count - Packets Transferred (n) > 31, then 31, else TD Packet Count - Packets Transferred (n) )
```

For the last Transfer TRB of a TD:

TD Size 
$$(x) = 0$$
.

Note: If the TRB Residue for the last Transfer TRB (TRB Residue (x)) is greater than 0, then a terminating short packet shall be generated for the TD. Also note that the TRB Residue value is always less than Max Packet Size.

Refer to section 6.4.1 for more information on the TD Size field.

#### 4.11.2.5 Frame ID

The Frame ID field identifies the target frame that the Interval associated with this Isochronous Transfer Descriptor will start on. The Frame ID is valid only if the Start Isoch ASAP (SIA) field of an Isoch TRB equals '0'.

Software shall not schedule an Isoch TD with a *Frame ID* value that is greater than 895 ms. ahead of the current MFINDEX register value. This limitation allows the xHC to properly manage Isoch TDs when a *Missed Service Error* occurs.

Note: When a *Missed Service Error* occurs, the Isoch TD that was supposed to be transferred during the missed service interval is dropped, and the xHC is expected resynchronize the Isoch pipe by advancing to the next Isoch TD for the next Interval. If the *Frame ID* of an Isoch TD is used to identify a specific starting Frame for a TD, then the scheduling limit on the *Frame ID* allows the xHC to unambiguously determine if an Isoch TD should be skipped or executed.

Software should not schedule an Isoch TD with a *Frame ID* value that is less than *IST* + 1 microframe ahead of the current MFINDEX register value. This limitation allows the xHC sufficient time to fetch and schedule Isoch TDs. For more information on the *Isochronous Scheduling Threshold* (IST), refer to section 4.14.2.1.4.

Note: The *Frame ID* value is calculated as the modulus of 2048, i.e. the size of the *Frame Index* portion of the MFINDEX register (refer to Figure 29).

Note: After specifying a *Frame ID* (i.e. *SIA* = '0') for an Isoch TD, software shall set *SIA* = '1' in all subsequent Isoch TDs that are scheduled for consecutive Intervals after the initial Isoch TD.

Note: If the *Frame ID* field value of an Isoch TD references an ESIT that already has an Isoch TD scheduled for it, then the *Frame ID* field shall be ignored and the xHC shall schedule the Isoch TD as if *SIA* = '1'.

Note: For endpoints with an ESIT greater than 1 ms. software shall specify a *Frame ID* value that begins on an *ESIT Boundary*. E.g. if the *Interval* of an endpoint is 4 ms. (32 microframes) the valid *Frame ID* values for the endpoint are 0, 4, 8, 12, and so on.

Note: For endpoints with an ESIT less than or equal to 1 ms. the Isoch TD may be scheduled on any ESIT Boundary within the Frame specified by the *Frame ID*.

## 4.11.3 Event TRBs

*Event TRBs* shall be found on an **Event Ring**. A Work Item on an Event Ring is called an **Event Descriptor** (ED). An ED shall be comprised of only one Event TRB data structure. This section describes the operational characteristics of the event related TRBs.

The xHC is the producer of all Event TRBs and system software is the consumer.

**Event TRBs** are used to report events associated with the Command Ring and Transfer Rings, as well as a variety of other host controller related events (Port Status Change, Bandwidth Requests, etc.).

The field definitions of the Parameter, Length, and the high word of the Control components of Event TRBs are all *Event Type Dependent*. Refer to the specific Event definitions below for more information on these definitions. The Event Type field shall define the contents of the *Event Type Dependent* fields.

The Event Type field shall indicate Event Ring TRB Types as defined in Table 131. Any Event Type may be found on the Primary Event Ring. Only Transfer, Bandwidth Request, and Device Notification Events may be found on a secondary Event Ring. Refer to section 4.9.4.3 for a discussion of Primary and Secondary Event Rings.



# **IMPLEMENTATION NOTE**

### **Event TRB Updating**

The xHC shall ensure that all Dwords in an Event TRB are updated before it toggles the *Cycle* (C) bit in Dword 3. An xHC implementation may update all 4 Dwords of the *Event TRB* as an atomic (single DMA) operation, or if it updates the *Event TRB* Dwords as discrete operations, then it shall update Dword 3 (toggling the *Cycle* bit) last.

## 4.11.3.1 Transfer Event TRB

Transfer Event TRB generation shall only occur under the following conditions:

- If the Interrupt On Completion (IOC) flag is set.
- When a short transfer occurs during the execution of a Transfer TRB and the Interrupt-on-Short Packet (ISP) flag is set.
- If an error occurs during the execution of a Transfer TRB.

Several transfer related errors may be detected that cannot be attributed to a specific TRB, e.g. *Ring Overrun*, *Ring Underrun*, etc. In these cases, the xHC shall set the *TRB Pointer* to '0' and software shall treat it as invalid.

When the data transfer associated with a Transfer TRB completes, a Transfer Event shall be generated by the xHC if the TRB *IOC* or *ISP* flags are set to '1', or if an error occurs on the transfer associated with the TRB.

## 4.11.4 Command TRBs

The *Parameter*, *Status* and *Length* TRB components shall be cleared to '0' by system software unless otherwise noted by a specific command.

The *TRB Type* field of the Control component shall indicate the Command Type. Table 131 defines the available Command TRBs, i.e. *TRB Types* allowed on a Command Ring.

For every command, the xHC notifies system software of its completion by placing a Command Completion Event TRB on the Event ring.

When a Command TRB is initialized on the Command ring, the *Cycle* bit will be set to the value of the Command Ring's Producer Cycle State (PCS) flag.

If an endpoint defines Streams, then commands that affect Endpoint Contexts may also affect the associated Stream Contexts. In cases where both contexts may be affected, the combined contexts are referred to as the "Endpoint/Stream" Context.

The remaining fields shall be managed by system software as a function of the command type, and are described below.

Note: The Address Device, Configure Endpoint, and Evaluate Context Commands utilize an Input Context data structure.

# 4.11.4.1 No Op Command TRB

The No Op Command TRB provides a simple means for verifying the operation of the basic TRB Ring mechanisms offered by the xHC, or to report the current value of the Command Ring Dequeue Pointer.

The format of the No Op Command TRB is defined in section 6.4.3.1.

Refer to section 4.6.2 for more information on the No Op Command.

#### 4.11.4.2 Enable Slot Command TRB

The *Enable Slot Command TRB* causes the xHC to select an available Device Slot and return the ID of the selected slot to the host in a *Command Completion Event*.

The Enable Slot Command utilizes the same format as the No Op Command TRB, described in section 6.4.3.1.

Refer to section 4.6.3 for more information on the Enable Slot Command.

## 4.11.4.3 Disable Slot Command TRB

The *Disable Slot Command TRB* releases any bandwidth assigned to the disabled slot, frees any internal xHC resources assigned to the slot, and sets the *Slot State* field of the associated Slot Context to *Disabled*.

The format of the Disable Slot Command TRB is defined in section 6.4.3.3.

Refer to section 4.6.4 for more information on the Disable Slot command.

## 4.11.4.4 Address Device Command TRB

The Address Device Command TRB transitions the selected Slot Context from the Default to the Addressed state. It also causes the xHC to select an address for the USB device and issue a SET\_ADDRESS request to the USB device.

The format of the Address Device Command TRB is defined in section 6.4.3.4.

Refer to section 4.6.5 for more information on the Address Device Command.

## 4.11.4.5 Configure Endpoint Command TRB

The Configure Endpoint Command TRB is used to enabled and/or disable selected endpoints of a Device Slot. When enabling endpoints the xHC evaluates the host controller resource and USB bandwidth requirements identified by the selected Endpoint Contexts in the command. If the requirements can be met, then the endpoints are enabled.

The format of the Configure Endpoint Command TRB is defined in section 6.4.3.5.

Refer to section 4.6.6 for more information on the Configure Endpoint Command.

## 4.11.4.6 Evaluate Context Command TRB

The Evaluate Context Command TRB is used by system software to notify the xHC that parameters associated with selected contexts have been modified. The current state of a context is not changed by the

execution of an *Evaluate Context Command*. Refer to section 4.3 for more information on the use of this command.

Note: Refer to the Slot and Endpoint Context data structure descriptions (sections 6.2.2 and 6.2.3, respectively) for information on the specific Context fields that are evaluated by this command. A typical use of this command is immediately after an *Address Device Command* to inform that xHC that software has updated the *Max Packet Size* field of the Control endpoint. Refer to section 4.3 for more information on this usage.

The format of the Evaluate Context Command TRB is defined in section 6.4.3.6.

Refer to section 4.6.7 for more information on the Evaluate Context Command.

## 4.11.4.7 Reset Endpoint Command TRB

The Reset Endpoint Command TRB command is used by system software to reset an individual endpoint. This command may be used to restart a Halted endpoint.

The format of the Reset Endpoint Command TRB is defined in section 6.4.3.7.

Refer to section 4.6.8 for more information on the Reset Endpoint Command.

## 4.11.4.8 Stop Endpoint Command TRB

The *Stop Endpoint Command TRB* command is used by system software to stop the packet stream of an individual endpoint and transfer ownership of all the TDs on the associated Transfer Ring to software.

The format of the Stop Endpoint Command TRB is defined in section 6.4.3.8.

Refer to section 4.6.9 for more information on the *Stop Endpoint Command*.

# 4.11.4.9 Set TR Dequeue Pointer Command TRB

The Set TR Dequeue Pointer Command TRB command is used by system software to set the TR Dequeue Pointer field of an individual endpoint to a new value.

The format of the Set TR Dequeue Pointer Command TRB is defined in section 6.4.3.9.

Refer to section 4.6.10 for more information on the Set TR Dequeue Pointer Command.

## 4.11.4.10 Reset Device Command TRB

The Reset Device Command TRB command is used by system software to inform the xHC that it has reset a USB Device.

The format of the Reset Device Command TRB is defined in section 6.4.3.10.

Refer to section 4.6.11 for more information on the Reset Device Command.

## 4.11.4.11 Force Event Command TRB (Optional Normative)

The Force Event Command TRB allows a VMM to inject an Event TRB on the Event Ring of a selected Virtual Function. VMMs utilize this command when emulating a USB device to a VM. Refer to section 8 for more information on virtualization.

The format of the Force Event Command TRB is defined in section 6.4.3.4.

Refer to section 4.6.12 for more information on the Force Event Command.

## 4.11.4.12 Negotiate Bandwidth Command TRB (Optional Normative)

The Negotiate Bandwidth Command TRB is used by system software to initiate Bandwidth Request Events for periodic endpoints. This command may be used to recover unused USB bandwidth from the system.

If the BW Negotiation Capability (BNC) bit in the HCCPARAMS register is '1', then the xHC shall support this command.

The format of the Negotiate Bandwidth Command TRB is defined in section 6.4.3.12.

Refer to section 4.16 for more information on Bandwidth Negotiation.

Refer to section 4.6.13 for more information on the Negotiate Bandwidth Command.

# 4.11.4.13 Set Latency Tolerance Value Command TRB (Optional Normative)

The Set Latency Tolerance Value Command TRB is used by system software to provide a Best Effort Latency Tolerance (BELT) value to the xHC. This command is optional normative, however it shall be supported if the xHC also supports a corresponding host interconnect LTM mechanism.

If the Latency Tolerance Messaging Capability (LTC) bit in the HCCPARAMS register is '1', then the xHC shall support this command.

The format of the Set Latency Tolerance Value Command TRB is defined in section 6.4.3.13.

Refer to section 4.6.14 for more information on the Set Latency Tolerance Value Command.

### 4.11.4.14 Get Port Bandwidth Command TRB

The *Get Port Bandwidth Command TRB* is issued by software to retrieve the percentage of periodic bandwidth available on each Root Hub Port of the xHC. This information can be used by system software to recommend topology changes to the user if they were unable to enumerate a device due to a *Bandwidth Error*.

The format of the Get Port Bandwidth Command TRB is defined in section 6.4.3.14.

Refer to section 4.6.15 for more information on the Get Port Bandwidth Command.

#### 4.11.4.15 Force Header Command TRB

The Force Header Command TRB is issued by software to send a Link Management or Transaction Packet to a USB device. For instance, it may be used to send a Vendor Device Test LMP.

The format of the Force Header Command TRB is defined in section 6.4.3.15.

Refer to section 4.6.16 for more information on the Force Header Command.

## **4.11.5** Other TRBs

#### 4.11.5.1 Link TRB

The Link TRB provides support for sizing and non-contiguous Transfer and Command Rings. A Link TRB indicates the end of a ring by providing a pointer to the beginning of the ring.

If contiguous Pages cannot be allocated by system software to form a large Transfer Ring, then Link TRBs may also be used to link together multiple memory Pages to form a single Transfer Ring.

A non-contiguous TRB Ring is composed of Ring **Segments**.

Software shall invoke the following rules when constructing a TRB Ring:

- All Transfer Ring Segments shall be aligned to 16-byte (TRB) boundaries.
- All Command Ring Segments shall be aligned to 64-byte boundaries.
- All Transfer and Command Ring Segments are multiples of 16 bytes in size.
- A Link TRB shall be the last TRB of each Transfer or Command Ring Segment
- The *Ring Segment Pointer* field of a *Link TRB* shall point to the next Segment of a multi-segment TRB Ring, or to first segment in a single Segment ring.

- The Link TRB of the last Ring Segment in a ring shall point to the beginning of the first segment of the ring.
- The Toggle Cycle flag shall be set in at least one Link TRB of a ring.

Note: The *Ring Segment Pointer* field in a Link TRB is not required to point to the beginning of a physical memory page.

Note: A Link TRB may be found on Transfer or Command Rings.

Refer to Figure 23 for an illustration of TRB Ring Segments and Link TRBs.



Figure 23: Link TRB Example

Transfer Descriptors (Chained TRBs) may cross Segment boundaries.

Refer to section 4.11.7 for how the *Chain* (CH) flag shall be set in a Link TRB. In a Transfer Ring a Link TRB is always assumed to be linked to the first TRB of the next segment. If the *Chain* bit (CH) of the previous TRB is '1', then the multi-TRB TD that it defines spans segments and shall continue with the first TRB of the next segment. In a Command Ring the Link TRB *Chain* bit (CH) is ignored by the xHC.

As software advances its Enqueue Pointer and advances over a Link TRB, the *Cycle* (C) bit shall be updated with the value of the PCS flag.

The *Interrupt On Completion* (IOC) flag of a Link TRB may be used by system software to generate an event indicating the Dequeue Pointer has reached the Link TRB. This feature provides software with the ability to track the Dequeue Pointer as a function of segment boundary crossings.

Note: A TD Fragment shall not span segments. Refer to section 4.11.7.1.

When the Link TRB resides on a Transfer Ring the *Interrupt On Completion* (IOC) flag of a Link TRB may be used by system software to generate a Transfer Event, where the *Transfer Event Slot ID* and *Endpoint ID* shall reflect the slot and endpoint that the Transfer Ring is associated with, the *Length* = '0', the *TRB Pointer* field shall point to Link TRB, and the *Completion Code* = *Success*.

When the Link TRB resides on a Command Ring the *Interrupt On Completion* (IOC) flag of a Link TRB may be used by system software to generate a *Command Completion Event*, where the Command Completion Event *Slot ID* = '0', *VF ID* = '0', the *Command TRB Pointer* field shall point to Link TRB, and the *Completion Code* = *Success*.

Note: The Primary Interrupter ('0') is the target of all *Command Completion Events*. The *Interrupter Target* field shall be ignored by the xHC in Link TRBs found on the Command Ring.



# **IMPLEMENTATION NOTE**

#### **xHC TRB Fetching**

All TRBs between the Enqueue and Dequeue Pointers of a TRB Ring are owned by the xHC. No constraints are placed on how many TRBs an xHC implementation may fetch in a single DMA operation or the order that the xHC may fetch them in. System software shall not modify a TRB owed by the xHC.

### 4.11.5.2 Event Data TRB

The Event Data TRB allows system software to generate a software defined event, and fully specify the Parameter Component of a generated event. An Event Data TRB is a Normal Transfer TRB with its Event Data (ED) flag equal to '1'.

The Event Data TRB has the unique properties of inheriting the Completion Code of the previous (non-Event Data) TRB executed on a ring, and accumulating the transfer Lengths of preceding TRBs.

A typical use of the Event Data TRB would be to provide a 64-bit software defined identifier (or address) upon the completion of a TD. To accomplish this the Event Data TRB would be chained as the last TRB of the TD, and the IOC flag would be set only in the Event Data TRB. When the TD completes, an event is generated where the Completion Code is supplied by the previous TRB executed, and the Parameter Component of the event is loaded with the value supplied by the Event Data TRB.

The *Event Data* (ED) field of a Transfer Event indicates whether the event was generated by a Transfer TRB or an Event Data TRB. A Transfer Event with its *ED* flag equal '1' is referred to as a *Event Data Transfer Event*.

A key feature of a *Event Data Transfer Event* is its ability to report the number of bytes transferred by a TD, rather than that of an individual TRB. To accomplish this the xHC maintains an internal 24-bit *Event Data Transfer Length Accumulator* (EDTLA) for each endpoint. The rules for EDTLA management are:

- The EDTLA shall be cleared to '0' immediately prior to executing the first Transfer TRB of a TD or when a Set TR Dequeue Pointer Command is executed.
- When a Transfer TRB is completed, the number of bytes transferred by the TRB shall be added to the EDTLA. The EDTLA shall wrap, if the total number of bytes transferred is greater than 16,777,215 (16MB-1).
- When an Event Data TRB is encountered a *Event Data Transfer Event* shall be generated, where the *Length* field shall contain the value of the EDTLA. The EDTLA shall then be cleared to '0' and begin accumulating again.

Note that for TDs greater than or equal to 16MBytes the EDTLA will roll-over. It is system software's responsibility to insert "Intermediate" Event Data TRBs periodically within a TD to report transfer lengths before the rollover condition occurs. Software is also responsible for accumulating the *Length* fields of Event Data Transfer Events to determine the total number of bytes transferred by a TD that declares multiple Event Data TRBs.

Note: Software shall set the *IOC* flag in all Event Data TRBs. Because the *IOC* flag must be set in an Event Data TRB, the possible locations of an Event Data TRBs within a TD are constrained by the *TD Fragment* rules described in section 4.11.7.1.

If a Short Packet is detected during the execution of a multi-TRB TD, the xHC shall advance to the first TRB of the next TD or the Enqueue Pointer (i.e.Cycle bit transition), whichever is encountered first. If the TD that incurred the short packet is terminated by an Event Data TRB (with its IOC flag is set), then the xHC shall generate an *Event Data Transfer Event*, where the *Length* field shall reflect the actual number of bytes transferred.

The following rules apply to Event Data TRBs on a Transfer Ring unless otherwise stated:

- An event shall be generated by an Event Data TRB if its IOC flag is set to '1'.
- An event generated by an Event Data TRB (*Event Data Transfer Event*) shall utilize the format of the Transfer Event TRB. The *Slot ID* and *Endpoint ID* fields shall be set appropriately for the Transfer Ring that contained the Event Data TRB, and the *Event Data* (ED) flag shall be set to '1'.
- The event generated when the *IOC* flag of an *Event Data TRB* is set to '1' shall report the Completion Code of the previously executed Transfer TRB of a TD, or *Success* if inserted as an Event Data TD (i.e. a TD that consists of just one Event Data TRB) on a ring. The "previously executed Transfer TRB" is either the last Transfer TRB of the TD or the Transfer TRB that generated an error which forced a premature completion of the TD. Intermediate Event Data TRBs shall report "Success".
- The Parameter Component of the Transfer Event generated by an Event Data TRB shall contain the value of the Event Data TRB Parameter Component.
- The *Length* field of a *Event Data Transfer Event* shall reflect the number of bytes transferred from the beginning of a TD or since the last Event TRB encountered in a TD.

Note: The above rules also apply to *Intermediate* Event Data Transfer Event TRBs.

Note: The *Event Data* (ED) flag in the Transfer Event TRB indicates to system software whether the Parameter Component of the respective event should be interpreted as pointer to system memory or software defined data.

Note: The *IOC* flag is treated generically by the xHC. If it is set in a TRB, then the xHC shall generate an Event for that TRB. If the *IOC* flag is not set in an *Event Data TRB*, the xHC will advance past it, clearing the EDTLA in the process.

Note: An Event Data TRB may only be found on a Transfer Ring.

Note: An Event Data TRB shall not immediately follow another Event Data TRB.

Note: Refer to section 4.12.3 for information on how the *Evaluate Next TRB* (ENT) flag should be used to manage Event Data TRBs.

Note: If a short packet or other condition is detected that terminates the transfer associated with a TD but does not halt an endpoint, and one or more Event Data TRBs follow the Transfer TRB that terminated the transfer, then the xHC shall generate an Event Data Transfer Event TRB for each Event Data Transfer TRB encountered as it advances to the next TD.

Note: Software shall not define a "stand-alone" Event Data TD (i.e. a TD that only contains a single Event Data TRB) on an Isoch Transfer Ring, however Event Data TRBs may be included in Isoch TDs.

# 4.11.6 Vendor Defined TRB Types

xHC vendors may define proprietary TRB Types using the *Vendor Defined TRB Type* codes identified in Table 131. The Vendor Defined TRB Types may be used to define Command, Event, or Transfer TRBs.

A vendor shall define proprietary xHCl Extended Capability structures using the xHCl Extended Capability Codes identified in Table 139 to enumerate any vendor defined TRB types or xHC capabilities.

If an unrecognized Vendor Defined TRB is encountered by the xHC:

- On a Transfer Ring, if a Vendor Defined TRB is preceded by a Transfer TRB and the Chain bit (CH) of
  the Transfer TRB is set ('1'), then the Vendor Defined TRB is also required to support a valid Chain bit,
  which the xHC shall evaluate to determine if the end of the TD has been reached. Otherwise, the xHC
  shall advance past an unrecognized Vendor Defined TRB on a Transfer Ring and shall ignore it.
- The xHC shall treat Vendor Defined TRBs encountered on a Command Ring like a No Op Command TRB.

- Software shall advance past and ignore Vendor Defined TRBs encountered on an Event Ring.
- Note: All vendor defined TRBs shall define a *Cycle* (C) bit at the same bit position as defined in all xHCl TRBs and manage it as defined in section 4.9 for the respective ring type.
- Note: All vendor defined Event TRBs shall define a *Completion Code* field at the same bit position as defined in all xHCl Event TRBs and manage it as defined in section 4.9.4.
- Note: Any vendor defined Transfer TRBs that may be included in a multi-TRB TD, shall define a *Chain* bit (CH) field at the same bit position as defined in a Normal TRB and manage it as defined in section 4.9.1.

xHC vendors may use the *Vendor Defined* TRB Type codes to define proprietary xHCl commands. All vendor defined commands shall utilize the Command Completion Event TRB to report completions.

Multiple vendors may define the same xHCI Extended Capability code or *Vendor Defined* TRB code to perform different operations. All vendor defined xHCI Extended Capability codes and TRB Types shall be qualified by system software with the <u>PCI</u> Configuration Space Header Vendor ID and Subsystem Vendor ID.

Vendors may also define Completion Codes. The Vendor Defined completion codes are separated into two groups: error and information. This partitioning allows software to infer the purpose of a Vendor Defined completion code even if it does not have vendor specific knowledge. Refer to Table 130.

If software does not have vendor specific knowledge, completion codes in the range defined by *Vendor Defined Info* codes shall be interpreted identically to a *Success* completion code.

If software does not have vendor specific knowledge, completion codes in the range defined by *Vendor Defined Error* codes shall be interpreted as an *Undefined Error* completion code, e.g if a *Vendor Defined Error* code is reported in a Command Completion Event software shall assume that the associated command did not complete successfully.

# 4.11.7 TD Usage Rules

A Transfer Descriptor (TD) may be composed of 1 or more TRBs. The TRB *Chain* flag is used identify the TRBs of a TD, where the *Chain* flag is set in all the TRBs of a TD except the last. In the simplest case, a TD consists of a single TRB. Larger transfers may require TDs that are comprised of many TRBs. If a TD crosses a TRB Ring Segment boundary it may include one or more *Link* TRBs.

Setting the TRB *Interrupt On Completion* (IOC) flag allows the completion of a TRB to generate an event. An *IOC* flag may be set in the TRBs of a TD identified in section 4.11.7.1.

Note: A "*Transfer TRB*" is any TRB defined in section 6.4.1. *Link* and *Event Data* TRBs are not "Transfer TRBs".

On an IN endpoint, if the device class allows a device to supply less data than the host has provided buffer space for, software has two options in forming a TD.

- 1) Set the *Interrupt-on Short Packet* (ISP) flag in all TRBs of a TD, and set the *IOC* flag in the last TRB. This action shall cause the xHC to generate a Transfer Event if a Short Packet condition is detected while executing any TRB in the TD, or generate a Transfer Event if the device completely fills the buffer.
  - To determine the number of bytes actually transferred, software shall add the *TRB Transfer Length* fields of all TRBs up to and including the TRB that generated the Transfer Event, and subtract the Transfer Event *TRB Transfer Length* field.
- 2) Terminate the TD with an Event Data TRB that has its IOC flag set, and not set the ISP or IOC flag in any Transfer TRB of the TD. This action shall cause the xHC to generate an Event Data Transfer Event if a Short Packet condition is detected while executing any TRB in the TD or if the device completely fills the buffer.

The *TRB Transfer Length* field of the Event Data Transfer Event identifies the number of bytes actually transferred, from the beginning of the TD or since the last Event Data Transfer Event. The *TRB Transfer Length* field of the Event Data Transfer Event may define up to a 16,777,215 byte transfer.

More than one *Event Data TRB* may be defined within a TD.

If *Event Data TRB*s are defined within a TD, then the *IOC* or *ISP* flags shall not be set in any Transfer TRB of a TD. i.e. the use of Event Data Transfer Events and normal Transfer Events to report a TD completion are mutually exclusive.

Note: Software may insert an Event Data TD immediately following a TD to provide additional information related to the previous TD. An **Event Data TD** is a TD that consists of just one Event Data TRB.

Software shall specify the same *Interrupter Target* value in all Transfer TRBs of a TD. If an invalid *Interrupter Target* value is defined in a TRB, the behavior of the xHC is undefined if the TRB generates a Transfer Event. If virtualization is supported, an xHC implementation shall ensure that this "undefined behavior" does not affect another function (PF0 or VFx).

The Transfer TRB TD Size field shall be valid in all Transfer TRBs that define it. Refer to section 4.11.2.4

Software shall not define a *No Op Transfer TRB* within a multi-TRB TD, i.e. software shall never set the *Chain* bit of a *No Op TRB* to '1' and a *No Op TRB* shall always be preceded by a TRB whose *Chain* bit is also set to '0'.

Software shall not define a Link TRB as the first TRB of a multi-TRB TD.

Software shall not define a Link TRB as the last TRB of a multi-TRB TD.

One or more Link TDs may precede or follow a TD. A **Link TD** is a TD that consists of just one Link TRB.

Software shall not define consecutive *Link TRBs* within a TD, i.e. software shall not set the *Chain* bit of consecutive *Link TRBs* to '1'.

Undefined xHC behavior may occur if the requirements defined in this section are not met.

Note: Besides reporting an error or the completion of a TD, Events may also be used by software to periodically update the current value of the Dequeue Pointer, to indicate the crossing of a Transfer Ring Segment boundary so it can add or remove a segment, etc., so the xHC shall generate an Event every time it encounters an *IOC* flag equal to '1', irrespective of any error events that may be forced for earlier TRBs in a TD that did not have their *IOC* flag set.

For example, software may periodically set *IOC* flags in TRBs of a large TD so that it may update its Dequeue Pointer and reuse the TRBs that have been consumed by the xHC (rather than having to expand the Transfer Ring). Unless an error is encountered, all the intermediate events shall report Success. If any event generated by a TD reports an error, then that Completion Code overrides any Successful Completion Codes that other TRBs associated with the TD may have asserted, whether they come before or after the error Event.

Note: Software shall not interpret an error Event as indicating that the TD that it is associated with is "complete" (i.e. ownership of all the TRBs of the TD have been relinquished by the xHC), unless the TRB Pointer field of the error Transfer Event references the last TRB of the TD.

## 4.11.7.1 TD Fragments

The **Max Burst Payload** (MBP) is the number of bytes moved by a maximum sized burst, i.e. Max Burst Size \* Max Packet Size bytes.

A TD is comprised of one or more *TD Fragments*. If the TD Transfer Size is an even multiple of the MBP then all *TD Fragments* shall define exact multiples of MBP data bytes. If not, then the only last *TD Fragment* shall define less than MBP data (or the Residue) bytes.

Each *TD Fragment* is comprised of one or more TRBs. The first TRB of a *TD Fragment* is written last, ensuring that all the other TRBs of the *TD Fragment* are complete and reference valid buffers in host memory.

*TD Fragments* require software to construct TDs as sequential groups of TRBs. If the TD Transfer Size is greater than MBP, the TD consists of 1 or more MBP multiple sized TD Fragments.

Software is allowed to construct a single TD Fragment that is an integral multiple of MPB bytes, or that defines a complete TD.

- The first TRB of a TD Fragment shall always be a Transfer TRB.
- A TD Fragment shall not span Transfer Ring Segments.
- Link TRB placement in a TD Fragment shall follow the rules described in this section and section 4.11.7.
- Event Data TRB placement in a TD Fragment shall follow the rules described in this section and sections 4.11.5.2 and 4.11.7.
- A **TRB Packet Boundary** in a TD immediately precedes a Transfer TRB in which the first byte of the buffer referenced by a Transfer TRB is the also the first byte of a USB packet.
- The first TRB of a TD Fragment shall be the first TRB of a TD or immediately follow a TRB Packet Boundary.
- The last TRB of a TD Fragment immediately precedes a TRB Packet Boundary or is the last TRB of a TD.

The IOC flag may be set in only one TRB of a TD Fragment, with the following conditions:

- The IOC flag may be set in a Transfer TRB that immediately precedes a *TRB Packet Boundary* or the last Transfer TRB of a TD Fragment.
- The IOC flag may be set in a non-Transfer TRB (e.g. a Link TRB, Event Data TRB, etc.) that resides between two Transfer TRBs that form a *TRB Packet Boundary*, or follow the last Transfer TRB of a TD.



Figure 24: TRB Packet Boundary Example

The example of Figure 24 illustrates a TD that consists of two TD Fragments. TD Fragment 1 ends on boundary that is also a multiple of Max Packet Size bytes, while TD Fragment 2 ends at the end of the TD. Both TD Fragments end on a *TRB Packet Boundary* (red lines). An additional *TRB Packet Boundary* is defined in each TD Fragment, i.e. between TRBs 2 and 3 in TD Fragment 1 and between TRBs 5 and 6 in TD Fragment 2. Following the rules described above, the *IOC* flag may be set only once in a TD Fragment, i.e. in Transfer TRB 2, Transfer TRB 4, or the Link TRB of TD Fragment 1, and in Transfer TRB 5, Transfer TRB 7, or the Event Data TRB of TD Fragment 2. The IOC flag cannot be set in Transfer TRBs 1, 3 or 6 because they do not immediately precede a TRB Packet Boundary.

The TD Fragment rules above also ensure that the last Transfer TRB of a TD Fragment shall describe a data buffer that ends on a Max Packet Size boundary (Transfer TRB 4) or terminates the TD (Transfer TRB 7).



**Figure 25: TD Fragment Examples** 

In Figure 25 the TDs in all the examples describe the same Virtual Buffer, which is 31KB in size, begins at a 3KB offset into the first physical Page, and spans 9 Pages.

Example 1 illustrates the *TD Fragments* that would be generated for an endpoint with a *Max Packet Size* = 1KB and a *Max Burst Size* of 16 packets. The first *TD Fragment* describes MBP (16K) bytes of buffer space. The second *TD Fragment* describes the TD Fragment Residue of the TD, or 15K bytes of buffer space. Note that two TRBs (5 and 6) are used to split 5th physical memory Page on a MBP boundary.

Example 2 illustrates a case where the single *TD Fragment* fully describes the TD, or 31K bytes of buffer space. In this case the TD is fully formed when TRB 1 is written, and the xHC will generate the Max Burst Size transactions as appropriate for the endpoint.

Examples 3 and 4 illustrates *TD Fragments* that may be generated for an endpoint with a *Max Packet Size* = 1KB and a *Max Burst Size* of 8 packets. Each of the first three *TD Fragments* in Example 3 describe MBP (8K) bytes of buffer space, and the last *TD Fragment* describes the Residue of the TD, or 7K bytes of buffer space. In Example 4 software has decided to use *TD Fragment* 2 to describe 2 x MBP bytes of buffer space.

In every case, software shall write the first TRB of a respective TD Fragment last. For instance the write order in Example 4 would be TRBs: 2->3->1, 5->6->7->8->4, and 10->11->9. And so on. Note that it really doesn't matter what order the TRBs of a *TD Fragment* are written in, as long as its first TRB is written last.

Note that in each example of Figure 25, the data associated with a single page is split between two TRBs to enforce a TD Fragment boundary, e.g. in example 1, the 4KB page on the boundary between TD Fragment 1 and 2 is defined by TRB 5 (3KB) and TRB 6 (1KB), where TRB 5 defines the last 3KB of the 16KB TD Fragment 1 and TRB 6 defines the first 1KB of TD Fragment 2.

Note: Only fully formed TDs may be scheduled on periodic (interrupt or isoch) endpoints, e.g. write the first TRB of a multi-TRB TD last, irrespective of the number of *TD Fragments* that comprise it, and the *TD Fragment* rules for the assertion of <u>IOC</u> in TRBs described above apply.

Virtual Memory TD Offset = 3.75KB TRB 256B Pages TRB 4K TD Fragment 1 TRB 4K MBP bytes **16KB** TRB 4K Max Packet Size Boundary 5 TRB 3840B 6 TRB 256B TRB 4K 30.5K TD Fragment 2 Virtual TRB 4K Residue bytes 14.5KB Buffer TRB 4K TRB 2304B 2.25KB Max Burst Size = 16KB Max Packet Size = 1KB Initial Offset = 3.75KB

Figure 26: Non-aligned TD Fragment Example

In Figure 26 the example defines a TD that transfers 30.5KB of data, where the packet size (Max Packet Size) = 1KB, the Burst Size = 16 KB, and the initial offset of the data in the first 4KB page is 3.75KB (3840B). An important aspect of this example is that due to the initial offset (3.75KB), page boundaries do not land on packet boundaries (as they do in Figure 25).

Given the rules defined above for where an IOC flag may be set in a TD Fragment:

- In Figure 26 the IOC flag only may be set in TRBs 5 and 10. In TRB 5 because TRBs 5 and 6 split the data in the page that they reference to force a break on a Burst Size boundary, hence the buffer described by TRB 5 ends on a packet, boundary. The IOC flag may be set in TRB 10 because it is the last packet of a TD, which forces a packet boundary. Note that the Link TRB does not land on a packet boundary relative to the start of TD Fragment 1, so its IOC flag may not be set.
- In Figure 25 all TRBs define buffers that end on Packet boundaries, hence an IOC flag may be set in any TRB of a TD Fragment, but only once per TD.

Note: The TD Fragment rules, that define which TRBs of a TD that an *IOC* flag may be set in, apply to Isoch TDs, however a partially formed TD shall not be posted to an Isoch endpoint. Only fully formed TDs may be posted to Isoch endpoints, e.g. software shall write the first TRB of a multi-TRB TD last, irrespective of its size.

# 4.12 Streams

**Streams** extend the number of Transfer Rings that may be accessible to a SS Bulk USB endpoint. A standard endpoint defines a single Transfer Ring. Streams allow an individual endpoint to define up to 65533<sup>22</sup> Transfer Rings using Linear Stream Arrays or 65023 Transfer Rings using Primary/Secondary Stream Arrays.

Streams allow the data flow of a bulk pipe to be multiplexed between multiple Transfer Rings associated with the endpoint. The USB device determines which Stream is active at any time, i.e. which Stream Context Transfer Ring is being used to move data.

The *TR Dequeue Pointer* field of an Endpoint Context that supports Streams points to an array of *Stream Context* data structures called the **Stream Context Array** or just **Stream Array**. A Stream (i.e. Stream Context) is selected with a **Stream ID**, where the *Stream ID* is used to index into a *Stream Array*.

A **Stream Context** data structure also contains a TR Dequeue Pointer field, which points to the Transfer Ring associated with the Stream.

A **Stream Protocol** maintained between the xHC and a SS USB device allows the device to establish the **Current Stream** (CStream) of an endpoint and control the movement of data for that Stream. At any time the device may terminate a Stream data transfer and switch to another Stream. The xHC is only required to maintain the transfer state of the Current Stream. Because all Streams associated with an endpoint share the same bulk pipe, if the Current Stream causes the pipe to stall, then all Streams associated with the pipe are also stalled.

A Stream Context may be "active" or "non-active". A non-active Stream Context shall be identified by an empty Transfer Ring or if, through an out-of-band (Device Class) defined mechanism, software knows that the Stream Context will not be selected by a USB device to become the *Current Stream* (CStream). For example, a UASP data Stream Context becomes active (i.e. may be selected at any time by the device and become the *Current Stream*) after software rings the doorbell with the DB Stream ID equal to the Stream ID of the Stream Context. The Stream Context becomes non-active (i.e. shall not be selected by the device to become the *Current Stream*) when the UASP command associated with the Stream Context completes, or after an Abort Task command for the Stream Context is successfully completed by the UASP device.

Note: The value of *CStream* is not exposed for a Stream endpoint by the xHC after an endpoint transitions to the *Stopped* state (e.g. after to a Stop Endpoint Command). So if the Transfer Ring of a Stream Context is not empty, then software shall use an out-of-band mechanism to determine whether a Stream Context is active or not,

For more information on Streams refer to the section 8.12.1.4 of the <u>USB3</u> specification.

## 4.12.1 xHCl Stream Protocol

The USB Stream Protocol adheres to the semantics of the standard SS Bulk protocol, so the packet exchanges on a SS bulk pipe that supports Streams are similar to a SS bulk pipe that doesn't. The Stream Protocol is managed strictly through manipulation of the packet header *Stream ID* field.

Stream selection is driven primarily by the USB device. The Stream Protocol allows a device to switch Streams on packet boundaries.

This section references the *General Stream Protocol State Machine* (SPSM) defined in the <u>USB3</u> specification (Figure 8-19), which applies to both IN and OUT endpoints. Unless otherwise stated, refer to the <u>USB3</u> specification for the specific details of Stream ID and packet management on IN or OUT endpoints. Refer to <u>USB3</u> section 8.12.1.4.2 for the IN Stream Protocol, and section 8.12.1.4.3 for the OUT Stream Protocol details.

<sup>22.</sup> Stream IDs 0, 65535 (No Stream) and 65534 (Prime) are reserved.



Figure 27: xHC Stream Protocol State Machine (xSPSM)

Figure 27 illustrates the xHCl Stream Protocol state machine, which overlays the USB Stream Protocol State Machine described in the <u>USB3</u> spec. This section describes the xHC's role in the execution of the Stream Protocol. There is a 1:1 correspondence of the states described in the xSPSM and those defined in the USB3 SPSM. The xSPSM identifies the xHCl's role in advancing the <u>USB3</u> SPSM. Refer to Appendix E for state machine notation.

The xSPSM associated with an unconfigured endpoint shall enter the **Disabled** state when a *Configure Endpoint Command* is executed and Streams are enabled (*MaxPStreams* >0).

The first time the endpoint doorbell is rung after entering the **Disabled** state, the xHC shall transition the xSPSM to the **Prime Pipe** state, and the device should automatically transition the xSPSM to the **Idle** state.

Note: The USB packet exchanges that transition the SPSM through its states are described in <u>USB3</u> specification section 8.12.1.4.

The **Prime Pipe** state is used by the xHC to inform the USB device that host memory buffers have been modified or added to the endpoint by system software. The device may use this information as queue to start or restart stream activity.

To facilitate the xSPSM management of **Prime Pipe** transitions, an *Idle Prime Pipe Value* (IPPV), *LCStream Flow Control Value* (LFCV), and *Doorbell Pending Value* (DBPV) may be implemented by the xHC as a shadow flags. All three flags are initially cleared ('0'). The xSPSM utilizes IPPV. LFCV, and DBPV.

**IPPV** is cleared ('0') when the **Idle** state is entered from the **Start Stream** or **Move Data** state and set ('1') when the **Prime Pipe** state is entered. IPPV is used to limit **Prime Pipe** transitions to one per **Idle** state entry.

**LFCV** records if the LCStream was flow controlled by the device. In this case, the xHC should not generate a Host Initiated Data Move if buffers are posted for the LCStream. LFCV is updated when the **Move Data** state is exited. If the **Move Data** state was exited due to an *NRDY(Stream n)* condition then LFCV is set,

otherwise LFCV is cleared. Refer to the IMDSM and OMDSM (Figures 8-30 and 8-32, respectively) in the USB3 specification for more information on the *NRDY(Stream n)* condition.

**DBPV** is cleared when entering the **Start Stream** or **Move Data** states and set if the doorbell is rung while the xSPSM is in the **Start Stream** or **Move Data** states. DBPV records doorbell rings while the xSPSM is not in the **Idle** state, so that a **Prime Pipe** state may be immediately forced when the **Idle** state is reentered.

To further accelerate the Stream protocol an xHC implementation may optionally capture the *DB Stream ID* value when the doorbell is rung. A fourth shadow flag, *DB Stream ID Captured Value* (**DSICV**) is set if the xHC hardware captures the *DB Stream ID* when the doorbell is rung, otherwise it is cleared.

If the doorbell for the endpoint is rung while in the **Idle** state the following algorithm shall be applied:

- If Host Initiated transitions are disabled (HID = '1'):
  - if IPPV = '0', transition to the **Prime Pipe** state.
  - if IPPV = '1', remain in the **Idle** state.
- If HID = '0':
  - If the xHC captures the *DB Stream ID* when the doorbell is rung (DSICV=1):
    - If LFCV = '0' and the DB Stream ID value equals LCStream<sup>23</sup>, transition to the Move Data state.
    - If LFCV = '1' or the *DB Stream ID* value does not equal LCStream:
      - if IPPV = '0', transition to the Prime Pipe state.
      - if IPPV = '1', remain in the **Idle** state.
  - If the *DB Stream ID* is not captured when the doorbell is rung (DSICV=0), access the Transfer Ring associated with LCStream to determine whether it is empty:
    - If LFCV = '0' and the Transfer Ring is not empty (TD(LCStream)), transition to the Move Data state.
    - If LFCV = '1' or the Transfer Ring is empty (!TD(LCStream)), transition to the Prime Pipe state.

Note: Due to internal resource or other limitations, an xHC implementation may disable *Host Initiated* transitions for an endpoint, i.e. the xSPSM may operate as if *HID* is always '1', irrespective of the value of the field in the *Endpoint Context*.

Refer to section 4.12.1.1 for more information on *Host Initiated* transitions to the **Data Move** state.

When the xSPSM returns to the **Idle** state from the **Prime Pipe** state the xHC shall set the IPPV flag to '1', flagging the fact that a **Prime Pipe** transition has been executed while in **Idle**.

When the xSPSM transitions from the **Idle** to the **Start Stream** or the **Move Data** state the xHC shall clear the DBPV flag to '0', preparing it to record any Doorbell rings while it is in the **Start Stream** or **Move Data** states.

If the endpoint's doorbell is rung while in the Start Stream or Move Data state, the DBPV flag is set to '1'.

Note: If an error (USB Transaction, timeout, etc.) is detected in the SuperSpeed ISPSM (Figure 8-29 in the USB3 specification) **Prime Pipe** or **Prime Pipe Ack** state, or the OSPSM (Figure 8-31 in the USB3 specification) **Prime Pipe**, **Start Stream End**, or the **Prime Pike Ack** state, the xHC shall generate a Transfer Event with the *TRB Pointer* and *TRB Transfer Length* fields = '0', to the Event Ring identified by the Slot Context *Interrupter Target* field.

When the **Idle** state is entered from the **Start Stream** or **Move Data** state, the IPPV flag is cleared to '0', enabling one **Prime Pipe** transition while in the **Idle** state.

<sup>23.</sup> Refer to section 8.12.1.4.1 in the <u>USB3</u> specification for the definition of *LCStream*.

If in the **Idle** state and the IPPV flag is '0' and DBPV is '1', the xSPSM shall transition to the **Prime Pipe** state, informing the device of the recorded doorbell ring.

A Stream ID is a zero-based value that indexes into the endpoint's *Stream Context Array* starting at offset '0', as illustrated in Figure 28.

The xHC uses the value of the **Stream ID** field, received in a SuperSpeed Transaction Packet (TP) or Data Packet (DP), as an index into the Stream Context Array(s) to access the Stream Context associated with the packet. Refer to section 8.2 in the <u>USB3</u> specification for a discussion of SuperSpeed Packet Types.

If Streams are defined for an endpoint, then:

- The Endpoint Context MaxPStreams field is > '0'.
- The Endpoint Context TR Dequeue Pointer field points to a Primary Stream Context Array.
- The Primary Stream Context Array shall contain *MaxPStreams* Stream Context data structures.

Streams may only be defined for Bulk endpoint types.

The MaxPStreams field in the Endpoint Context identifies the number of Streams supported by the Primary Stream Array of the endpoint. If MaxPStreams = '0', then the endpoint is a standard endpoint and its TR Dequeue Pointer field points to a Transfer Ring. The value of the MaxPStreams field shall not exceed the value reported in the MaxStreams field of the SuperSpeed Endpoint Companion Descriptor for the endpoint.

The Stream ID field of USB packets on endpoints that do not define Streams shall be ignored by the xHC.

Refer to section 4.6.9 for more information on how a Stream is affected by a *Stop Endpoint Command*. Refer to section 4.6.10 for more information on how a Stream is affected by a *Set TR Dequeue Pointer Command*.

### 4.12.1.1 Host Initiated Data Move

A *Host Initiated* transition from the **Idle** to the **Data Move** state is described in the General Stream Protocol State Machine (SPSM) of section 8.12.1.4 in the <u>USB3</u> specification. The objective of a *Host Initiated* transition to **Data Move** is to initiate a Data Move operation that has a high probability of being accepted by the device.

A doorbell is rung when work is added to a Transfer Ring. The *DB Stream ID* indicates the specific Stream of the endpoint that the doorbell ring references.

An xHC implementation is not required to capture the value of *DB Stream ID* field when the doorbell is rung, however this feature may be used to accelerate SPSM transitions. When the doorbell is rung in the **Idle** state, the *DB Stream ID* value explicitly identifies the Stream that has had work added to it, thus eliminating the need to access the associated Transfer Ring to determine this condition. In Figure 27 the *DB Stream ID Capture Value* (DSICV) shadow flag is used to indicate whether an xHC implements this feature.

Some Stream usage models may operate more efficiently if the device maintains full control over Stream selection. *Host Initiated* transitions from the **Idle** to the **Move Data** state may be disabled by setting the *Host Initiated Disable* (HID) flag in the Endpoint Context to '1'.

# 4.12.2 Stream ID Management

The xHCl architecture provides software with the ability to increase or reduce the number of Streams supported by an xHC Endpoint Context during runtime, and support for the case where a large number of Streams would cause a *Stream Context Array* to exceed a PAGESIZE.

Both of these features are supported through hierarchical *Stream Context Arrays*. With this approach, the Endpoint Context references a *Primary Stream Array*, which in turn may reference a *Secondary Stream Array*. Figure 28 illustrates the relationship between the Endpoint Context, the *Primary Stream Context Array*, and the *Secondary Stream Context Array*.

If the *MaxPStreams* field of the *Endpoint Context* is greater than '0', then Streams are supported by the endpoint and the *TR Dequeue Pointer* field points to a *Primary Stream Array* with *MaxPStreams* entries. Refer to Table 56 for the definition of the valid *MaxPStream* values.

Note that the *MaxStreams* field of the *SuperSpeed Endpoint Companion Descriptor* identifies the maximum number of Streams that the associated endpoint supports, however software may configure the *Primary Stream Array* of the associated endpoint with less than *MaxStreams* entries and grow the number of hardware supported Streams later.



**Figure 28: Stream Context Data Structures** 

To access a specific Stream Context, the xHCl splits the *Stream ID* into two sub-fields; the *Primary Stream ID* (**PSID**) and *Secondary Stream ID* (**SSID**). The *Primary Stream ID* is used as an index into the *Primary Stream Array*. If the *Secondary Stream ID* is equal to '0', then the Stream Context in the *Primary Stream Array* shall contain a pointer to a Transfer Ring (e.g. Primary Stream Context 1 or 15, *SCT* = '1'). If the *Secondary Stream ID* is non-zero, then the Stream Context in the *Primary Stream Array* shall contain a pointer to a *Secondary Stream Array* (e.g. Primary Stream Context 0 or 2, *SCT* = '3'), and the *Secondary Stream ID* is used as an index into the *Secondary Stream Array*.

The boundary between the PSID and SSID sub-fields is defined by the *MaxPStreams* field of the *Endpoint Context*, Refer to Table 56. The PSID resides in the low order bits of a *Stream ID* and the SSID resides in the high order bits.

All endpoints that declare Streams shall be initialized to point to a *Primary Stream Array. Secondary Stream Arrays* may be defined at initialization or run time. Software shall coordinate the allocation of Stream IDs with the *Primary/Secondary Stream Array* layout of an endpoint. Note that in the example of Figure 28, Stream Contexts 1 and 15 in the *Primary Stream Array* point to a *Secondary Stream Array*. To access a Stream Context in the Secondary Stream Array referenced by Primary Stream Context 0, software shall set the Primary Stream ID to 0, and the Secondary Stream ID to the index of the Secondary Stream Context. Note that the *Stream ID* value '0' (i.e. PSID & SSID = '0') is reserved by the <u>USB3</u> spec and should never be presented to the xHC by a device that declares a Stream endpoint. Hence in the example of Figure 28, *Stream Context 0* in *Secondary Stream Context Array 0* is reserved and shall not be accessed by the xHC.

Note: If Secondary Stream Arrays are enabled, then Stream Context 0 of the Primary Stream Context Array shall always reference a Secondary Stream Array (i.e. SCT > '1'). An SCT value of '0' or '1' may result in undefined behavior.

The value of *MaxPStreams* informs the xHC of the size of the *Primary Stream Array*. If Secondary Streams are enabled, then the maximum size of a *Primary Stream Array* is 256 entries (*MaxPStreams* = '7'). The *Stream Context Type* (SCT) field in each Stream Context identifies whether a context in the *Primary Stream Array* points to a Transfer Ring or a *Secondary Stream Array*. The *SCT* field also identifies the number of entries in a *Secondary Stream Array*. This flexible mechanism must be carefully managed by software to ensure that the SIDs that it generates shall not cause the xHC to reference an out-of-range Secondary Stream Context.

The maximum size *Primary Stream Array* supported by an xHC implementation is defined by the *MaxPSASize* field in the HCCPARAMS register (refer to Table 23).

The NSS field in the HCCPARAMS register (Table 23) identifies whether an xHC implementation supports Secondary Stream Arrays.

### 4.12.2.1 Stream Array Bounds Checking

Stream Array bounds checking shall be supported by the xHCI. This feature ensures that an invalid Stream ID presented by a device or a *Set TR Dequeue Pointer Command* shall not cause the xHC to reference host memory that it doesn't have access to.

The size of the Primary Stream Array shall be determined by *MaxPStreams*.

If Linear Streams are enabled, then the maximum size of a Primary Stream Array shall be 64K entries.

Note: The Stream ID values FFFFh (NoStream) and FFFEh (Prime) are reserved by the USB3 spec. Hence, if 64K Stream Contexts are defined, the last two are reserved and shall not be accessed by the xHC.

If Streams are enabled (*MaxPStreams* > '0') then the xHC shall perform the following checks when parsing a Stream ID presented by a USB packet or a Set TR Dequeue Pointer Command.

Note: The following tests are defined for a Stream ID presented by a USB packet. If a boundary error is detected on a *Stream ID* presented by a *Set TR Dequeue Pointer Command* a Command Completion Event shall set its Completion Code to *TRB Error*.

- If a Stream ID = '0' the xHC shall generate a Transfer Event with the Completion Code set to Invalid Stream ID Error and shall halt the endpoint.
- If the TR Dequeue Pointer field of a Stream Context data structure equals '0':
  - If the Stream Context Type (SCT) equals Transfer Ring.
    - The xHC shall interpret the value as an "empty" Transfer Ring and shall not attempt to DMA TRBs from the address.
  - If the Stream Context Type (SCT) equals SSA:
    - The xHC shall generate a Transfer Event with the Completion Code set to *Invalid Stream Type Error*, shall halt the endpoint, and shall not attempt to DMA a Stream Context data structure from the address.

If Linear Stream Array mode is enabled (*Linear Stream Array*<sup>24</sup> (LSA) flag = '1'):

- If a Stream ID is less than the Primary Stream Array size defined by *MaxPStreams* and greater than '0', then the xHC shall check *Stream Context Type* (SCT) of Stream Context data structure in the Primary Context Array as follows:
  - If Primary:Transfer Ring (Stream Context Type<sup>25</sup> (SCT) field = '1'):

<sup>24.</sup> The Linear Stream Array (LSA) field is defined in Table 56.

- The Stream Context is valid.
- else
  - The Stream Context is not valid and the xHC shall generate a Transfer Event with the Completion Code set to *Invalid Stream Type Error* and shall halt the endpoint.
- If a Stream ID is '0' or greater than the Primary Stream Array size defined by *MaxPStreams* the xHC shall generate a Transfer Event with the Completion Code set to *Invalid Stream ID Error* and shall halt the endpoint.

If Secondary Stream Arrays are enabled (LSA = '0'):

- Use the MaxPStreams+1 low order bits of the Stream ID to index into the Primary Stream Array.
  - Check SCT field of the Primary Stream Array Stream Context data structure:
    - If Secondary:Transfer Ring (SCT = '0'):
      - The xHC shall generate a Transfer Event with the Completion Code set to *Invalid Stream Type Error* and shall halt the endpoint.
    - else if Primary:Transfer Ring (SCT = '1'):
      - If the SSID is not '0':
        - The Stream Context is not valid and the xHC shall generate a Transfer Event with the Completion Code set to *Invalid Stream ID Error* and shall halt the endpoint.
      - else
        - The Stream Context is valid.
    - else
      - Primary:SSA (SCT = '2' to '7').
      - If the SSID is '0' or out of range as defined by the *Primary:SCT* Secondary Stream Array Size, then the xHC shall generate a Transfer Event with the Completion Code set to *Invalid Stream ID Error* and halt the endpoint.
      - Check SCT of secondary Stream Context data structure:
        - If not Secondary:Transfer Ring (SCT = '0'):
          - The Stream Context is not valid and the xHC shall generate a Transfer Event with the Completion Code set to *Invalid Stream Type Error* and shall halt the endpoint.
        - else
          - It is a Secondary: Transfer Ring type and the Stream Context is valid.

Note: If a non-*CStream* SID is received in the **Move Data** state then the pipe shall halt with a *Invalid Stream Type Error* completion code.

Note: If a non-*Prime* SID is received in the **Prime Pipe** state then the pipe shall halt with a *Invalid Stream Type Error* completion code.

## 4.12.3 Evaluate Next TRB (ENT)

The Evaluate Next TRB (ENT) flag applies to all Transfer Rings, and it is particularly important for Stream Contexts. It provides a means of forcing the execution of a terminating Event Data TRB (4.11.5.2) when a Stream is terminated.

If the device initiates the xSPSM (4.12.1) transition from the **Move Data** to the **Idle** state, the xHC does not have visibility to the conditions that caused it. If the transition is due to a temporary condition e.g. the device needed to switch to a higher priority Stream or flow control the current Stream, then the Stream will be rescheduled at a later time by the device. However, if the transition was due to the device completing the data transfer associated with the Stream, then the Stream may not be scheduled again by the device.

<sup>25.</sup> The Stream Context Type (SCT) field is defined in Table 60.

When the transition to the **Idle** state occurs, the xHC is expected to save the state of the Stream (e.g. the Transfer Ring Dequeue Pointer) so that it may pick up where it left off the next time the Stream is scheduled. Note that the transition to the **Idle** state may occur in the middle of a TD, so the saved Stream state shall support the ability to continue a partially completed TD.

If the transition to the **Idle** state was due to one of the temporary conditions described above, then the xHC should wait for the device to reschedule the Stream. However, if the transition to the **Idle** state was due to a completed transfer, then the xHC should complete the TD before saving the Stream state.

If a TD is comprised of one or more Normal TRBs and terminated with an Event Data TRB, then the transition to the **Idle** state (and associated Stream state save) could occur after all the data for the TD has been moved (e.g. after Transfer Event TRBs have been executed), but before the Event Data TRB is executed. Under these conditions, the execution of the Event Data TRB necessary to complete the TD will not occur until the next time the Stream is scheduled. This could lock up the Stream if software was waiting for the TD to complete before scheduling the Stream again.

Before the transitioning a Stream pipe to the **Idle** state, then the xHC shall evaluate the *ENT* flag in the last TRB completed, and if the *ENT* flag is set ('1'), then the xHC shall evaluate the next TRB before saving the Stream state.

Setting the ENT flag in the last Normal TRB of the TD described above, allows the xHC to execute the terminating Event Data TRB and complete the TD before saving the Stream state, thus eliminating the lock up condition.

Note: System software shall set the *ENT* flag in the last Transfer TRB before a terminating *Event Data TRB* in a TD on a Stream (Bulk), normal Bulk, Interrupt, or Control Transfer Ring. This action ensures the timely execution of an Event Data TRB if the Transfer Ring is flow controlled.

When the xHC detects the *Chain* and *ENT* bits both set to '1' in a TRB, it shall evaluate the next TRB. If the next TRB is an *Event Data TRB*, the xHC shall generate the associated *Event Data Transfer Event* before saving the Stream state. If the next TRB is not an *Event Data TRB*, the xHC shall save the Stream state, i.e. evaluate the next TRB the next time the associated Stream is scheduled.

Note: System software should only set the *ENT* flag in a TRB if the next TRB is an *Event Data TRB* and the *Event Data TRB* is the last TRB in a TD. The *ENT* flag does not span TDs, therefore the *ENT* flag is valid only if the *Chain* bit (CH) is '1'.

Note: The *ENT* flag shall "span" a Link TRB if there is a Link TRB between the TRB with the *ENT* flag set and the next Transfer TRB. i,e, if the *ENT* flag is set in a TRB that it is immediately followed by a Link TRB, the xHC shall execute the Link TRB and evaluate the TRB that the Link TRB points to, before advancing to the next endpoint in the Pipe Schedule.

Note: If an endpoint is Halted due to an error while executing a TRB, a Transfer Event shall be generated for that TRB and the xHC is not required to evaluate the *ENT* flag of the TRB that generated the error.

# 4.13 Device Notifications

The USB 3.0 specification defines a *Device Notification Transaction Packet*. The *Notification Type* field in this packet defines 16 possible notification types. Some notification types are handled directly by the xHC and others may be reported to software. The *Device Notification Control* (DNCTRL) register allows system software to individually select which notifications are important to it and shall generate a Device Notification Event. Refer to section 6.4.2.7 for more information on the Device Notification Event TRB.

Refer to section 7.5.1.6 in the USB3 spec for a complete definition of the various Device Notification packet format and types.

Note: To support debugging, the DNCTRL register allows Device Notification Events to be generated for notification types that are normally only handled by the xHC.

Note: The xHC shall use the Device Slot's Slot Context *Interrupter Target* field to determine the Event Ring that shall receive the event.

## 4.13.1 Latency Tolerance Message Handling

Latency Tolerance Messaging (LTM) represents a new, more robust, system technique for managing power consumption on a platform. Current platform power management policies are forced to guess when and for how long to sleep. These guesses usually force the platform to trade power savings at the expense of platform performance, in particular performance of attached devices. LTM adds the capability for attached devices to provide information that can improve the host platform's ability to select when and how long to sleep. This is accomplished by an attached device informing the host of its acceptable service latency between accesses, the device's latency tolerance.

The xHC's role in supporting this new platform capability is to accept latency tolerance values from USB3 devices, evaluate the values and forward the lowest value to the host platform. This mechanism is optional normative, however shall be supported by any xHC implementation that also supports a corresponding host interconnect LTM mechanism. The form of the mechanism used by the xHC to forward these latency tolerance values to system will be host-specific and will vary based on the interconnect architecture used by the host platform for device communications (e.g. PCI Express, AMBA, etc.). The actual host-specific LTM mechanism for a given platform is outside the scope of this specification.

USB3 defines a complimentary mechanism referred to as **Best Effort Latency Tolerance** (BELT) Messaging. These messages are supported by USB3 devices (excluding hubs) using an optional USB3 "Device Notification (DEV\_NOTIFICATION)" Transaction Packet (TP) with a Notification\_Type = LATENCY\_TOLERANCE\_MESSAGE (LTM). This message is also referred to as a Latency Tolerance Message (LTM) TP. This TP contains a specific value know as the Best Effort Latency Tolerance (BELT) value that indicates the current tolerable service latency for that device. Refer to the USB3 Specification for detail on DEV\_NOTIFICATION Transaction Packets and the BELT Messaging mechanism.

When the host bus of the platform implements a host-specific LTM mechanism, the xHC shall:

- Maintain an internal Current BELT variable, which represents the last BELT value reported to the host.
   This variable is initialized to the value of tBELTdefault (as defined in section 8.13 of the USB3 spec.).
- For each configured USB device, maintain an internal Device BELT variable. These variables are initialized to the value of tBELTdefault.
- Recognize receipt of an USB LTM TP.

Upon receiving an LTM TP the xHC shall determine the lowest service latency value for the attached USB subsystem by performing the following actions:

- 1) Extract the BELT value and multiplier from the LTM TP.
- 2) Record the value received for the device in the *Device BELT* variable associated with the device.
- 3) Compare the Current BELT value to each Device BELT value.
  - a. If a device's *Device BELT* value represents a smaller latency than *Current BELT*, then set *Current BELT* equal to the smallest *Device BELT*.
- 4) If the Current BELT value has been modified, then:
  - a. Format a host-specific *Latency Tolerance Reporting* (LTR) message for transmission to the host.
  - b. Place the Current BELT value in the LTR message defined for the host interconnect.

Note: Based on the host interconnect used by the platform and the associated LTR mechanism, it may be necessary to translated the BELT value into multiple forms before forwarding to the host.

c. Send the LTR message the host.

Step 2 requiring that the xHC keep a record of the value received is necessary to enable the comparison operation in step 3. In addition, this value shall also be recorded in the event that the device is removed and under these circumstances the xHC shall set the *Current BELT* value to *tBELT default* and re-evaluate for the lowest latency of the remaining *Device BELT* values by executing Step 3 and step 4 above.

Note: The manner in which the *Current BELT* and *Device BELT* variables are stored is implementation specific and as such falls outside the scope of this specification.

The Set LTV Command TRB provides a means for host software to provide its own "Device BELT" value. This command is optional normative, however it shall be supported if the xHC also supports a corresponding host interconnect LTM mechanism.

**xHCI Device BELT** is an internal variable that maintained by the xHC. The *xHCI Device BELT* value is initialized to an "unconfigured" state. While the *xHCI Device BELT* variables is "unconfigured", it is not compared with the other Device BELT variables in Step 3 above.

When a Set LTV Command is executed by the xHC:

- The *BELT* field of the *Set LTV Command TRB* is copied to the *xHCl Device BELT* variable. This action transitions the *xHCl Device BELT* variable from "unconfigured" to "configured". When *xHCl Device BELT* is "configured", it is compared with the other Device BELT variables in Step 3 above.
- Re-evaluate for the lowest latency by executing Step 3 and step 4 above.

Refer to section 4.6.14 for more information on the Set LTV Command.

Refer to section 6.4.3.13 for more information on the Set LTV Command TRB.

Note: The xHC hardware automatically handles LATENCY\_TOLERANCE\_MESSAGE Device Notifications (*Notification Type* = 2) so there is no need to enable *Device Notification Event* generation for this notification type.

### 4.13.2 Function Wake

A USB3 device sends a FUNCTION\_WAKE Device Notification Transaction Packet to inform the host of a "Function Level" wakeup. Software should set flag *N1* in the *DNCTRL* register to enable the generation of Device Notification Events when Remote Wake Device Notifications are received.

Note: The FUNCTION\_WAKE Device Notification Transaction Packet is used to indicate "Function Level" wakeup. A Function level wakeup is distinct from a "remote wakeup" that initiated by a low level USB signaling.

Refer to section 8.5.6 of the <u>USB3</u> spec for more information on FUNCTION\_WAKE Device Notification Transaction Packets.

# 4.14 Managing Transfer Rings

This section presents an overview of how the host controller interacts with Transfer Rings.

A number of terms that are used throughout this section are described below.

System software shall translate the device Endpoint Descriptor (and SuperSpeed Endpoint Companion Descriptors) fields into the appropriate Endpoint Context *Interval*, *Max Packet Size*, *Max Burst Size*, and *Mult* values. Refer to section 6.2.3 for the definition of Endpoint Context.

The xHC uses the *Max Packet Size* and *Max Burst Size* fields in the Endpoint Context to manage transactions on the USB.

Transfer Descriptors (TDs) allow software to define contiguous blocks of data, constructed from non-contiguous host memory buffers, that shall be passed to or from a USB device.

The **TD Transfer Size** is defined by the sum of the *TRB Transfer Length* fields in all TRBs that comprise the TD.

For IN pipes, a device may truncate the data transfer associated with a TD by issuing a Short Packet before the TD is exhausted. In this case the xHC shall retire the TD that received the Short Packet and advance to the next TD on the Transfer Ring or the Enqueue Pointer (i.e.Cycle bit transition), whichever is encountered first.

If the Interrupt On Completion (IOC) or Interrupt-on Short Packet (ISP) flags are set in the TRB that received the Short Packet, a Transfer Event shall be generated with the Completion Code set to Short Packet.

An endpoint is considered **Active** when it is on the xHC's Pipe Schedule, and **Inactive** if it is not. Ringing the Doorbell of an endpoint in the *Running* state will activate it, and the xHC shall place the endpoint in its Pipe Schedule. While the endpoint is *Active* the xHC shall actively process TDs on its Transfer Ring. If the Transfer Ring for the endpoint is exhausted or the endpoint exits the *Running* state, the endpoint is pulled from the xHC's Pipe Schedule and placed in *Inactive* state. Software may ring the Doorbell of an endpoint in the *Running* state to reactive an inactive endpoint.

A **Bus Instance** (BI) represents a "unit" bus bandwidth at the speed that the BI supports. The bit rate cited for a USB bus (e.g. SS 5Gb/s. HS 480Mb/s, etc.) should not be confused with the "Total Available Bandwidth", which is the maximum bandwidth available for actually moving data through a BI.

The **Total Available Bandwidth** identifies a BI's ability to move real data. As rule of thumb, the Total Available Bandwidth will be at least 20% lower than the cited bit rate of a BI, or more depending on the mix of packet sizes. Also note that multiple Root Hub ports may share the bandwidth of a single BI. The mapping of BI to Root Hub ports is xHC implementation dependent and not exposed to software.

During each IN transaction, the xHC shall use the *Max Packet Size* to detect packet babble errors. If a babble error is detected, a Transfer Event shall be generated for the offending TRB, with the *Completion Code* set to *Babble Detected Error*.

When the xHC detects that a Transfer Ring will be exhausted after the execution of a TP or DP (e.g. the last packet of the last TRB of the last TD on a Transfer Ring), it should clear the ACK TP or DP *Packet Pending* (PP) bit to '0'. If *Max Exit Latency* is greater than '0', then the xHC should clear the *Packet Pending* flag in the last packet of each Isoch TD. The *Packet Pending* bit shall be set to '1' in all other ACK TPs or DPs generated by the xHC.

# 4.14.1 General Scheduling Model

When a doorbell is rung for a *Running* endpoint, the xHC places the endpoint on a **Pipe Schedule**. An xHC will typically maintain two Pipe Schedules per Bus Instance, one for periodic pipes (Isoch and Interrupt endpoints) and another for async pipes (Control and Bulk).

Each pass through a Pipe Schedule an endpoint is given one "Service Opportunity". A **Service Opportunity** (SO) is a block of time that the xHC allocates for moving packets on USB, for a specific endpoint.

Depending on the endpoint type and settings,1 to 3 USB Transactions may be executed during a Service Opportunity (SO). USB Standard Transactions transfer a single Data Packet (DP), however a single USB Burst Transaction may transfer multiple DPs.

The **Max Service Opportunity Packet Count** (MSOPC) is the maximum number of DPs that the xHC shall schedule during one Service Opportunity (SO). The MSOPC value for an endpoint is set by the number of packets defined by the Endpoint Context *Max Burst Size* field times the *Mult* field.

The **Transfer Descriptor Packet Count** (TDPC) is the number of packets required to move all the data defined by a TD. Note that a partial or a zero-length packet increments this count by 1.

The Transfer Ring Packet Count (TRPC) is the sum of the TDPCs for all TDs on a Transfer Ring.

The **Service Opportunity Packet Count** (SOPC) is the number of packets actually scheduled by the xHC during a SO. The SOPC value shall be initialized at the beginning of a SO, and decremented as each transaction or retry of the SO is completed. When SOPC reaches zero the SO for the current endpoint is

complete, the xHC shall initiate a SO for the next endpoint in the schedule. Retries may terminate the current SO and continue on the next SO.

Normally SOPC is less than or equal to MSOPC, however the xHC is allowed to limit the SOPC to a value less that MSOPC. And if only one endpoint is in the Pipe Schedule SOPC may be greater than MSOPC, e.g. a continuous burst on the bus. Refer to the individual pipe type discussions below for more details on SOPC usage.

The endpoints assigned to a periodic schedule are closely controlled by the xHC through the *Address Device* and *Configure Endpoint Commands* to ensure that the periodic Pipe Schedule consumes no more than a maximum percentage of the *Total Available Bandwidth*. Any USB bandwidth not consumed by periodic pipes, is available to async pipes.

Note: The "maximum percentage" of the *Total Available Bandwidth* depends on the speed of the periodic pipe. Refer to section 4.14.2 for more information.

The endpoints assigned to an async schedule are considered "Best Effort" and may consume any USB bandwidth not consumed by periodic pipes. Each endpoint in an async Pipe Schedule is given one Service Opportunity (SO) per pass through the schedule.

### 4.14.1.1 System Bus Bandwidth Scheduling

System bus bandwidth is limited, especially in cases where the xHC is connected to a system by a bus that provides less bandwidth than the USB bus instances that it supports. To ensure consistent and reliable operation of USB endpoints the xHC shall manage the system bus activity associated with an endpoint using methods that are similar to the way that it manages the USB bandwidth associated with an endpoint.

For example, given the system bus bandwidth available to the xHC it shall distribute that bandwidth across its active endpoints. Periodic endpoints will have priority over async endpoints, and all async endpoints will be given fair access to the remaining system bus bandwidth.

The xHC uses the value of the *Average TRB Length* field in the Endpoint Context as a metric to help compute the system bus bandwidth requirements of an endpoint. The accuracy of this parameter is particularly important for periodic endpoints. An xHC will use the *Average TRB Length* and other metrics to allocate/distribute system bus bandwidth to endpoints. These "other" metrics are xHC implementation specific and outside the scope of this specification. The *Average TRB Length* field is computed by dividing the average *TD Transfer Size* by the average number of TRBs that are used to describe a TD, including Link, No Op, and Event Data TRBs.

A Configure Endpoint Command may be rejected by the xHC with a Bandwidth Error if it determines that there is not enough system bandwidth available for it.



### **IMPLEMENTATION NOTE**

#### TRB Lengths and System Bus Bandwidth

System buses are most efficient when they are moving large transfers. As transfer sizes become smaller, the throughput of a bus can fall off rapidly.

The xHCl supports byte granularity for the TRB *Data Buffer Pointer* and *Length* fields, which enables "fine-grain" scatter/gather operations. The threshold where it is more efficient to declare many small TRBs and allow the xHC to use DMA to scatter/gather data vs. having software copy that data to/from larger buffers will depend on many factors (e.g. the xHC implementation, system I/O bus performance, system memory performance, etc.). The xHCl does not place lower limits on TRB sizes, which could constrain the ability of a system developer to optimize the performance/throughput of their entire system. However, an xHC will place limits on the system bus bandwidth allocated to an individual endpoint, to ensure that other endpoints are not affected by an endpoint that requires disproportionately large number of system bus transactions to complete its USB transactions.

A programmer should assume that defining large numbers of small TRB Data Buffers will affect USB throughput and design accordingly. The extent to which the system bandwidth demands of a single endpoint will affect that endpoint or other endpoints is xHC implementation dependent.

Note that an *Average TRB* Length of 16 implies that 50% of the system bus bandwidth consumed by an endpoint moving TRBs, i.e. each 16 byte TRB defines 16 bytes of data. And an *Average TRB Length* of 1024 implies that 1.5% of the system bus bandwidth consumed by an endpoint moving TRBs. Ideally the *Average TRB Length* represents the true average size of the data buffers that the TRBs of an endpoint reference, which will generally be a class specific or application specific value. If precise values for the *Average TRB Length* of an endpoint are not available, software may calculate a running average of the size of TRBs scheduled for an endpoint in real-time and periodically updating *Average TRB Length*. Reasonable initial values of *Average TRB Length* for Control endpoints would be 8B, Interrupt endpoints 1KB, and Bulk and Isoch endpoints 3KB.

## 4.14.2 Periodic Transfer Ring Scheduling

Isoch and Interrupt endpoints define "periodic" transfers. Periodic transfers provide guaranteed bandwidth on the USB.

A **Periodic TD** is an Isoch TD or a TD scheduled on an interrupt endpoint Transfer Ring.

A **Periodic Pipe** is an Isoch or interrupt endpoint.

The *Microframe Index Register* (MFINDEX) is advanced at the **Minimum Interval Time** (MIT). The MIT is equal to 125 µs., corresponding to High-Speed and SuperSpeed microframe timing. The time that the *Microframe Index Register* is advanced, is defined as the **MIT Boundary**.

The MIT multiplied by the Endpoint Context *Interval* field as a base 2 exponent, defines *Endpoint Service Interval Time* (ESIT).

**ESIT** = 
$$2^{\text{Interval}} * 125 \mu s$$
.

All ESITs are temporally aligned with MIT Boundaries.

The xHC uses the *Max Endpoint Service Time Interval Payload* (Max ESIT Payload) and *Interval* fields in the Endpoint Context to compute the USB bandwidth that it shall reserve for a periodic endpoint. A periodic pipe may, on an ongoing basis, use less bandwidth than that reserved. A USB device reports, if necessary, the actual bandwidth used via its normal, non-USB defined mechanisms.

Software shall define the maximum periodic payload per ESIT as follows for USB2 periodic endpoints:

Max ESIT Payload in Bytes = Max Packet Size \* (Max Burst Size+1).

Software shall define the maximum periodic payload per ESIT as follows for SS periodic endpoints:

Max ESIT Payload in Bytes = SuperSpeed Endpoint Companion Descriptor:wBytesPerInterval.

Note: Undefined behavior may result if an Isoch TD is encountered which defines more that **Max ESIT Payload** bytes.

The xHC bandwidth calculation for a periodic endpoint is defined as followed:

Reserved Bandwidth in MBytes/s = Max ESIT Payload / (2<sup>Interval</sup> \* 0.000125)

Per the USB specifications, the **Maximum Allowed ESIT Payload** of a FS Interrupt, FS Isoch, HS Interrupt, HS Isoch, SS Interrupt, or SS Isoch periodic pipe are defined as 64B, 1KB, 3KB, 3KB, 3KB, and 48KB, respectively.

The maximum percentage of Total Available Bandwidth depends on the speed of the BI. The USB requires that no more than 90% of any frame be allocated for periodic (isochronous and interrupt) transfers for SuperSpeed and full-speed endpoints. High-speed endpoints shall allocate at most 80% of a microframe for periodic transfers.

The xHC is free to schedule a isoch transfer at any time within an ESIT as long as the complete TD shall have an opportunity to complete within the ESIT.

For SuperSpeed pipes, if the Endpoint Context *Max Exit Latency* field is greater than '0', the xHC shall transmit a PING packet a minimum of *Max Exit Latency* prior to initiating an Isoch transfer, to transition the links in the path between the xHC and the device to the U0 state. PING generation is optional for Interrupt endpoints. Refer to section 4.23.5.2 for more information on *Max Exit Latency* and its computation.

The Microframe Index (MFINDEX) register is incremented at the beginning of each microframe. Figure 29 illustrates the required relationships between the USB2 SOF FrameNumber and the SS Isoch Timestamp (ITS) *Bus Interval Counter* field (refer to section 8.7 of the <u>USB3</u> spec) 1/8th ms. counter values, and the MFINDEX register. Figure 29 also illustrates the partitioning of the *Frame Index* and  $\mu$ *Frame Index* fields of the MFINDEX register.



Figure 29: Microframe Index (MFINDEX) Register Mapping

To enable software computation of larger Microframe Index values, *MFINDEX Wrap Events* may be enabled. If enabled, a *MFINDEX Wrap Event* is inserted on the Event Ring of the Primary Interrupter every time the MFINDEX register wraps from 03FFFh to 0. Refer to section 6.4.2.8 for a description of the *MFINDEX Wrap Event*. Refer to the definition of the USBCMD register (5.4.1) for details on the *Enable Wrap Event* (EWE) flag that may be used to enable *MFINDEX Wrap Events*.

Note: If the target Event Ring is full, MFINDEX Wrap Events shall be dropped by the xHC.

If all Root Hub ports are in the **Disconnected**, **Disabled**, or **Powered-off** state the MFINDEX counting action may be stopped by the xHC to reduce power consumption. The *EU3S* flag in the USBCMD register may be used to optionally add the **U3** state to list of port states that enable the counting action to be stopped. Exiting any of these states on any port shall automatically restart the MFINDEX counting action.

Refer to section 4.11.2.5 for more information on the use of the MFINDEX register.

### 4.14.2.1 Isochronous Transfer Ring Scheduling

This section defines the xHCl operational model for isochronous Transfer Rings.

If an Isoch Endpoint Context is *Active*, the xHC shall process one Isoch TD from its Transfer Ring each ESIT.

Software shall not define a *TD Transfer Size* for a TD of an Isoch endpoint that exceeds the *Max ESIT Payload*.

The xHC may schedule multiple Service Opportunities (SOs) per ESIT.

SOPC is set to the smaller of TDPC or MSOPC.

The xHC shall compute the *TD Transfer Size* as it processes a TD. If in the process of executing the TRBs of the TD the *TD Transfer Size* exceeds the *Max ESIT Payload* or the *Maximum Allowed ESIT Payload*, then a *Bandwidth Overrun Error* shall be generated for the offending TRB and the xHC shall advance its Dequeue Pointer to the next Isoch TD boundary or the Enqueue Pointer (i.e.Cycle bit transition), whichever is encountered first. Note that the pipe remains Active after this error, the xHC simply truncates the transfer and advances to the next TD.

If the Transfer Ring is empty and there is no TD defined to receive Isoch IN data, the xHC shall remove the endpoint from the periodic schedule and generate a single Transfer Event with the *Completion Code* set to *Ring Overrun*.

If the Transfer Ring is empty and there is no TD defined to transmit Isoch OUT data, the xHC shall remove the endpoint from the periodic schedule and generate a single Transfer Event with the *Completion Code* set to *Ring Underrun*.

Ringing the doorbell of a periodic endpoint that has encountered a *Ring Overrun* or *Ring Underrun* condition shall place it on back on the periodic schedule.

Interval values are limited to base 2 multiples. An **ESIT Boundary** is defined by when the least significant bits of the MFINDEX register transition to '0'. e.g. if the *Interval* equals 2 microframes, the *ESIT Boundary* is defined by the transition of the least significant bit of the MFINDEX register to '0'. If the *Interval* equals 4 microframes, the *ESIT Boundary* is defined by the transition of the least significant two bits of the MFINDEX register to '0'. And so on.

Note: Section 8.12.6 of the <u>USB3</u> spec states that "If there is no data to send to an isochronous OUT endpoint during a service interval, the host does not send anything during the interval." The <u>USB2</u> spec is silent on this subject. When xHC encounters a zero-length Isoch OUT TD on a Transfer Ring, it shall transmit a zero-length DP to the USB bus regardless bus speed, consuming the Isoch TD for the Service Interval. If the Transfer Ring is empty when the xHC attempts to service an Isoch TD, no DPs shall be sent, and an *Underrun Event* shall be generated.

#### 4.14.2.1.1 High-speed endpoints

The USB Endpoint Descriptor (refer to section 9.6.6 in the <u>USB2</u> spec.) wMaxPacketSize field for a high-speed isochronous endpoint is divided into two fields: the **Maximum Packet Size** (bits 0-10), and the **Multiplier** field (bits 11-12). High-speed USB devices support "high-bandwidth" pipes via the Multiplier field. The USB2 Maximum Packet Size and Multiplier bit fields of the wMaxPacketSize fields are separated and passed to the xHC through the Endpoint Context *Max Packet Size* and *Max Burst* fields respectively.

For high-speed devices, the xHC shall execute the specified number of *Max Packet Sized* bus transactions specified by the *Max Burst Size* field in a single microframe (MIT). The TD is used to service all transactions indicated by the *Max Burst* field.

The maximum sized High-speed isochronous packet size supported is 1024 bytes. The Max Burst Size field may define up to up to 3 contiguous packets in a burst.

For OUT transfers, the xHC shall transmit data packets with data fields less than or equal to the endpoint's *Max Packet Size*. If a TD defines more information than will fit into the *Max Packet Size* and the *Max Burst Size* is greater than '0', the xHC shall transmit up to *Max Burst Size*+1 consecutive packets on the USB to move the TD data. If more than one *Max Packet Size* packet is required to move the data defined by a TD, then all packets associated with the TD are transmitted as a contiguous burst in a single microframe of the ESIT. When all bytes have been transmitted for an Isoch TD the xHC advances its Dequeue Pointer to the next TD and waits for the next ESIT delay before scheduling the endpoint again.

For IN transfers, the xHC may issue up to *Max Burst Size*+1 IN transactions of *Max Packet Size* for a single Isoch TD. It is assumed that software has properly initialized the Isoch TD to accommodate all of the possible data that may be received in an ESIT. During each IN transaction, the xHC shall use *Max Packet Size* to detect packet babble errors.

For IN transfers, the xHC keeps the sum of bytes received in an internal TD Payload Length register. After all transactions for the endpoint have completed for the ESIT, the local TD Payload Length register contains the total bytes received. If the final value of local TD Payload Length register is less than the value of TD Transfer Size, then less data than was allowed for was received from the associated endpoint. This short packet condition shall assert a *Short Packet* completion code only if the *ISP* or *IOC* flag was set on the TRB that the short packet condition was detected on. If the device sends more than Max Packet Size bytes, then the xHC shall generate a Transfer Event with the Completion Code set to *Babble Detected* 

*Error* for the TRB that the error was detected on. Note, that the xHC is not required to update the Transfer Event *Length* field in this error scenario.

If the *Max Burst Size* field is greater than '0', then the xHC shall automatically attempt to execute *Max Burst Size*+1 transactions on the USB. The xHC shall not execute all *Max Burst Size* transactions if:

- The endpoint is an OUT and the TD is exhausted before all the transactions of the burst have executed (e.g. ran out of data).
- The endpoint is an IN and the endpoint delivers a short packet, or an error occurs on a transaction before all the transactions of the burst have been executed.
- The endpoint is an IN and the TD is exhausted before all the transactions of the burst have executed (e.g. ran out of buffer space). This condition shall result in the xHC terminating the Isoch TD with a Isoch Buffer Overrun Transfer Event.

Note: The *Isoch Buffer Overrun* condition shall force a Transfer Event for the TRB, irrespective of the state of the *IOC* flag. System software may determine whether to treat this condition as an error or not.

Refer to Appendix B for a table summary of the host controller required behavior for all the High-speed USB2 high-bandwidth transaction cases.

### 4.14.2.1.2 Full-speed or High-speed endpoints

The end of a microframe may occur before all packets have been executed for a high-speed or full-speed endpoint. When this happens, the xHC shall terminate the Isoch TD with a *Missed Service Error* Transfer Event.

#### 4.14.2.1.3 SuperSpeed endpoints

If the bMaxBurst field of the SuperSpeed Endpoint Companion Descriptor is greater than '0', the SuperSpeed endpoint supports "high-bandwidth" pipes. Software shall pass the bMaxBurst value to the xHC through the Endpoint Context *Max Burst Size* field.

Additionally, the Mult value defined in bits 1:0 of the SuperSpeed Endpoint Companion Descriptor bmAttributes field identifies the number of Bursts within an ESIT that the device supports. This value is passed to the xHC through the Endpoint Context *Mult* field. Note that the range of values for the Mult field is limited by the USB3 spec to '0' to '2', or 1 to 3 bursts.

The maximum sized SuperSpeed isochronous packet size supported is 1024 bytes. The *Max Burst Size* field may define up to up to 16 contiguous packets in a burst, and the *Mult* field may allow up to 3 bursts in an ESIT, allowing for up to 48KB per ESIT.

For OUT transfers, the xHC shall transmit data packets with data fields less than or equal to the endpoint's *Max Packet Size*. If a TD defines more information than will fit into the *Max Packet Size* and the *Max Burst Size* is greater than '0', the xHC may transmit a burst of up to *Max Burst Size*+1 consecutive packets in a single MIT. If a TD defines more information than will fit into a single burst and *Mult* is greater than '0', the xHC shall transmit up to *Mult*+1 bursts in an ESIT. When all bytes have been transmitted for an Isoch TD the xHC advances its Dequeue Pointer to the next TD and waits for the next ESIT delay before scheduling the endpoint again.

For IN transfers, the xHC may issue up to (Max Burst Size+1) \* (Mult+1) IN transactions of Max Packet Size for a single Isoch TD. It is assumed that software has properly initialized the Isoch TD to accommodate all of the possible data that may be received in an ESIT. During each IN transaction, the xHC shall use Max Packet Size to detect packet babble errors.

Refer to section 8.12.6.1 of the <u>USB3</u> spec for more information on xHC execution of SuperSpeed isochronous transactions.

For IN transfers, the xHC keeps the sum of bytes received in an internal TD Payload Length register. After all transactions for the endpoint have completed for the ESIT, the local TD Payload Length register

contains the total bytes received. If the final value of local TD Payload Length register is less than the value of TD Transfer Size, then less data than was allowed for was received from the associated endpoint. This short packet condition shall assert a Short Packet completion code only if the *ISP* or *IOC* flag was set on the TRB that the short packet condition was detected on. If the device sends more than TD Transfer Size or *Max Packet Size* bytes (whichever is less), then the xHC shall generate a Transfer Event with the Completion Code set to *Babble Detected Error* for the TRB that the error was detected on. Note, that the xHC is not required to update the Transfer Event Length field in this error scenario.

The host controller shall not execute all (Max Burst Size+1) \* (Mult+1) transactions if:

- The endpoint is an OUT and the TD is exhausted before all the transactions of the burst have executed (ran out of data), or
- The endpoint is an IN and the endpoint delivers a short packet, or an error occurs on a transaction before all the transactions of the burst have been executed.
- The endpoint is an IN and the TD is exhausted before all the transactions of the burst have executed (e.g. ran out of buffer space). This condition shall result in the xHC terminating the Isoch TD with a *Isoch Buffer Overrun* Transfer Event.

In addition to the Microframe Index (MFINDEX) register, the xHC shall maintain a 13 bit **Delta Time** down-counter that is cleared to '0' at the *MIT boundary* and incremented every 16.666~ ns. (i.e. 8 HS bit times). The *Delta Time* counter identifies the delay, in 16.666~ ns. increments, between the start of the current packet to the previous *MIT Boundary*. Note: A value of 7500 is reported if the *Delta Time* counter is sampled exactly on a *MIT Boundary*.

The value of the *Microframe Index* (MFINDEX) register shall be written to bits 13:0 and the value of the *Delta Time* register shall be written to bits 26:14 of the *Isochronous Timestamp* (ITS) field of Isochronous Timestamp Packets (ITP) when they are sent. Refer to the USB3 specification section 8.7 for more information on the ITP and the required accuracy of the ITS field.

- If an Isoch IN Transfer Ring is Active and the xHC is unable to send an isochronous IN request (ACK TP) during an ESIT, (due to problems such as internal buffer overrun, excessive DMA access latency, etc.) the xHC shall set the *Completion Code* to *Data Buffer Error* in the Transfer Event generated for the associated Isoch TD. Note that this is an error condition that should never occur.
- If an Isoch OUT Transfer Ring is Active and the xHC is unable to send an isochronous OUT DP data during an ESIT (due to problems such as internal buffer overrun, excessive DMA access latency, etc.), the xHC discards the data and notifies software by setting the Completion Code to Data Buffer Error in the Transfer Event generated for the associated Isoch TD. Note that this is an error condition that should never occur.
- If the xHC receives a corrupted data packet, it discards the data and informs software by setting the Completion Code to USB Transaction Error in the Transfer Event generated for the associated Isoch TD.

#### 4.14.2.1.4 Isochronous Scheduling Threshold

The *Isochronous Scheduling Threshold* (IST) field in the HCSPARAMS2 capability register is an indicator to system software as to how the host controller pre-fetches and caches TRB structures. It is used by system software when adding isochronous work items. The value of this field indicates to system software the minimum distance (in time) that it is required to stay ahead of the host controller while adding TRBs in order to have the host controller process them at the correct time. In other words, software shall add a TRB to the ring some period of time before that TRB is required to be executed, and the *IST* indicates a *minimum* value for this period of time as required by the specific host controller hardware implementation.

Software shall determine the host controller's current frame/microframe by reading the MFINDEX register, to account for the uncertainty in the actual read latency and position within the microframe, software shall always add a value of one microframe to the value read.

It is recommended that software post sufficient TRB(s) to the ring to allow uninterrupted processing by the host controller. This may be accomplished by always placing multiple TD(s) on the ring that either exceed the time window represented in the IST field or exceeds the round-trip delay in the host software, which ever is greater.

The Isochronous Scheduling Threshold (IST) field definition can be found in section 5.3.4.

A value of '2' in the Isochronous Scheduling Threshold (IST) field indicates that software can add a TRB no later than 2 microframes before that TRB is due to be executed.

If bit [3] of IST is cleared to '0', software can add a TRB no later than IST[2:0] Microframes before that TRB is scheduled to be executed.

If bit [3] of IST is set to '1', software can add a TRB no later than IST[2:0] Frames before that TRB is scheduled to be executed.

Note: Undefined behavior may result if a partially formed Isoch TD is encountered, i.e. the enqueue pointer (Cycle bit transition) is encountered before the end of the TD (*Chain* = '0'). This condition may occur if software fails to honor the *IST*.

Note: Ideally the *IST* value declared by an xHC implementation represents a worst case latency, however the xHC may encounter system latencies that cause it to skip a scheduled Isoch TD even if software has met the IST requirements. These conditions are normally indicated as a *Missed Service Error*. If *Missed Service Errors* persist, software may choose to use a larger value for IST than that reported by the xHC.

## 4.14.3 Interrupt Transfer Ring Scheduling

The value of the Endpoint Context *Interval* field is treated as a throttling parameter or a deadline by the xHC for Interrupt endpoints. The following rules apply to Interrupt Transfer Ring scheduling:

- If an interrupt transfer ring has been idle, the maximum time between the xHC receiving a doorbell ring for the endpoint and scheduling the first associated interrupt transaction on USB for the first TD posted to Transfer Ring shall be equal to IST + ESIT.
- If multiple Interrupt TDs are posted to an Interrupt endpoint Transfer Ring, the xHC should consume no more than one TD per ESIT.
- Software may define a TD Transfer Size for a TD of an Interrupt endpoint that exceeds the Max ESIT Payload.
- An Interrupt pipe executes a single SO per ESIT.
- SOPC is set to the smaller of TDPC or MSOPC.
- An Interrupt pipe shall transmit or receive no more that one *Max ESIT Payload* per ESIT, e.g. if the Interrupt *TD Transfer Size* is greater than the *Max ESIT Payload*, then the TD may take multiple ESITs to complete.
- A Short Packet shall terminate an IN Interrupt TD and the next TD (if present) shall be scheduled in the next ESIT.
- Unexpected ERDYs shall be silently dropped.

Note: Since Interrupt pipes provide reliable data delivery but the number of packets (including retries) per ESIT is limited by the value of *MSOPC*, packet retries may cause an Interrupt TD to require more ESITs than expected to complete. If a second TD is pending on the Transfer Ring when this condition occurs, it shall be delayed until the first TD is successfully transferred.

To minimize the latency impact of retries on an Interrupt pipe, up to MOSPC packets (including retires) may be transferred in an ESIT even if the initial SOPC value was less than MSOPC.

An xHC implementation may exceed MOSPC packets per ESIT if it can guarantee that additional

packets do not affect the bandwidth guarantees that have been established with other periodic endpoints.

### 4.14.3.1 Low-, Full-, and High-speed Endpoints

- Interrupt IN pipes
  - If an IN transaction is NAKed, then the Interrupt TD will be retried in the next ESIT.
  - If the IN transaction times out, then the xHC shall retry the transaction for the endpoint *CErr* times in the same ESIT if possible, or if the maximum number of transactions per microframe has been reached, the xHC shall retry the transaction in the next ESIT. If *CErr* = 0, the endpoint shall halt.
- Interrupt OUT pipes
  - If an OUT transaction is NAKed, then the xHC shall not issue another transaction for the endpoint until 1 ESIT later.
  - If the OUT transaction times out, then the xHC shall retry the transaction for the endpoint *CErr* times in the same ESIT if possible, or if the maximum number of transactions per microframe has been reached, the xHC shall retry the transaction in the next ESIT. If *CErr* = 0, the endpoint shall halt.

For High Bandwidth endpoints, the Endpoint Context *Max Burst Size* field specifies the maximum number of desired transactions per microframe. If the maximum number of transactions per microframe has not been reached, the xHC may immediately retry a transaction that failed during the current microframe. If possible an xHC implementation should attempt an immediate retry of a failed transaction since this minimizes impact on devices that are bandwidth sensitive. If the maximum number of transactions per microframe has been reached, the xHC shall retry the failed transaction at the next ESIT for the endpoint.

Note that for a high-bandwidth interrupt OUT endpoint, the host controller may optionally immediately retry the transaction if it fails.

The xHC is allowed to issue less than the maximum number of transactions to an endpoint per microframe only if the TD Transfer Size is less than the Max ESIT Payload.

Normal DATA0/DATA1 data toggle sequencing is used for each interrupt transaction during a microframe.

Refer to Table 8 for HS/FS Interrupt pipe actions based on Endpoint Response and Residual Transfer State.

Refer to Appendix B for a table summary of the host controller required behavior for all the high-bandwidth transaction cases.

#### 4.14.3.2 SuperSpeed Endpoints

- ESIT\*2 defines the maximum latency between an ERDY and an OUT DP or IN TP being scheduled to a SS Interrupt endpoint.
- Interrupt IN pipes
  - If Interrupt IN TDs are available, the xHC shall issue ACK TPs to the interrupt endpoint at one ESIT or less intervals.
  - If an IN request is responded to with an NRDY, then the xHC shall wait indefinitely for a ERDY from the endpoint. System software is responsible for any timeouts. The only exception to this rule is when an endpoint that has been flow controlled by an NRDY is stopped with a *Stop Endpoint Command* then restarted by ringing its doorbell. When the endpoint transitions to the *Running* state, it checks its Transfer Ring and if a TD exists, it shall issue an IN.
  - Once the xHC receives the ERDY TP, it shall send an IN request (via an ACK TP) to the device no later than 2 x ESIT.

- If the xHC is unable to accept a valid Data Packet from a device due to internal issues (e.g. internal buffer overrun, etc.), it shall set the ACK TP Host Error (HE) bit to '1'.
- Interrupt OUT pipes
  - If an OUT DP is responded to with an NRDY, then the xHC shall wait indefinitely for a ERDY from the endpoint. System software is responsible for any timeouts. The only exception to this rule is when an endpoint that has been flow controlled by an NRDY is stopped with a *Stop Endpoint Command* then restarted by ringing its doorbell. When the endpoint transitions to the *Running* state, it checks its Transfer Ring and if a TD exists, it shall issue an OUT.
  - If a DP was received by the device with an error, the Retry bit shall be set in the returned ACK TP and the xHC should retry the same DP by the next ESIT at the latest.
  - If an OUT DP is responded to with a STALL TP, the xHC shall set the Halted flag for the EP to '1' and pull the endpoint from the Pipe Schedule. USB System Software intervention is required to recover from the error.

Refer to Table 9 for SS Interrupt pipe actions based on Endpoint Response and Residual Transfer State.

## 4.14.4 Asynchronous Transfer Ring Scheduling

Control and Bulk endpoints define "Asynchronous" transfers. Async endpoints provide "best effort" delivery of their data. As such, their delivery delays are not bounded.

An **Async TD** is a TD scheduled on a control or bulk endpoint Transfer Ring.

An Async Pipe is a control or bulk endpoint.

To ensure fairness across the pipes in the async schedule, the xHC shall schedule Service Opportunities for each Async Pipe using a round-robin algorithm. The maximum amount of async data moved for an Async Pipe during a Service Opportunity is called the *Max Service Transfer Size*, and is defined by an Endpoint Context's *Max Packet Size* and *Max Burst Size* fields.

#### Max Service Transfer Size = Max Packet Size \* Max Burst Size

If the *Max Service Transfer Size* is greater than or equal to the *TD Transfer Size* then one Service Opportunity is used to move the TD data. If the *Max Service Transfer Size* is smaller than the *TD Transfer Size* then multiple service opportunities will be necessary to move the TD data.

The xHC is allowed to schedule less packets during an Async Pipe Service Opportunity than allowed for by the *Max Burst Size*.

If async schedule execution is interrupted by periodic transfers, the xHC shall retain an identifier for the next Async Pipe to be executed. When the asynchronous schedule is restarted, this shall be the first Async Pipe that will be serviced.

The order of Async Pipe execution on the async schedule is xHC determined.

Each Async Pipe is only given one Service Opportunity per pass through the async schedule.

Each Stage of a control transfer is a different Async TD, and may be scheduled during different Service Opportunities.

If there is more than one endpoint in the async schedule the xHC shall limit the number of packets transferred during a Service Opportunity (SO) to MSOPC. However, if only one endpoint is in the async schedule, the xHC may exceed the default MSOPC and continuously stream packets to an endpoint. The xHC shall interrupt a continuous stream when a second endpoint is scheduled and revert to the MSOPC packet limit per endpoint SO.

Note: Retries are counted against the EPs SOPC. e.g. If an error is detected on the last packet of the SO, then the xHC shall advance to the next EP and the packet shall be retried at the beginning of the next SO for the endpoint.

Table 8: USB2 Pipe Actions based on Endpoint Response and Residual Transfer State

| Direction | Endpoint<br>Response           | Transfer State after Transaction (Bytes to transfer) | Pipe Action                                                                                                   |  |  |  |
|-----------|--------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|
| IN        | Data Packet<br>Max Packet Size | Not Zero                                             | Decrement SOPC.  If SOPC = 0:  Advance to next endpoint.  else  Continue moving endpoint packets.             |  |  |  |
|           |                                | Zero                                                 | Retire TD. Advance to next endpoint.                                                                          |  |  |  |
|           | Data Packet<br>Short           | Don't care                                           | Retire TD. Advance to next endpoint.                                                                          |  |  |  |
|           | NAK                            | Don't care                                           | Advance to next endpoint.                                                                                     |  |  |  |
|           | Stall or Babble                | Don't care                                           | Note 8-1.                                                                                                     |  |  |  |
|           | CRC or Bad PID error           | Don't care                                           | Discard packet. Note 8-2.                                                                                     |  |  |  |
|           | Timeout                        | Don't care                                           | Note 8-2.                                                                                                     |  |  |  |
| OUT       | ACK                            | Not Zero                                             | Decrement SOPC.  If SOPC = 0:  Advance to next endpoint in schedule.  else  Continue moving endpoint packets. |  |  |  |
|           |                                | Zero                                                 | Retire TD. Advance to next endpoint.                                                                          |  |  |  |
|           | NYET, NAK                      | Don't care                                           | Advance to next endpoint.                                                                                     |  |  |  |
|           | Stall or Babble                | Don't care                                           | Note 8-1.                                                                                                     |  |  |  |
|           | CRC, Timeout, or Bad PID error | Don't care                                           | Note 8-2.                                                                                                     |  |  |  |
| PING      | ACK                            | Not Zero                                             | Allowed to transfer up to SOPC packets.                                                                       |  |  |  |
|           | NAK                            | Don't care                                           | Advance to next endpoint.                                                                                     |  |  |  |
|           | Stall                          | Don't care                                           | Note 8-1.                                                                                                     |  |  |  |
|           | CRC, Timeout, or Bad PID error | Don't care                                           | Note 8-2.                                                                                                     |  |  |  |

#### Note 8-1:

If Stall

Generate Stall Error Transfer Event.

else

Generate Babble Detected Error Transfer Event.

Set endpoint to the *Halted* state.

Pull endpoint from Pipe Schedule.

Advance to next Async Pipe.

#### Note 8-2:

```
Decrement the Bus Error Counter.

If Bus Error Counter = '0':

Generate USB Transaction Error Transfer Event
Set endpoint to the Halted state.
Pull endpoint from Pipe Schedule.
Advance to the next endpoint in the Pipe Schedule.
else

If IN or OUT endpoint, do not advance Data Toggle.
Decrement SOPC.
If SOPC = 0:
Advance to the next endpoint in the Pipe Schedule.
else
Retry the packet.
```

Note: When retiring a TD, if its Transfer Ring is empty, pull the endpoint from the Pipe Schedule.

Table 9: USB3 Pipe Actions based on Endpoint Response and Residual Transfer State

| Direction | Endpoint<br>Response                                            | Transfer State after Transaction (Bytes to transfer) | Pipe Action                                                                                                                                                                                                                                                                                   |  |  |
|-----------|-----------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| IN        | DP<br>Max Packet Size                                           | Not Zero                                             | Decrement SOPC.  If SOPC = 0:  Advance to next endpoint.  else  Continue moving endpoint packets.                                                                                                                                                                                             |  |  |
|           |                                                                 | Zero                                                 | Retire TD. Advance to next endpoint.                                                                                                                                                                                                                                                          |  |  |
|           | DP<br>Short                                                     | Don't care                                           | Retire TD. Advance to next endpoint.                                                                                                                                                                                                                                                          |  |  |
|           | DP(EOB = '1')                                                   | Don't care                                           | Pull endpoint from Pipe Schedule. <sup>a</sup> Advance to next endpoint.                                                                                                                                                                                                                      |  |  |
|           | NRDY                                                            | Don't care                                           | Pull endpoint from Pipe Schedule. Advance to next endpoint.                                                                                                                                                                                                                                   |  |  |
|           | Stall                                                           | Don't care                                           | Generate Stall Error Transfer Event. Set the endpoint to the Halted state. Pull endpoint from schedule. Advance to next endpoint.                                                                                                                                                             |  |  |
|           | DPP Error <sup>b</sup>                                          | Don't care                                           | Discard data.  Decrement the Bus Error Counter,  If Bus Error Counter = '0':  Generate USB Transaction Error Transfer Event.  Set endpoint to the Halted state.  Pull endpoint from Pipe Schedule.  Advance to next endpoint.  else  Decrement SOPC.  If SOPC = 0:  Advance to next endpoint. |  |  |
|           | DPH Error <sup>c</sup>                                          | Don't care                                           | Discard data and send no acknowledgement.  Advance to next endpoint in schedule.                                                                                                                                                                                                              |  |  |
|           | DPP exceeds Max Packet Size or remaining TD Transfer Size Error | Don't care                                           | Discard data.  Generate Babble Detected Error Transfer Event.  Set endpoint to the Halted state.  Pull endpoint from schedule.  Advance to next endpoint in schedule.                                                                                                                         |  |  |

Table 9: USB3 Pipe Actions based on Endpoint Response and Residual Transfer State (Continued)

| Direction         | Endpoint<br>Response                         | Transfer State after Transaction (Bytes to transfer)                                                    | Pipe Action                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| IN<br>(continued) | SS Transaction<br>Timeout <sup>d</sup> Error | Don't care                                                                                              | Generate <i>USB Transaction Error</i> Transfer Event Set endpoint to the <i>Halted</i> state.  Pull endpoint from schedule.  Advance to next endpoint in schedule.                                                                                                                                                                                                                         |  |  |  |
| OUT               | ACK TP                                       | CK TP  Not Zero  If SOPC exhausted:  Advance to next endpoint.  else  Continue moving endpoint packets. |                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                   |                                              | Zero                                                                                                    | Retire TD. Advance to next endpoint.                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                   | ACK TP w/Rty                                 | Don't care                                                                                              | Decrement the Bus Error Counter.  If Bus Error Counter = '0':  Generate USB Transaction Error Transfer Event.  Set endpoint to the Halted state.  Pull endpoint from Pipe Schedule.  Advance to next endpoint.  else  Backup DPH sequence number to value indicated by the ACK TP Sequence Number.  If SOPC exhausted:  Advance to next endpoint.  else  Continue moving endpoint packets. |  |  |  |
|                   | NRDY                                         | Don't care                                                                                              | Pull endpoint from schedule. Advance to next endpoint in schedule.                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                   | Stall                                        | Don't care                                                                                              | Generate Stall Error Transfer Event. Set the endpoint to the Halted state. Pull endpoint from Pipe Schedule. Advance to next endpoint.                                                                                                                                                                                                                                                     |  |  |  |
|                   | SS Transaction<br>Timeout <sup>d</sup>       | Don't care                                                                                              | Generate USB Transaction Error Transfer Event. Set endpoint to the Halted state. Pull endpoint from Pipe Schedule. Advance to next endpoint.                                                                                                                                                                                                                                               |  |  |  |
|                   | ACK TP Error <sup>e</sup>                    | Don't care                                                                                              | Discard.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| N/A               | ERDY                                         | N/A                                                                                                     | Place endpoint on schedule.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| N/A               | TP Error <sup>f</sup>                        | N/A                                                                                                     | Discard.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |

a. The assertion of EOB on a short packet may also retire the TD.

- b. *DPP Error* may be due to one or more of the following conditions: CRC incorrect, DPP aborted, DPP missing, or the data length in the DPH does not match the actual data payload length.
- c. *DPH Error* may be due to one or more of the following conditions: an incorrect Device Address, the Endpoint Number and Direction does not refer to an endpoint that is part of the current configuration, or the DPH does not have an expected sequence number.
- d. The SS Transaction Timeout = 10 µs. Refer to note below Table 8-33 in the USB3 spec.
- e. ACK TP Error may be due to one or more of the following conditions: an incorrect Device Address, the Endpoint Number and Direction does not refer to an endpoint that is part of the current configuration, or the ACK TP does not have an expected sequence number.
- f. *TP Error* may be due to one or more of the following conditions: Reserved Type or SubType, an incorrect Device Address, or the Endpoint Number and Direction does not refer to an endpoint that is part of the current configuration.

Note: When retiring a TD, if its Transfer Ring is empty, pull the endpoint from the Pipe Schedule.

The xHC shall concatenate buffers referenced by TRBs in a TD, moving *Max Packet Size* transfers for all but possibly the last packet of a TD. The size of the last packet is determined by the TD Residue.

**TD Residue** = TD Transfer Size - (Max Packet Size \*
ROUNDDOWN(TD Transfer Size / Max Packet Size))

### 4.14.4.1 SuperSpeed Burst Transactions

The <u>USB3</u> Specification, section 8.10.2 defines *bMaxBurst* as "The number of packets an endpoint on a device can send or receive at a time without an intermediate acknowledgement packet".

For a SuperSpeed bulk endpoint, the xHC shall use *Max Burst Size* (which is set to *bMaxBurst*, refer to section 6.2.3.4) to determine the maximum number of outstanding acknowledgement packets that are allowed for an endpoint. It may also use *Max Burst Size* to identify the number of packets the endpoint should send or receive in a Service Opportunity. If more than one async endpoint has data to move, the xHC should advance to the next endpoint when *Max Burst Size* packets have been moved for an endpoint. However if there is only one endpoint with data to move in the async Pipe Schedule, then the xHC may exceed *Max Burst Size* packets to an endpoint and stream packets to/from the endpoint until either the Transfer Ring is exhausted or the device terminates the burst by asserting NumP = 0 (OUT pipe ACK TP) or EOB = '1' (IN pipe DP), or flow controls the pipe by returning an NRDY TP.

Note: Section 8.13 in the <u>USB3</u> Spec states, "If the host does not see a response to a Data Transaction (either IN or OUT) within 10 µs, it shall assume that the transaction has failed and halt the endpoint. No retries shall be performed." The xHC shall timeout a Burst Transaction if acknowledgements for all packets of the burst are not received by 10 µs. after the last packet of the Burst Transaction is transferred. e.g. For an OUT pipe if *Max Burst Size* = 4, then the xHC shall timeout the burst if the first framing symbol of the ACK response to the last DP is not received with 10 µs. after the last framing symbol of the last DPP (4<sup>th</sup>) of the burst is transmitted.

Note: Section 8.13 in the <u>USB3</u> Spec defines *tHostACKResponse* as the "Time between host reception of the last framing symbol for a DPP and the first framing symbol of an ACK response". For a Burst Transaction, the xHC shall not delay the first framing symbol of an ACK response for the first DPP of a burst more than *tHostACKResponse* (3 μs.) after the last framing symbol of the last DPP of the burst is received.

Note: When a packet retry occurs, an xHC implementation may choose to limit a Burst Transaction to *Max Burst Size* packets, which may cause a retried packet to be transferred in the next Burst Transaction, or it may choose to allow packet retries to complete in the Burst Transaction that the error occurred in, possibly extending Burst Transaction to more than *Max Burst Size* packets.

Note: If a Deferred TP or DP is received during a burst, the xHC should advance to the next endpoint in its Pipe Schedule.

## 4.15 Suspend-Resume

The xHC provides an equivalent suspend and resume model as that defined for individual ports in a USB Hub. Control mechanisms are provided to allow system software to suspend and resume individual ports. The mechanisms allow the individual ports to be resumed completely via software initiation. Other control mechanisms are provided to parameterize the host controller's response (or sensitivity) to external resume events. In this discussion, host-initiated, or software initiated resumes are called *Resume Events/Actions*. Bus-initiated resume events are called *Wake-up Events*. The classes of wakeup events are:

- Remote-wakeup enabled device asserts resume signaling, similar to USB Hubs, The xHC shall always respond to explicit device resume signaling and wake up the system (if necessary).
- Port connect and disconnect and over-current events. Sensitivity to these events can be turned on or off by using the per-port control bits in the PORTSC registers.

Selective suspend is a feature supported by every PORTSC register. It is used to place specific ports into a suspend mode. This feature is used as a functional component for implementing the appropriate power management policy implemented in a particular operating system.

When system software intends to suspend the entire bus, it should selectively suspend all enabled ports, then shut off the host controller by setting the *Run/Stop* (R/S) bit in the USBCMD register to a '0'. The xHC can then be placed into a lower device state via the PCI power management interface (refer to Appendix A and PCI PM).

When a wake event occurs system software will eventually set the *Run/Stop* (R/S) bit to a '1' and resume the suspended ports by writing a '0' to their *PLS* field. Software shall not set the *Run/Stop* (R/S) bit to a '1' until it is confirmed that the clock to the host controller is stable. This is usually confirmed in a system implementation in that all of the clocks in the system are stable before the CPU is restarted. So, by definition, if software is running, clocks in the system are stable and the *Run/Stop* (R/S) bit in the USBCMD register can be set to '1'. There are also minimum system software delays defined in the PCI PM Specification. Refer to this specification for more information.

Note: If software does not place a connected root hub port in the *U3* or *Disabled* state before placing the xHC into the D3 state undefined behavior may occur.

Note: Any Root Hub port that is in the *Resume* or *U3* state when the xHC is transitioned to the D0 power state shall require software to drive the port to the *U0* state. The xHC shall not automatically transition a root hub port from the *Resume* or *U3* state to the *U0* state.

## 4.15.1 Port Suspend

System software places individual ports into suspend mode by writing a '3' into the appropriate PORTSC register *Port Link State* (PLS) field (refer to section 5.4.8). Software should only set the *PLS* field to '3' when the port is in the **Enabled** state.

The xHC may evaluate a *PLS* field write immediately or wait until a microframe or frame boundary occurs. If evaluated immediately, the port is not suspended until the current transaction (if one is executing) completes. Therefore, there may be several microframes of activity on the port until the xHC evaluates the *PLS* field. The xHC shall evaluate the *PLS* field at least every frame boundary. Refer to the description of *PLS* in Table 35 for more information.

When the PLS field is written with U3 ('3'), the status of the PLS bit will not change to the target U state U3 until the suspend signaling has completed to the attached device (which may be as long as 10 ms.). Software should not attempt to suspend a port unless the port reports that it is in the enabled (PED = '1', PLS < '3') state (refer to Section 5.4.8 for more information in PED and PLS). Note, the  $Port\ Link\ State\ Write\ Strobe\ (LWS)$  bit shall be set to '1' to write the PLS field.

### 4.15.1.1 Selective Suspend

Software shall stop all endpoints of a device using the *Stop Endpoint Command* and setting the *Suspend* (SP) flag to '1' prior to selectively suspending a device. After the device is resumed software shall ring an endpoint's doorbell to restart it. Refer to section 4.6.9 for more information on the use of the *Stop Endpoint Command*.

### 4.15.1.2 Function Suspend

Software shall stop the endpoints of a device associated with the function by using the *Stop Endpoint Command* and setting the *Suspend* (SP) flag to '1' prior to issuing a SetFeature(FUNCTION\_SUSPEND) request to a device. After the function is resumed software shall ring an endpoints' doorbell to restart it. Refer to section 4.6.9 for more information on the use of the *Stop Endpoint Command*.

### 4.15.2 Port Resume

The following subsections describe typical device initiated and host initiated resume process

#### 4.15.2.1 Device Initiated

The following steps describe a typical <u>device initiated</u> port resume process:

- 1) When a port is in the **U3** state and resume signaling is detected from a device, the port transitions to the **Resume** state (*PLS* = '15') and the *Port Link State Change* (PLC) flag is set to '1'. If the assertion of *PLC* results in a '0' to '1' transition of PSCEG (4.19.2), the xHC shall generate a *Port Status Change Event*.
  - Note that an LFPS Handshake<sup>26</sup> is required for a USB3 U3 wakeup. A device generates LFPS to initiate the resume process. The detection of LFPS while in the U3 state shall transition a USB3 port to the **Resume** state<sup>27</sup>. The xHC shall not respond with LFPS to the device, which would allow the LFPS Handshake to complete, until directed by software.
- 2) Upon receipt of a *Port Status Change Event* system software evaluates the *Port ID* field to determine the port that generated the event.
- 3) System software then reads the PORTSC register of the port that generated the event. *PLC* = '1' and *PLS* = Resume if the event was due to a device initiated resume:
  - a. For a USB3 protocol port, software shall write a '0' to the *PLS* field to direct the xHC to initiate LFPS to the device and initiate the LFPS Handshake.
  - b. For a USB2 protocol port, when a resume signaling is detected from a device the xHC shall transmit the resume signaling within 1 ms (TURSM). Software shall ensure that resume is signaled for at least 20 ms (TDRSMDN). Refer to section 7.1.7.7 of the <u>USB2</u> spec. Software shall start timing TDRSMDN from the notification of the transition to the *Resume* state. After TDRSMDN is complete, software shall write a '0' to the *PLS* field.
- 4) The completion of the resume signaling shall cause the port to transition to the **U0** state, i.e. the PORTSC register *PLS* field shall to be set to U0 ('0') and *PLC* flag to '1'. If the assertion of *PLC* results in a '0' to '1' transition of PSCEG (4.19.2), the xHC shall generate a *Port Status Change Event*.

Note: Software shall ensure that the xHC is in Run (R/S = '1')mode prior to transitioning a root hub port from the **Resume** to the **U0** state. This action ensures that the xHC is capable of transmitting ITPs and immediately receiving packets when the device enters the **U0** state.

<sup>26.</sup> Refer to section 6.9.2 in the <u>USB3</u> spec for more information on the LFPS Handshake.

<sup>27.</sup> Refer to section 4.19.1.2.13 for more information on the **Resume** state.

#### 4.15.2.2 Host Initiated

System software can initiate a resume on a selectively suspended port by writing the *PLS* field (refer to section 4.15.2). Software shall not attempt to resume a port that it has initiated the suspend process on, unless the port reports that it is in the suspended (PED = '1', PLS = '3') state (refer to Section 5.4.8).

If system software writes the *PLS* field with a '0' when the port is not in the suspended state (U3), but in a low power link state (e.g. U2 or U1), the port shall generate the appropriate signaling and if successful, shall then transition to the U0 state (PLS = '0').

In order to assure proper USB2 device operation, software shall wait for at least 10 ms. (refer to section 7.1.7.6 in the USB2 spec) after a port indicates that it is suspended (PLS = '3') before initiating a port resume. Note that the USB3 spec is silent with respect to this delay.

A U3 to U0 transition of the PLS field shall cause the *Port Link State Change* (PLC) bit to transition from '0' to '1'. If the assertion of *PLC* results in a '0' to '1' transition of PSCEG (4.19.2), a *Port Status Change Event* shall be generated to reflect the change in link state. If *Interrupter 0* is not masked the generation of the event will also result in an interrupt to the host.

The following steps describe a typical <u>host initiated</u> port resume process:

- 1) When a port is in the **U3** state:
  - a. For a USB3 protocol port, software shall write a '0' (U0) to the PLS field to initiate resume signaling. The port shall transition to the U3Exit substate and the xHC shall immediately initiate LFPS generation to the device.
  - b. For a USB2 protocol port, software shall write a '15' (Resume) to the *PLS* field to initiate resume signaling. The port shall transition to the **U3Exit** substate and the xHC shall transmit the resume signaling within 1 ms (TURSM). Software shall ensure that resume is signaled for at least 20 ms (TDRSMDN). Software shall start timing TDRSMDN from the write of '15' (Resume) to *PLS*. After TDRSMDN is complete, software shall write a '0' (U0) to the *PLS* field.

Note that the PLS field continues to indicate U3 while in the U3Exit substate.

2) The completion of the resume signaling shall cause the port to transition from the U3 to the U0 state, i.e. the PORTSC register PLS field shall to be set to U0 ('0') and PLC flag to '1'. If the assertion of PLC results in a '0' to '1' transition of PSCEG (4.19.2), the xHC shall generate a Port Status Change Event.

### 4.15.2.3 Wakeup Events

An external USB event may also initiate a system level resume. The system wake-up events are defined below. When resume signaling is detected by a suspended port, a system wake-up event occurs and the port transitions to the **Resume** state.

For a USB2 protocol port:

If the resume signaling is detected it is reflected downstream by the xHC to all enabled ports within 1 ms. (TURSM), and maintained until software transitions the port from the Resume state to the U0 state.

For a USB3 protocol port:

If the resume signaling (reception of a LFPS that meets the valid t12-t10 specification in Table 6-22 of the USB3 spec) is detected, the port shall transition to the **Resume** state immediately, and the *Port Link State Change* (PLC) bit is set to a '1'.

Software may determine that the port is enabled (not suspended) by sampling the PORTSC register and observing that the *Port Enabled/Disabled* (PED) flag is '1' and the *Port Link State* (PLS) field is < '3'.

Table 10 summarizes the system wake-up events, defining the state of the *Port Link State* (PLS), *Current Connect Status* (CCS), *Port Enabled/*Disabled (PED), *Over-Current Active* (OCA) fields in the PORTSC register and the *Port Change Detect* (PCD) bit in the USBSTS register as function of the respective Wake Enable flag (WDE, WCE, WOE). The table values indicate the state of the fields after the respective event.

The *xHC* State column indicates the response of the xHC to the system as function of its (PCIe) power state when the event occurs.

Note: A port resume is not gated by a Wake Enable flag.

**Table 10: Behavior During System Wake-up Events** 

| Port Status and                                                                                                                                       | Port State After Event          |     |                          |     |     | xHC State<br>Note |           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|--------------------------|-----|-----|-------------------|-----------|
| Signaling Device State Type                                                                                                                           | PLS                             | ccs | PED                      | OCA | PCD | D0                | not<br>D0 |
| Port is in the <b>Disabled</b> state. Resume signaling received.                                                                                      |                                 | No  | Effect                   |     |     | N/A               | N/A       |
| Port is in the <b>U3</b> substate. Resume signaling is received.                                                                                      | Resume                          | 1   | 1                        | 0   | 1   | [10-1],<br>[10-2] | [10-2]    |
| A port is in a state that may detect a disconnect <sup>a</sup> , and the port's WDE bit is '1'. A disconnect is detected.                             | RxDetect                        | 0   | 0                        | 0   | 1   | [10-1],<br>[10-2] | [10-2]    |
| A port is in a state that may detect a disconnect <sup>a</sup> , and the port's WDE bit is '0'. A disconnect is detected.                             | RxDetect                        | 0   | 0                        | 0   | 1   | [10-1],<br>[10-3] | [10-3]    |
| Port is in the <b>Disconnected</b> state and the port's WCE bit is '1'. A connect is detected.                                                        | U0<br>(SS)<br>Polling<br>(USB2) | 1   | 1<br>(SS)<br>0<br>(USB2) | 0   | 1   | [10-1],<br>[10-2] | [10-2]    |
| Port is in the <b>Disconnected</b> state and the port's WCE bit is '0'. A connect is detected.                                                        | U0<br>(SS)<br>Polling<br>(USB2) | 1   | 1<br>(SS)<br>0<br>(USB2) | 0   | 1   | [10-1],<br>[10-3] | [10-3]    |
| If a port is in a state that may detect an over-current condition <sup>b</sup> and the port's WOE bit is '1'.An over-current condition occurs.        | Disabled                        | 0   | 0                        | 1   | 1   | [10-1],<br>[10-2] | [10-2]    |
| If a port is a state that may detect an over-<br>current condition <sup>b</sup> and the port's WOE bit<br>is a '0'. An over-current condition occurs. | Disabled                        | 0   | 0                        | 1   | 1   | [10-1],<br>[10-3] | [10-3]    |

a. A USB2 port may detect a disconnect when the port is in the **Disabled**, **Enabled**, or **Reset** states. A USB3 port may detect a disconnect when the port is in the **Loopback**, **Compliance**, **Error**, **Polling**, **Enabled**, or **Reset** states.

#### Note 10-1:

If the assertion of change bit results in a '0' to '1' transition of PSCEG (4.19.2), a Port Status Change Event is generated.

#### Note 10-2:

PME# asserted if enabled (i.e. the PCI PM PMCSR PME\_En bit = '1').

Note: The PCI PM PMCSR PME Status bit shall be written with a '1' to stop asserting PME#.

#### Note 10-3:

PME# not asserted.

b. A port may detect an over-current condition in any state except **Powered-off**.

## 4.16 Bandwidth Management

In past generations of USB host controller implementations, there was a 1:1 correspondence between a host controller interface and USB bandwidth. The xHCl diverges from this model in that it enables vendors to tailor the bandwidth available through its root hub ports to the needs of the vendor's target application space. The xHCl can support the legacy model where the bandwidth of a single USB is shared across all its root hub ports, a "bus per port" model where the full bandwidth of a USB is available on every root hub port, or any combination in between.

The determination of the bandwidth available through an xHCI is further complicated because the interface is capable of supporting multiple USB speeds, each with their own bandwidth constraints. Computation of the bandwidth available when enumerating a USB device depends on which internal USB instance of the xHCI that a root hub port is allocated to, and the bandwidth requirements of the other devices already connected to that USB instance.

An example xHC implementation may define an 8 port implementation with 1 SS, 4 HS, and 8 LS/FS USB instances, for a total of 13 independent USB instances. Or if an implementation chose to focus on performance, it may define a "bus per port", i.e. 8 SS, 8 HS and 8 LS/FS USB instances, i.e. 24 independent USB instances.

The xHCl architecture hides the internal complexities of a host controller implementation from system software. Given the set of USB instances supported by an xHC, it is responsible for managing and allocating the available USB bandwidth. Software uses the *Configure Endpoint Command* to ask the xHC if the bandwidth required for a specific device configuration is available. The xHC is responsible for evaluating the request as a function of its internal organization and the bandwidth available on the particular USB instance that the device is attached to.

If a Configure Endpoint Command fails due to a Bandwidth Error, system software may retry the command with other endpoint settings, or issue a Negotiate Bandwidth Command. The Negotiate Bandwidth Command allows software to identify the devices with periodic endpoints attached to the same USB instance in the xHC. The Negotiate Bandwidth Command generates a Bandwidth Request Event for each device attached to the same USB instance which is currently consuming periodic bandwidth, i.e. declared Isoch or Interrupt endpoints. Using this information, software may target the reassignment of bandwidth to allow the initial device to be configured.

Refer to section 4.6.13 for more information on the *Negotiate Bandwidth Command* and section 6.4.2.4 for more information on the *Bandwidth Request Event TRB*.

A *Disable Slot Command* will cause any bandwidth allocated to the periodic endpoints of a device slot to be freed.

# 4.16.1 Bandwidth Negotiation

Many USB devices offer multiple configurations and/or alternate interface settings to meet a variety of bandwidth demands. For instance, a USB camera may present a dozen Alternate Interface settings that match the various resolutions and frame rates that it supports. Typically the Video Class Driver will select an interface setting that will provide the highest quality image for the user, however if this setting is rejected, because there is not enough bandwidth available, the Class Driver will attempt to set a lower quality setting that requires less bandwidth. If all alternate settings are tried and the Class Driver is still unable to enumerate the camera, it may decide to issue a *Negotiate Bandwidth Command*.

The Negotiate Bandwidth Command generates a Bandwidth Request Event for each device slot with periodic endpoints on the same USB instance.

When a Bandwidth Request Event is received for a device slot, system software should treat it as a request to evaluate the current bandwidth requirements of device and free some of the bandwidth if the device is able to effectively perform its tasks on a reduced bandwidth budget. There is no requirement that a device give up bandwidth due to a Bandwidth Request Event, however a "good citizen" will do their best to comply. To free bandwidth, the software may select another configuration or an alternate interface

setting for the periodic endpoints of the device. As devices reconfigure themselves they will issue *Configure Endpoint Commands* which will free part or all of their currently assigned bandwidth. As the xHC processes the commands it shall recompute the available bandwidth of the USB instance. The *Negotiate Bandwidth* command may allow a device to enumerate that would not have been able to without it.

The Negotiate Bandwidth Command uses the value of the Slot ID field in the Negotiate Bandwidth Command TRB to identify the USB instance that the device requiring the bandwidth is attached to.

The Negotiate Bandwidth command does not block Command Ring execution, e.g the command should not wait for all BW Requests to be delivered before generating the associated Command Completion Event.

The Negotiate Bandwidth Command is acknowledged by the xHC with a Success Completion Code. Bandwidth Request Events shall be generated for the selected device slots. The selection of the device slots that are targeted by Bandwidth Request Events shall be determined by an xHC implementation specific algorithm.

After a system defined delay, the software that initiated the negotiation process may reissue the *Configure Endpoint Command* that failed, to test whether enough bandwidth has been freed to allow a successful completion.

Note: The initiator of the *Negotiate Bandwidth Command* should allow enough time for system software to receive the *Bandwidth Request Events* and to reconfigure or choose alternate interface settings for the target device, before attempting to issue a *Configure Endpoint Command*.

Whether an xHC implementation supports Bandwidth Negotiation, is identified by the *BW Negotiation Capability* (BNC) flag in the HCCPARAMS register.

Note: A important use of the *Negotiate Bandwidth Command* is with virtualization. It allows one VF to ask the other VFs for BW. Which means that an OS shall expect to receive a *Bandwidth Request Event* asynchronously, e.g. without having previously issued a *Negotiate Bandwidth Command*.

Refer to section 4.11.4.12 for more information on the *Negotiate Bandwidth Command TRB* and *Bandwidth Request Event TRB*.

#### 4.16.2 Bandwidth Domains

Each Bus Instance (BI) represents a "unit" bandwidth at the speed that the BI supports or a **Bandwidth Domain**. The Transaction Translator (TT) of a USB2 hub creates one or more **Secondary Bandwidth Domains** on its downstream facing ports. For a High-speed hub a Secondary Bandwidth Domain is equivalent to a Full-speed BI. The downstream facing ports of a single-TT hub creates a single Secondary Bandwidth Domain, whose bandwidth is shared across all Full- or Low-speed devices attached to the hub. A multi-TT hub creates a separate Secondary Bandwidth Domain for each downstream facing port attached to a Full- or Low-speed device.

The xHC bandwidth allocation algorithm shall comprehend Secondary Bandwidth Domains and reject a *Configure Endpoint Command* with a *Secondary Bandwidth Error* if the configuration would have exceeded the *Total Available Bandwidth* of the domain. e.g. if a Full-speed isochronous Device A that requires 60% of the FS bandwidth is attached to a HS Hub which supports a single TT and already has a FS isoch Device B attached to one of its ports that has been allocated 50% of the TT bandwidth, the configuration request for Device A will be rejected by the xHC. Note that the HS Bandwidth Domain above the hub may have plenty of bandwidth available to service the configuration.

A Configure Endpoint Command shall return an event with the Completion Code set to Secondary Bandwidth Error if there was insufficient bandwidth in the Secondary Bandwidth Domain to enable the configuration. Refer to section 4.6.6 for more information on the Configure Endpoint Command.

Software may determine the bandwidth available in a Secondary Bandwidth Domain by issuing a *Get Port Bandwidth Command* with the *Hub Slot ID* field set to the Slot ID of the target hub. Refer to section 4.6.15 for more information on the *Get Port Bandwidth Command*. Note that if the hub specified by the *Hub Slot* 

*ID* does not reside on a Secondary Bandwidth Domain boundary (e.g. the hub does not contain a TT), undefined behavior may occur, e.g. the values in the *Port Bandwidth Context* may be invalid.

Note: When evaluating a *Configure Endpoint Command*, the xHC shall check the upstream High-speed Bandwidth Domain of a hub first. If there is enough bandwidth available in the primary (HS) Bandwidth Domain then the xHC shall check the Secondary (FS) Bandwidth Domain of the hub.

## 4.17 Interrupters

An Interrupter manages events and their notification to the host. The xHCl supports up to 1024 Interrupters. The MaxIntrs field in HCSPARAMS1 determines the Number of Interrupters implemented in the xHC. Each Interrupter consists of an Interrupter Management Register, an Interrupter Moderation Register and an Event Ring. Each Interrupter shall be mapped to a single MSI or MSI-X interrupt vector. An Interrupter shall assert an interrupt if it is enabled and its associated Event Ring contains Event TRBs that require an interrupt.



### IMPLEMENTATION NOTE

### **PCI** MSI and MSI-X Interrupts

MSI-X defines a separate optional extension to basic <u>PCI</u> MSI functionality. Compared to MSI, MSI-X supports a larger maximum number of vectors per function, the ability for software to control aliasing when fewer vectors are allocated than requested, plus the ability for each vector to use an independent address and data value, specified by a table that resides in Memory Space. However, most of the other characteristics of MSI-X are identical to those of MSI. For more information on MSI-X, refer to the <u>PCI</u> Specification.

MSI-X maps each of the xHC Interrupters to an interrupt vector that is conveyed by xHC as a posted-write PCI Express (PCIe) transaction. Each MSI-X interrupt vector has some attributes assigned to it, such as the address and data for its posted-write message. These are described in section 5.2.6.2 that described the PCI aspects on MSI-X configuration.

#### **Interrupters and PCI Interrupt Mechanisms**

When the PCI Pin Interrupt is activated:

- Interrupter 0 may assert the INTx# pin.
- Interrupters 1 to MaxIntrs-1 shall be disabled.

#### When MSI is activated:

- If *MaxIntrs* > 32, then Interrupters 0 to 31 may each trigger a unique interrupt vector, and Interrupters 32 to *MaxIntrs*-1 shall be disabled.
- If MaxIntrs <= 32, then Interrupters 0 to MaxIntrs-1 may each trigger a unique interrupt vector.</li>
- The MSI Message Control register Multiple Message Capable field reported by the xHC shall be equal
  to or less than MaxIntrs.
- If the value of the MSI Message Control register Multiple Message Enable field < MaxIntrs then the Interrupters 0 through Multiple Message Enable 1 shall be enabled.
- The allocation of MSI vectors is fixed. Interrupters 0 through 31 shall assert vectors 0 through 31, respectively.

#### When MSI-X is activated:

- Interrupters 0 to MaxIntrs-1 may each trigger a unique interrupt vector.
- The allocation of MSI-X vectors is set by the enabling of the respective Interrupter using the MSI-X
  Enable field in the Vector Control Dword of the MSI-X Table Structure. (If Interrupter 0 is enabled, the
  vector defined by MSI-X Table[0] is allocated, if Interrupter 1 is enabled, the vector defined by MSI-X
  Table [1] is allocated, etc.).

The *Number of Interrupters* (MaxIntrs) is implementation dependent. An xHC implementation shall implement at least one Interrupter.

xHC generated interrupts to the system may be enabled by setting the *Interrupter Enable* (INTE) flag in the USBCMD register to '1'.

An xHC implementation that supports virtualization shall implement at least one Interrupter for the Physical Function and a minimum of one Interrupter per Virtual Function. Refer to section 8 for more information on virtualization.

Note: The xHC is not required to maintain event ordering across Event Rings. e.g. If events that are generated sequentially within the xHC target separate Event Rings, the events may not be placed on the respective Event Rings in the same temporal order.

## 4.17.1 Interrupter Mapping

An xHC implementation may support Interrupter Mapping. **Interrupter Mapping** is the ability to target an Interrupter and its Event Ring, with the Transfer Events generated by a specific Transfer Request Block.

If the Number of Interrupters (MaxIntrs) field is greater than 1, then Interrupter Mapping shall be supported.

The value of the *Interrupter Target* field in the Transfer TRB determines which Interrupter shall receive the Transfer Events generated by the respective Device Slot or Transfer TRB.

If Interrupter Mapping is not supported, the *Interrupter Target* field shall be ignored by the xHC and all Events targeted at Interrupter 0.

Valid values for a Slot Context or TRB *Interrupter Target* field are between 0 and *MaxIntrs*-1. If an *Interrupter Target* field is out of range for a TRB the behavior of the xHC shall be undefined. It is recommended that the xHC does not generate any event if this condition is detected, and let software timeouts detect the error for the endpoint. If virtualization is supported, an xHC implementation shall ensure that this "undefined behavior" does not affect another function (PF0 of VFx).

The Slot Context *Interrupter Target* value shall be checked for a valid range when a command inputs the Input Slot Context.

Refer to section 6.4.1 for more information on the *Interrupter Target* field.

This mechanism may be used to facilitate distribution of interrupts across cores in a multi-core platform.

# 4.17.2 Interrupt Moderation

Interrupt Moderation allows multiple events to be processed in the context of a single *Interrupt Service Request* (ISR), rather than generating an ISR for each event.

The interrupt generation that results from the assertion of the *Interrupt Pending* (IP) flag may be throttled by the settings of the *Interrupter Moderation* (IMOD) register of the associated Interrupter. The IMOD register consists of two 16-bit fields: the *Interrupt Moderation Counter* (IMODC) and the *Interrupt Moderation Interval* (IMODI).

Software may use the *IMOD* register to limit the rate of delivery of interrupts to the host CPU. This register provides a guaranteed inter-interrupt delay between the interrupts of an Interrupter asserted by the host controller, regardless of USB traffic conditions.

The following algorithm converts the inter-interrupt interval value to the common 'interrupts/sec' performance metric:

Interrupts/sec = 
$$(250 \times 10^{-9} \text{sec} \times \text{IMODI}) - 1$$

For example, if the IMODI is programmed to 512, the host controller guarantees the host will not be interrupted by the xHC for at least 128 microseconds from the last interrupt. The maximum observable interrupt rate from the xHC should not exceed 8000 interrupts/sec.

Inversely, inter-interrupt interval value can be calculated as:

Inter-interrupt interval =  $(250 \times 10^{-9} \text{sec} \times \text{interrupts/sec}) - 1$ 

The optimal performance setting for this register is very system and configuration specific. An initial suggested range for the moderation Interval is 651-5580 (28Bh - 15CCh).

The IMODI field shall default to 4000 (1 ms.) upon initialization and reset. It may be loaded with an alternative value by software when the Interrupter is initialized.

The xHC implements interrupt moderation to reduce the number of interrupts that SW processes. The moderation scheme is based on the IMOD register and the ERDP *Event Handler Busy* (EHB) flag. When an Interrupter is enabled it begins looking for two conditions: 1) *Interrupt Pending Enable* (IPE = '1') and 2) the Event Handler not busy (EHB = '0'). If these conditions are true, the *Interrupt Pending* (IP) bit in the Interrupter Management (IMAN) register and the *Event Handler Busy* (EHB) flag in the Event Ring Dequeue Pointer (ERDP) register are set to '1', IMODC is loaded with IMODI, and moderation counter starts counting down. Another interrupt message will not be asserted to the host bus by the xHC until 1) the IMODC of the associated Interrupter has counted down to '0', 2) the *Interrupt Pending Enable* is asserted (IPE = '1'), and 3) the Event Handler is not busy (EHB = '0'). When all three conditions are met, IMODC is reloaded with the value of the IMODI and the process repeats again. Refer to section 5.5.2.2 for more information on the IMOD register and the IMODC clocking rate. The interrupt flow should follow the diagram below:



Figure 30: Interrupt Throttle Flow Diagram

If PCI Message Signaled Interrupts (MSI or MSI-X) are enabled, then the assertion of the Interrupt Pending (IP) flag in Figure 30 generates a PCI Dword write. The IP flag is automatically cleared by the completion of the PCI write.

If the PCI Interrupt Pin mechanism is enabled, then the assertion of *Interrupt Pending* (IP) asserts the appropriate PCI INTx# pin. And the *IP* flag is cleared by software writing the IMAN register.



Figure 31: Heavy load, interrupts moderated

Under heavy load conditions (Figure 31), *Interrupt Pending Enable* (IPE) is asserted almost constantly, so if IPE = '1' when the IMODC counts down to '0' and the Event Handler is not busy (EHB = '0'), an interrupt is generated immediately, i.e. *Interrupt Pending* (IP) is set to '1'. When IP is asserted, the IMODC is reloaded with the IMODI and the IMODC begins counting down again. Thus, the next interrupt event will be delayed by the IMODI delay. Also note that in this example, the assertion of *Interrupt Pending* (IP) triggers the *Interrupt Service Routine* (ISR). The ISR schedules a *Deferred Procedure Call* (DPC) that will process the events on the Event Ring at a later time. The DPC processes events until Event Ring is empty then clears the *Event Handler Busy* (EHB) flag. *Interrupt Pending Enable* is cleared when the Event Ring goes empty, i.e. the DPC writes the *Event Ring Dequeue Pointer* (ERDP) register with a value that is equal to the Event Ring Enqueue Pointer.



Figure 32: Light load, interrupts not moderated

Under light load conditions (Figure 32) it is desirable to fire off interrupts with minimum latency. In this case, when the IMODC counts down to '0' and no interrupts are pending(IPE = '0'), the IMODC is not reloaded with the IMODI but stays at '0'. Thus, the next assertion of *Interrupt Pending Enable* will trigger an interrupt immediately. Triggering the interrupt will also cause the IMODC to be reloaded with the IMODI and begin counting down again.

In the first case where the IMOD Delay Expires, *Interrupt Pending* (IP) is not set (so the ISR is not triggered) because the Event Ring is empty. Since IMODC = 0 when event 3 is posted, *Interrupt Pending* (IP) is asserted immediately.

In the second case, *Interrupt Pending* (IP) is not set because the Event Handler is busy (EHB = '1'). The DPC was not able to empty the Event Ring the first time it was scheduled (i.e. it only processed event 3), so it rescheduled itself to process the remaining events in the ring (i.e. event 4). While waiting for the DPC to be scheduled, events 5, 6, and 7 are posted. The rescheduled DPC processes events until Event Ring is empty then clears the *Event Handler Busy* (EHB) flag, re-enabling an immediate interrupt the next time an event is posted.

# 4.17.3 Interrupt Pin Support

PCI Interrupt Pins are optional. Four Interrupt Pins are supported by PCI, however PCI only allows one Interrupt Pin to be assigned to a single PCI Function. If an xHC implementation supports a PCI INTx# interrupt pin, xHC asserts its INTx# line when requesting attention from its device driver unless the xHC is enabled to use Message Signaled Interrupts (MSI, i.e. the MSI Message Control MSI-X Enable or MSI-X Message Control MSI-X Enable flags are true) (refer to Sections 5.2.6.1 and 5.2.6.2 for more information). Once the INTx# signal is asserted, it remains asserted until the device driver clears the Interrupt Pending (IP) flag. When Interrupt Pending (IP) is cleared, the device deasserts its INTx# signal.

If Interrupt Pin support is enabled, then only Interrupter 0 is enabled and any other Interrupters are disabled.

The *Interrupt Pin* register in the PCI Configuration Space Header (refer to *Interrupt Pin* description in section 6.2.4 of the <u>PCI</u> specification) identifies which interrupt pin the device (or device function) uses. A value of 1 corresponds to INTA#, 2 corresponds to INTB#, and so on. If the xHC implementation does not use an interrupt pin it shall declare a '0' in this register.

## 4.17.4 Interrupter Target Identification

The target Interrupter of an event is determined in one of three ways:

- 1) Fixed and always the *Primary Interrupter*.
- 2) Defined by the *Interrupter Target* field in the TRB data structure.
- 3) Defined by the Slot Context Interrupter Target field.

Each Event TRB described in section 6.4.2 specifies which of the three methods described above it uses. The exception is the Transfer Event. There are some conditions related endpoints or transfers which are reported using a *Transfer Event TRB*, however the condition that they are reporting cannot be associated with a specific Transfer Event TRB. In these cases the Slot Context *Interrupter Target* field shall be used to identify the Interrupter that shall receive the event.

These conditions are indicated by the following Completion Codes:

- USB Transaction Error due to detecting a Transaction Timeout (10 µs.) while in the Stream Protocol ISPSM Prime Pipe state or OSPSM Prime Pipe, Prime Pipe ACK or Start Stream End state.
- Invalid Stream ID Error.
- Invalid Stream Type Error.
- Stopped Length Invalid. Note that the Slot Context Interrupter Target field is only applied to the
  "Stopped while waiting for more TRBs to be posted for TD" Condition in Table 3, not to the conditions
  "Stopped on Link TRB within a TD" and "Stopped on No Op TRB within a TD"
- Ring Overrun.
- · Ring Underrun.

Transfer Events that use the Slot Context *Interrupter Target* field shall set the *TRB Pointer* and *TRB Transfer Length* fields to '0'.

# 4.17.5 Interrupt Blocking

Normally, placing an Event TRB on an Event Ring causes an interrupt to be asserted to the host immediately if an Event Ring is empty or at the next interrupt threshold. However there are cases where software requires the *Completion Status* and *TRB Transfer Length* of a Transfer TRB reported by a Transfer Event TRB, but it does not want the Transfer Event to generate an interrupt. To facilitate this usage, The *Normal* and *Isoch* Transfer TRBs, and *Event Data* TRBs support a **Block Event Interrupt** (BEI) flag that allows them to place an Event TRB on an Event Ring but not assert an interrupt to the host.

An example of where the *BEI* flag can eliminate unwanted system interrupts is with Isoch transfers. For a USB microphone that declares ESIT of 1 ms. and generates 16-bit samples at a 44.1 KHz rate, software may post 10 Isoch TDs at a time to the device's Isoch IN Transfer Ring. The fractional sample rate means that over a 10 ms. period, the microphone completes 9 Isoch TDs with 44 samples (88 bytes) each, and a 10th TD with 45 samples (90 bytes). Since the number of samples per Isoch TD varies software must set the *ISP or IOC* flag in each Isoch TD to generate a Transfer Event to report the number of bytes transferred. However since software is able to schedule 10 TDs at a time, it only needs an interrupt every 10th TD. By setting the *BEI* flag in 9 of every 10 TDs, the interrupt rate due to the Isoch transfers can be reduced.

Note that software could drop the interrupt rate by adjusting the *Interrupt Moderation Interval* (IMODI) of the Interrupter, however this would affect the interrupt latency for all endpoints that shared an Event Ring. The *BEI* flag allows software to selectively reduce interrupt rates of transfers, without affecting latency sensitive transfers.

- If BEI = '1' in a TRB, then the event generated by the TRB is considered to be a "Blocking Event".
- If BEI = '0', then the event generated by the TRB is considered to be a "Non-blocking Event".

- Any TRB type that does not define a BEI flag always generates Non-blocking Events.
- If an error is detected which generates an event while processing a TRB with *BEI* = '1', then *BEI* shall be ignored and the event generated by the TRB shall be a *Non-blocking Event*.
- Any Transfer Event TRB that is not associated with a Transfer or Event Data TRB shall be a Nonblocking Event.

To facilitate Interrupt Blocking an *Interrupt Pending Enable* (IPE) flag may be implemented by the xHC for each Interrupter. *IPE* is an internal Interrupter flag that is not exposed through any register. Refer to section 4.17.2 for how *IPE* affects interrupt generation and the Interrupt Moderation mechanism.

The IPE flag of an Interrupter is managed as follows:

- IPE shall be cleared to '0':
  - · When the Event Ring is initialized.
  - · If the Event Ring transitions to empty.
- When an Event TRB is inserted on the Event Ring and *BEI* = '0' then:
  - IPE shall be set to '1'.

Note: Only Normal, Isoch, and Event Data TRBs support a BEI flag.

The Interrupt Pending (IP) flag of an Interrupter shall be managed as follows:

- When IPE transitions to '1':
  - If Interrupt Moderation Counter (IMODC) = '0' and Event Handler Busy (EHB) = '0', then IP shall be set to '1'.
- When IMODC transitions to '0':
  - If EHB = '0' and IPE = '1', then IP shall be set to '1'.
- If MSI or MSI-X interrupts are enabled, *IP* shall be cleared to '0' automatically when the PCI Dword write generated by the Interrupt assertion is complete.
- If PCI Pin Interrupts are enabled then, IP shall be cleared to '0' by software.

Note: The *BEI* flag is generically applied to Events generated by a *Normal, Isoch*, and *Event Data TRB*, including events that are forced because of an error for TRBs that do not have their *IOC* flag set. e.g. if an error is detected while processing a TRB where *IOC* = '0', if *BEI* = '1' then the generated Event shall be *Blocking Event*.

Note: A Transfer Event not associated with a Transfer TRB (i.e. a Transfer Event that uses the Slot Context *Interrupter Target*) is always a *Non-blocking Event*.

## 4.18 Transfer Definition and Attributes

## 4.18.1 No snoop

This feature is optional for PCIe implementations.

If the **Enable No Snoop** bit (Bit Location 11, Table 7-12) in the *PCI Express Capability Structure* (5.2.6) Device Control Register (<u>PCIe</u> spec section 7.8.4) is set, the xHC is permitted to set the No Snoop bit in the Requester Attributes of PCIe transactions it initiates that do not require hardware enforced cache coherency (refer to Section 2.2.6.5 of the <u>PCIe</u> spec). Note that setting this bit to '1' will not cause the xHC to set the No Snoop attribute on all PCIe transactions that it initiates. Even when this bit is '1', the xHC is only permitted to set the No Snoop attribute on a PCIe transaction when it can guarantee that the address of the transaction is not stored in any cache in the system.

If Enabled in the *PCI Express Capability Structure* and directed by software in (e.g. TRB *No Snoop* (NS) flag is set to '1'), then the xHC may set the **No Snoop** bit in the Requester Attributes of PCIe transactions it initiates that do not require hardware enforced cache coherency. Refer to Table 11 for recommended No Snoop behavior.

The xHC shall not assert the No Snoop attribute on PCIe transactions for memory requests that are Message Signaled Interrupts, and Message Requests (except where specifically permitted).

## 4.18.2 No Snoop and Relaxed Ordering for USB Traffic

SW may configure the No Snoop/Relaxed Ordering PCIe attributes for each TRB by setting the respective *No Snoop* (NS) flag in the TRB.

Table 11 defines the recommended behavior of the No Snoop and Relaxed Ordering PCIe Requester Attributes for PCIe transactions generated by the xHC. xHC implementations may choose other settings for these PCIe Requester Attributes. The PCIe Transaction No Snoop attribute is also conditioned for **IN Data Writes** by the TRB *No Snoop* (NS) bit.

| Transfer Type         | No Snoop | Relaxed<br>Ordering | Comments                                  |
|-----------------------|----------|---------------------|-------------------------------------------|
| TRB Read              | N        | Y                   | Command, Transfer IN or OUT               |
| IN Data Write,        |          |                     | Refer to section 4.18.2.1.                |
| TRB No Snoop flag = 1 | Υ        | N                   | Snooping is dynamically controlled by the |
| TRB No Snoop flag = 0 | Ν        | N                   | Transfer TRB No Snoop flag.               |
| OUT Data Read,        |          |                     | Snooping is dynamically controlled by the |
| TRB No Snoop flag = 1 | Υ        | Y                   | Transfer TRB No Snoop flag.               |
| TRB No Snoop flag = 0 | N        | Y                   |                                           |
| Command Data Write    | N        | N                   | e.g. Port Bandwidth Context               |
| TRB Write             | N        | N                   | Events                                    |
| Context Read          | N        | Y                   | Any Context read, including Opaque area   |
| Context Write         | N        | N                   | Any Context write, including Opaque area  |
| Opaque Read           | Y        | Υ                   | Scratchpad Opaque area read               |
| Opaque Write          | Y        | N                   | Scratchpad Opaque area write              |

**Table 11: xHC Traffic Attributes** 

Note: "N" means that the respective Requester Attribute is not set in the PCIe Transaction. "Y" means that the respective Requester Attribute is set in the PCIe Transaction.

Section 2.2.6.4 of the <u>PCle</u> spec describes the Relaxed Ordering Attribute field. And this attribute is discussed further in section 2.4 of the <u>PCle</u> spec.

### 4.18.2.1 No Snoop option for payload

Under certain conditions, system software knows that it is safe to DMA a new data into a certain buffer without snooping. This scenario would occur when software is posting an IN buffer to the xHC that the CPU has not accessed since the last time it was owned by the xHC. This might happen if the data was transferred to an application buffer by the xHC DMA engine. In this case, software should be able to set a bit in the IN TRB indicating that the xHC should perform a "no-snoop" DMA when it eventually writes a packet to this buffer. When a non-snoop transfer is activated, the TRB will have a non-snoop flag in the TRB Control field. This is triggered by the *No Snoop* (NS) bit in the IN TRB.

## 4.18.2.2 No Snoop option for Scratchpad references

The Scratchpad Buffer Array and the Scratchpad Buffers that it references are exclusively owned by the xHC. To eliminate unnecessary system bus operations, the xHC should perform a "no-snoop" DMA when accessing the Scratchpad Buffer Array or Scratchpad Buffers.

## 4.19 Root Hub

This section describes the Root Hub and Root Hub Port operational models.

The protocols supported by a xHC implementation are identified by the declared *xHCl Supported Protocol Capability* structures, Refer to section 7.2. The *xHCl Supported Protocol Capability* structures identify the number of *Port Status and Control* (PORTSC) registers supported by an xHC implementation. Refer to section 4.19.7 for more information on xHCl protocol to PORTSC register mapping.

Note: If a USB2 or USB3 port is *not* in the **U3** substate of the **Enabled** state or the **Disabled**, **Disconnected**, or **Powered-off** state when Main Power is removed (i.e. only Aux Power remains), then the port state machine behavior shall be undefined. Software shall reset the port to recover when Main Power is restored.

## 4.19.1 Root Hub Port State Machines

The following state machines utilize the following notation:



Where the **State Name** is an informative name defined by the xHCl spec.,the *Port Link State* identifies the possible values for the PORTSC *PLS* field, and *Signal State* values are:

Port Power (PP), Current Connect Status (CCS), Port Enabled/Disabled (PED), and Port Reset (PR), respectively, e.g. 0,0,0,0 all signals are '0'.

Note: Transitions associated with the large bubble may occur from any state defined within the bubble as long as the Conditions match.

Refer to Appendix E for state machine notation.

Note: In each state, the *Signal State* values defined by the state are forced when entering the state, so actions are not declared for changing the respective bits when transitioning from another state. e.g. If the **Disconnected** State is entered from the **Enabled** state, the CCS and PED flags are cleared. If the **Disconnected** State is entered from the **Reset** state, the CCS and PR flags are cleared. Notice that the big bubble to Disconnected state transition does define any actions related to these flags.

Note: For transition Actions: The notation **Wr(**Field Name=value) indicates a software write to the PORTSC register of "value" to the respective field, and Field Name=value without the "Wr()" wrapper indicates a transition of the respective field to the "value".

Note: The figures in this section are provided to illustrate state transition conditions and actions, however refer to the textual descriptions of the respective states for their explicit definition.

Note: The Root Hub Port state machines in the following subsections only references the *Port Link State Change* (PLC) flag, refer to section 4.19.2 for information on how the remaining change flags are affected by the Root Hub Port state machines.

Refer to section 5.4.8 for the details of change bit operation

### 4.19.1.1 USB2 Root Hub Port

Wr(PP=0) | OCA=1, Powered-off Disabled 0,0,0,0 CCS=0 Reset Undefined 1.1.0.1 Wr(PR=1) Wr(PR=1) Wr(Test Mode>0) Wr(PP=1) Disconnected PR=0 **RxDetect** 1,0,0,0 Disabled Enabled Polling U0, U2, U3, 1,1,0,0 or Resume 1,1,1,0 **Test Mode** Wr(PED=1) CCS=1 Test Mode Port Error 1,x,x,0

Figure 33: USB2 Root Hub Port State Machine

Figure 33 illustrates the top level transitions in a USB2 Protocol Root Hub state machine.

Note: The "Change" flags (CSC, PEC, POCC, PRC, PLC, and CEC) are set to '1' upon the detection of the respective condition. Refer to Table 35 for the definition of the change flags.

The initial state is **Disconnected**.

#### 4.19.1.1.1 Powered-off

A write to the PORTSC register with *PP* set to '0' or an Over-current condition shall transition from the any state to the **Powered-off** state.

A write to the PORTSC register with *PP* set to '1' shall transition from the **Powered-off** state to the **Disconnected** state.

A write to the USB2 PORTPMSC register with *Test Mode* greater than '0' shall transition from the **Powered-off** state to the **Test Mode** state.

A write to the PORTSC register with *PP* cleared to '0', or an over-current condition (OCA => '1') shall transition from the port from any state to the **Powered-off** state.

## 4.19.1.1.2 Disconnected

This is the initial state after initial xHC Aux power-up or HCRST.

A device connect detect (CCS = '1') shall transition the port from the **Disconnected** state to the **Disabled** state and set the *CSC* flag to '1'.

A disconnect detect (*CCS* = '0') in the **Disabled**, **Enabled**, or **Reset** state shall transition the port to the **Disconnected** state, set the *CSC* flag to '1', and if *PR* or *PED* flags are set to '1', they shall be cleared to '0'.

#### 4.19.1.1.3 Disabled

A write to the PORTSC register with *PR* set to '1' shall transition the port from the **Disabled** state to the **Reset** state.

#### 4.19.1.1.4 Reset

When the Reset operation completes (PR = '0'), the port shall automatically advance to the **Enabled** state, setting PED and PRC to '1'.

Software shall ignore the value of the Port Link State (PLS) field while in the Reset state.

#### 4.19.1.1.5 Test Mode

Refer to section 4.19.6 for operation of Port Test Modes.

Note: The Current Connect Status (CCS) and Port Enabled/Disabled (PED) Signal States vary as function of the selected Test Mode.

#### 4.19.1.1.6 Enabled

While in the **Enabled** state a write to the PORTSC register with *PED* set to '1', or a *Port\_Error* (refer to section 11.8.1 of the <u>USB2</u> spec for conditions that may cause a Port\_Error) shall transition the port from any **Enabled** substate to the **Disabled** state. If the transition was due to a Port\_Error the *PEC* flag shall be set to '1'.



Figure 34: USB2 Root Hub Port Enabled Substate Diagram

Figure 34 illustrates the **Enabled** substate transitions in a USB2 Protocol Root Hub state machine.

While in any of the **Enabled** substates:

• If the PORTSC register is written with *PP* = '0' or and over-current condition is detected (OCA = '1') then the respective substate shall exit to the **Powered-off** state.

- If a Disconnect condition is detected (CCS = '0') then the respective substate shall exit to the **Disconnected** state.
- If the PORTSC register is written with *PR* = '1' then the respective substate shall exit to the **Reset** state.

#### 4.19.1.1.7 U0

Entry to the **Enabled** state always transitions to the **U0** substate.

A write to the PORTSC register with the *PLS* field set to *U2* and *LWS* set to '1' shall cause the xHC to issue an LPM transaction to the device and transition the port to the **U2Entry** substate.

A write to the PORTSC register with the *PLS* field set to *U3* and *LWS* set to '1' shall cause the xHC to suspend the device, and transition the port to the **U3Entry** substate.

## 4.19.1.1.8 **U2Entry**

In this state the xHC shall attempt to transition the device to the L1 suspend state by issuing an LPM transaction to the device:

- If the device responds with an ACK handshake (the L1 suspend attempt was successful), the port shall set the *L1S* field to *Success* ('1') and transition to the **U2** substate, and the device shall enter the L1 standby state.
- If the device responds with a NYET handshake (the L1 suspend attempt was rejected by the device), the port shall set the *L1S* field to *Not Yet* ('2') and transition to the **U0** substate and set the *PLC* flag to '1' (PLC Condition: L1 Entry Reject), and the device shall remain in the L0 state. Note that in this case there is no PLS transition, it shall remain in the U0 state.
- If the device responds with a STALL handshake (the L1 suspend attempt was not recognized by the device), the port shall set the *L1S* field to *Not Supported* ('3'), transition to the **U0** substate, and set the *PLC* flag to '1' (PLC Condition: L1 Entry Reject).
- If a Timeout occurs or a Transaction Error is detected (the L1 suspend attempt was unsuccessful), the port shall set the *L1S* field to *Timeout/Error* ('4'), transition to the **U0** substate, and set the *PLC* flag to '1' (PLC Condition: L1 Entry Reject).

Note that when the STALL, Timeout, or transaction Error cases above occur software may inspect the USB2 PORTPMSC register *L1S* field to determine the specific cause of the transition. Refer to section 4.23.5.1.1 for more information on the *L1S* result values.

Refer to sections 4.15.2 and 4.23.5 for more information on USB2 LPM operation.

#### 4.19.1.1.9 U2

The port is in the L1Suspended state and shall remain in the **U2** substate until a Host or Device Initiated Resume occurs.

**Host Initiated L1 Resume** - A write to the PORTSC register with the *PLS* field set to *U0* and *LWS* set to '1' shall cause the port to initiate resume signaling to the device and transition to the **U2Exit** substate.

**Device Initiated L1 Resume** - If Resume Signaling is generated by the device, then the port shall transition to the **U2Exit** substate.

## 4.19.1.1.10 U2Exit

When the resume signaling is complete and the device has entered the L0 state, the port shall transition to the **U0** substate and set the *PLC* flag to '1' (PLC Condition: USB2 L1 Resume complete).

#### 4.19.1.1.11 U3Entry

In this state the xHC shall suspend the device. When the device has been suspended, the port shall transition to the **U3** substate.

#### 4.19.1.1.12 U3

The port is suspended and shall remain in the U3 state until a Host or Device Initiated Resume occurs.

**Host Initiated Resume** - A write to the PORTSC register with the *PLS* field set to *Resume* and *LWS* set to '1' shall cause the xHC to initiate resume signaling to the device and transition to the **Resume** substate. To meet the requirements of the USB2 spec (Tratricy) software shall wait at least 10 ms. before attempting a *Host Initiated Resume* after entering the **U3** state.

**Device Initiated Resume** - If Resume Signaling is generated by the device, the port shall transition to the **Resume** substate, initiate resume signaling to the device, and set the *PLC* flag to '1' (PLC Condition: Wakeup signaling from a device).

#### 4.19.1.1.13 Resume

A write to the PORTSC register with the *PLS* field set to *U0* and *LWS* set to '1' shall cause the port to transition to the **RExit** substate and complete the resume signaling.

Note: Software shall time the duration of the **Resume** state. Software shall remain in the **Resume** state long enough to ensure the reset sequence, as specified in the <u>USB2</u> spec, completes successfully.

#### 4.19.1.1.14 RExit

When the resume signaling is complete and the device has entered the L0 state, the port shall transition to the **U0** substate and set the *PLC* flag to '1' (PLC Condition: USB2 Device Resume complete).

#### 4.19.1.2 USB3 Root Hub Port

Figure 35 illustrates the top level transitions in a USB3 Protocol Root Hub state machine.

Refer to Table 35 for the conditions that affect the change flags.



Figure 35: USB3 Root Hub Port State Machine

The initial state is **Disconnected**.

Note: The dashed arrows represent optional state transitions that may occur if the Debug Capability is supported. Refer to section 4.19.1.2.4.3 for more information.

Note: Figure 35 does not illustrate a transition from the **Enabled** state to the **Loopback** state, however it may occur. Refer to note in section 4.19.1.2.14 for additional information on transitions to the **Loopback** state.

#### 4.19.1.2.1 Disabled

A write to the PORTSC register with the *PED* field set to '1' shall transition the port, from any state except **Powered-off**, to the **Disabled** state.

A write to the PORTSC register with the *PLS* field set to *RxDetect* and *LWS* set to '1' shall transition the port to the **Disconnected** state.

A write to the USBCMD register with the *HCRST* flag set to '1' shall transition the port to the **Disconnected** state.

A write to the PORTSC register with *PP* cleared to '0' or an over-current condition (OCA = '1') shall transition the port to the **Powered-off** state.

#### 4.19.1.2.2 Powered-off

A write to the PORTSC register with *PP* cleared to '0' shall transition from the port from any state to the **Powered-off** state.

An over-current condition (OCA = '1') shall transition from the port from any state to the **Powered-off** state, and if the *CCS*, *PR* or *PED* flags are set to '1', they shall be cleared to '0'.

A write to the PORTSC register with PP set to '1' shall transition the port to the **Disconnected** state.

A write to the USBCMD register with the *HCRST* flag set to '1' shall transition the port to the **Disconnected** state.

#### 4.19.1.2.3 Disconnected

This is the initial state after initial xHC Aux power-up.

Note: If a port has transitioned to this state due to the assertion of *HCRST* by software, then a Hot or Warm Reset shall be issued by the port when its LTSSM enters to the Rx.Detect state or after a receiver detection in the Rx.Detect state.

Note: The completion of *Host Controller Reset* (i.e. the HCRST '1' to '0' transition) does not depend on the completion of any port activity other than entering the *Disconnected* state. Software shall check the *Port Reset* (PR) flag to ensure that the Warm Reset is complete before issuing any commands to a port.

A device Connect Detect<sup>28</sup> shall transition the port to the **Polling** state.

A Disconnect Detect<sup>29</sup> in the any state, except **Powered-off** or **Disabled** shall transition the port to the **Disconnected** state.

#### 4.19.1.2.4 Polling

While in the **Polling** state the port may transition between the **Training**, **CfgExcg**, and **DbC** substates.



Figure 36: USB3 Root Hub Port Polling Substate Diagram

Figure 36 illustrates the **Polling** substate transitions in a USB3 Protocol Root Hub state machine.

Note: The dashed arrows represent optional state transitions that may occur if the Debug Capability is supported. Refer to section 4.19.1.2.4.3 for more information.

<sup>28.</sup> SuperSpeed far-end receiver terminations are detected.

<sup>29.</sup> A LTSSM transition from the any state to the Rx.Detect state due to Removal(DS Port Only). Refer to section 7.5 in the <u>USB3</u> spec.

#### 4.19.1.2.4.1 Training

Entry to the **Polling** state always transitions to the **Training** substate.

A Connect Detect shall cause the port to transition to the **Training** substate.

If Training completes successfully, the substate shall transition to the CfgExcg substate.

If Training fails due to a Link Timeout<sup>30</sup> or a *Disconnect Detect*<sup>29</sup>, the substate shall exit to the **Disconnected** state.

The detection of the first *LFPS Timeout* shall transition the substate to the **Compliance** state.

The reception of a TS2 Ordered Set with the Loopback bit set shall transition the substate to the **Loopback** state.

#### 4.19.1.2.4.2 CfgExcg

In this state, the Port Capabilities and Port Configuration LMPs are exchanged as described in sections 8.4.5 and 8.4.6 of the <u>USB3</u> spec.

If the port is successfully configured as a downstream facing port (Downstream Config Successful), the substate shall exit to the **Enabled** state.

If the port is successfully configured as an upstream facing port (Upstream Config Successful), the substate shall transition to the **DbC** substate. Note that this transition shall never occur if the xHC does not support the xHCl Debug Capability.

Note: If the xHCl Debug Capability is enabled and a Debug Host has not been detected yet, the *Direction* field of the *Port Capabilities LMP* shall be set to '3' for all ports, indicating that the Root Hub port is both upstream and downstream capable. Detection of a downstream facing port attached to a Root Hub port implies that a Debug Host is attached. Once a port is mapped to the Debug Capability, all remaining ports shall assert '1' (i.e. the port shall only be configured as downstream) in the *Direction* field of subsequent *Port Capabilities LMP*s. Refer to section 7.6 for more information on the operation of the xHCl Debug Capability.

If the port fails to successfully configure (Config Error), the substate shall set the *CEC* flag to '1' and exit to the **Error** state.

#### 4.19.1.2.4.3 DbC

In this substate, the port is mapped to the Debug Capability and the DbgCap substates shall emulate a port that never detects an attach

Note: This substate is optional, and shall only exist for xHC implementations that support the xHCl Debug Capability.

While in the **DbC** (Debug Capability) substate the port may transition between the **DbC Disconnected**, **DbC Disabled**, and the **DbC Powered-off** substates.

Note: Section 7.5 of the <u>USB3</u> spec describes the behavior of the LTSSM for upstream and downstream facing ports. The default behavior of an xHC Root Hub is that of a downstream facing port. However, while in the **DbC** state the LTSSM of a Root Hub port is mapped to the Debug Capability and shall behave as an upstream facing port.

<sup>30.</sup> Refer to section 7.5.4 in the <u>USB3</u> spec for the LTSSM conditions that shall transition a downstream port from the Polling to the Rx.Detect state. Note, the LTSSM Rx.Detect state maps to the USB3 Port state machine **Disconnected** state.



Figure 37: USB3 Root Hub Port DbC Substate Diagram

Figure 37 illustrates the **DbC** substate transitions in a USB3 Protocol Root Hub state machine.

#### 4.19.1.2.4.3.1 DbC Disconnected

Entry to the **DbC** substate always transitions to the **DbC Disconnected** substate.

A write to the PORTSC register with the *PED* field set to '1' shall transition the port to the **DbC Disabled** substate.

A write to the PORTSC register with the *PP* field set to '0' shall transition the port to the **DbC Powered-off** substate.

A write to the DCCTRL register with the *DCE* field set to '0' or a *Disconnect Detect*<sup>29</sup>, shall transition the port to the **Disconnected** state.

#### 4.19.1.2.4.3.2 DbC Disabled

A write to the PORTSC register with the *PLS* field set to *RxDetect* and *LWS* set to '1' shall transition the port to the **DbC Disconnected** substate.

A write to the PORTSC register with the *PP* field set to '0' shall transition the port to the **DbC Powered-off** substate.

A write to the DCCTRL register with the *DCE* field set to '0' or a *Disconnect Detect*<sup>29</sup>, shall transition the port to the **Disabled** state.

#### 4.19.1.2.4.3.3 DbC Powered-off

A write to the PORTSC register with the *PP* field set to '1' shall transition the port to the **DbC Disconnected** substate.

A write to the DCCTRL register with the *DCE* field set to '0' or a *Disconnect Detect*<sup>29</sup>, shall transition the port to the **Disconnected** state.

## 4.19.1.2.5 Reset

A write to the PORTSC register with *PR* or *WPR* set to '1' shall transition the port from any state except the **Powered-off**, **Disabled**, or **Disconnected** states, to the **Reset** state.

A write to the USBCMD register with *HCRST* set to '1', shall transition the port from any state except the **Powered-off** or **Disabled** states, to the **Reset** state.

If the Reset operation completes successfully, the port shall transition to the **Enabled** state, clearing *PR* to '0' and setting *PED* to '1'.

If the Reset operation does not complete successfully, the port shall transition to the **Disconnected** state.

Note: If a port has transitioned to this state due to the assertion of *HCRST* by software, then a Hot or Warm Reset shall be issued by the port when its LTSSM enters to the Rx.Detect state. Depending on the link state when *HCRST* is asserted, an xHC implementation may choose to issue a Hot Reset rather than a Warm Reset to accelerate the USB recovery process.

Note: *PRC* shall be set upon exiting the **Reset** state. However the *WRC* flag shall also be set, if software set the *PR* flag and the "Hot" Reset transitioned to a Warm Reset or if software set the *WPR* flag initially to enter the **Reset** state. Refer to section 10.3.1.6 in the USB3 spec.

A *Disconnect Detect*<sup>29</sup> shall transition the port to the **Disconnected** state.

Software shall ignore the value of the Port Link State (PLS) field while in the Reset state.

#### 4.19.1.2.6 Error

The port shall transition to the **Error** state if a serious error condition (SError) occurs while attempting to operate the link, i.e. the LTSSM transitions to the SS.Inactive state, an unsuccessful LTSSM Loopback.Exit, etc. Refer to section 10.3.1.4 "DSPORT.ERROR" of the <u>USB3</u> spec for the *SError* conditions that shall cause a Root Hub port to transition to the SError state.

The transition to the **Error** state shall set the *PLC* flag to '1' (PLC Condition: Error).

A *Disconnect Detect*<sup>29</sup> shall transition the port to the **Disconnected** state.

#### 4.19.1.2.7 Compliance

A *Disconnect Detect*<sup>29</sup> shall transition the port to the **Disconnected** state.

Refer to section 4.19.1.2.2 for the conditions that shall transition the port to the **Powered-off** state.

## 4.19.1.2.8 Loopback

A successful Exit (LFPS handshake in the LTSSM Loopback.Exit state) or a *Disconnect Detect*<sup>29</sup> shall transition the port to the **Disconnected** state.

Refer to section 4.19.1.2.2 for the conditions that shall transition the port to the **Powered-off** state.

A *Timeout* in the LTSSM Loopback.Exit state shall transition the port to the **Error** state.

Note: Refer to note in section 4.19.1.2.14 for additional information on transitions to the **Loopback** state.

#### 4.19.1.2.9 Enabled

While in the **Enabled** state a the port may transition between the **U0**, **U1'**, **U2'**, **U3'** and **Recovery** substates.



Figure 38: USB3 Root Hub Port Enabled Substate Diagram

Figure 38 illustrates the Enabled substate transitions in a USB3 Protocol Root Hub state machine.

While in any **Enabled** substates:

- If the PORTSC register is written with *PP* = '0' or and over-current condition is detected (OCA = '1') then the respective substate shall exit to the **Powered-off** state.
- If a Disconnect condition is detected (CCS = '0') then the respective substate shall exit to the Disconnected state.
- If the PORTSC register is written with *PR* = '1' or *WPR* = '1' then the respective substate shall exit to the **Reset** state.

Refer to sections 4.19.1.2.10, 4.19.1.2.11, 4.19.1.2.12, 4.19.1.2.13, and 4.19.1.2.14 for more information on the **Enabled** substates.

Note: Figure 38 does not illustrate a transition from the **Recovery** or **U3'** states to the **Loopback** state, however they may occur. Refer to note in section 4.19.1.2.14 for additional information on transitions to the **Loopback** state.

#### 4.19.1.2.10 U0

Entry to the **Enabled** state always transitions to the **U0** substate.

The reception of an LGO\_U1 from the link partner or a *U1 Timeout* shall cause the port to transition to the **U1**' substate.

The reception of an LGO\_U2 from the link partner, or a *U2 Timeout* shall cause the port to transition to the **U2'** substate.

A write to the PORTSC register with the *PLS* field set to *U3* and *LWS* set to '1' shall cause the port to transition to the **U3'** substate.

The port shall transition to the **Recovery** substate if errors defined in section 7.3 of the <u>USB3</u> spec occur.

#### 4.19.1.2.11 U1'

Figure 39: USB3 Root Hub Port U1' Substate Diagram



Figure 39 illustrates the **U1**' substate transitions in a USB3 Protocol Root Hub state machine.

If the transition to the U1' substate was due to an LGO\_U1 received from the device, the xHC shall transition to the **U1\_Rx** substate.

If the transition to the U1 substate was due to a U1 Timeout, the xHC shall transition to the  $U1\_Tx$  substate.

Refer to sections 4.19.1.2.11.1, 4.19.1.2.11.2, and 4.19.1.2.11.3 for more information on the **U1'** substates.

#### 4.19.1.2.11.1 U1 Rx

xHC implementation specific power management policies determined whether to accept or reject the LGO\_U1 request. If the request is accepted the xHC shall transmit an LAU and transition to the **U1** substate. If the request is rejected the xHC shall transmit an LXU and transition to the **U0** substate.

## 4.19.1.2.11.2 U1\_Tx

Device implementation specific power management policies determined whether the LGO\_U1 request from the host shall be accepted or rejected. If the request is accepted the xHC shall receive an LAU and transition to the **U1** substate. If the request is rejected the xHC shall receive an LXU and transition to the **U0** substate.

#### 4.19.1.2.11.3 U1

The port is in the LTSSM U1 state.

**Host Initiated U1 Resume** - A write to the PORTSC register with the *PLS* field set to *U0* and *LWS* set to '1' shall cause the xHC to initiate an LFPS Handshake with the device. If the handshake is successful, the device has entered the U0 state, the port shall exit the **U1'** substate machine and transition to the **U0** substate.

**Device Initiated U1 Resume** - If an LFPS Handshake is initiated by the device completes successfully, the port shall exit the **U1'** substate machine, and transition to the **U0** substate.

A *U2 Timeout* shall cause the port to transition to the **U2'** substate.

#### 4.19.1.2.12 U2'

Figure 40: USB3 Root Hub Port U2' Substate Diagram



Figure 40 illustrates the **U2**' substate transitions in a USB3 Protocol Root Hub state machine.

If the transition to the **U2**' substate was due to an LGO\_U2 received from the device, the xHC shall transition to the **U2\_Rx** substate.

If the transition to the U2' substate was due to a U2 Timeout, the xHC shall transition to the  $U2_Tx$  substate.

If the transition to the **U2**' substate was from the **U1**' state (due to an *L2 Timeout*), the xHC shall transition to the **U2** substate.

Refer to sections 4.19.1.2.12.1, 4.19.1.2.12.2, and 4.19.1.2.12.3 for more information on the **U2'** substates.

## 4.19.1.2.12.1 U2 Rx

xHC implementation specific power management policies determined whether to accept or reject the LGO\_U2 request. If the request is accepted the xHC shall transmit an LAU and transition to the **U2** substate. If the request is rejected the xHC shall transmit an LXU and transition to the **U0** substate.

#### 4.19.1.2.12.2 U2\_Tx

Device implementation specific power management policies determined whether the LGO\_U2 request from the host shall be accepted or rejected. If the request is accepted the xHC shall receive an LAU and transition to the **U2** substate. If the request is rejected the xHC shall receive an LXU and transition to the **U0** substate.

#### 4.19.1.2.12.3 U2

The port is in the LTSSM U2 state.

**Host Initiated U2 Resume** - A write to the PORTSC register with the *PLS* field set to *U0* and *LWS* set to '1' shall cause the xHC to initiate an LFPS Handshake with the device. If the handshake is successful, the device has entered the U0 state, the port shall exit the **U2'** substate machine, and transition to the **U0** substate.

**Device Initiated U2 Resume** - If an LFPS Handshake is initiated by the device completes successfully, the port shall exit the **U2'** substate machine, and transition to the **U0** substate.

#### 4.19.1.2.13 U3'

Figure 41: USB3 Root Hub Port U3' Substate Diagram



Figure 41 illustrates the **U3**' substate transitions in a USB3 Protocol Root Hub state machine.

Upon entry into the U3' substate machine transitions to the U3Entry substate.

Refer to sections 4.19.1.2.13.1, 4.19.1.2.13.2, 4.19.1.2.13.3, and 4.19.1.2.13.4 for more information on the **U3** substates.

Note: Figure 41 does not illustrate a transition from the **RExit** or **U3Exit** states to the **Loopback** state, however it may occur. Refer to note in section 4.19.1.2.14 for additional information on transitions to the **Loopback** state.

#### 4.19.1.2.13.1 **U3Entry**

The port shall remain in this substate until a LAU is received from the device, then transition to the **U3** substate.

#### 4.19.1.2.13.2 U3

The port is suspended and shall remain in the U3 substate until a Host or Device Initiated Resume occurs.

**Host Initiated Resume** - A write to the PORTSC register with the *PLS* field set to *U0* and *LWS* set to '1' shall cause the xHC to initiate *Link Activity* (LFPS Handshake) with the device and transition to the **U3Exit** substate.

**Device Initiated Resume** - If *Link Activity* (LFPS Handshake) is initiated by the device, the port shall not respond, exit the **U3** substate machine, transition to the **Resume** substate, and set the *PLC* flag to '1' (PLC Condition: Wakeup signaling from a device).

#### 4.19.1.2.13.3 Resume

A write to the PORTSC register with the *PLS* field set to *U0* and *LWS* set to '1' shall cause the xHC to initiate *Link Activity* (LFPS Handshake) with the device and transition to the **RExit** substate.

#### 4.19.1.2.13.4 RExit

The LTSSM is in the *Recovery* state. Refer to section 7.5.10 in the USB3 spec.

When the handshake is successful; the port shall exit the **U3**' substate machine, transition to the **U0** substate, and set *PLC* flag to '1' (PLC Condition: USB3 Device Resume completion). Note that a USB device is not allowed to reject a resume request from the host.

If a TS2 Ordered Set is received with the Loopback bit set, the port shall transition to the Loopback state.

If a TS2 Ordered Set is received with the Reset bit set, the port shall transition to the **Reset** state.

Note: Refer to note in section 4.19.1.2.14 for additional information on transitions to the **Loopback** state.

#### 4.19.1.2.13.5 U3Exit

The LTSSM is in the *Recovery* state. Refer to section 7.5.10 in the <u>USB3</u> spec.

When the handshake is successful; the port shall exit the **U3'** substate machine, transition to the **U0** substate, and set *PLC* flag to '1' (PLC Condition: USB3 Software Resume complete). Note that a USB device is not allowed to reject a resume request from the host.

If a TS2 Ordered Set is received with the Loopback bit set, the port shall transition to the Loopback state.

If a TS2 Ordered Set is received with the Reset bit set, the port shall transition to the Reset state.

Note: Refer to note in section 4.19.1.2.14 for additional information on transitions to the **Loopback** state.

#### 4.19.1.2.14 Recovery

The LTSSM is in the *Recovery* state. Refer to section 7.5.10 in the <u>USB3</u> spec.

If the recovery completes successfully; the port shall transition to the **U0** substate.

If the recovery does not complete successfully; the port shall transition to the Error state.

If a TS2 Ordered Set is received with the Loopback bit set, the port shall transition to the Loopback state.

Note: The xHC USB3 Root Hub Port state machine figures do not illustrate a transition from the **Enabled**, **Recovery**, **RExit**, or **U3Exit** to **Loopback** state transition, however they may occur.

The LTSSM shall transition from the *Recovery.Idle* state to the *Loopback* state if a TS2 Ordered Set is received with the Loopback bit set. A xHC Root Hub port is a Loopback Slave. To perform loopback tests a specialized Test Device is required. The Test Device, which acts as Loopback Master, may transition a port to the **Enabled** state before transitioning the port to **Loopback** state. However, typically a Loopback Master will only assert the Loopback bit in a TS2 Ordered Set when it is initially connected, asserting an LTSSM *Polling.Idle* to *Loopback* transition.

## 4.19.2 Port Status Change Generation

The xHC defines a Port Status and Control (PORTSC) register for each Root Hub port.

There are seven status change bits in the PORTSC register Connect Status Change (CSC), Port Enabled/ Disabled Change (PEC), Warm Port Reset Change (WRC), Over-current Change (OCC), Port Reset Change (PRC), Port Link State Change (PLC), and Port Config Error Change (CEC), Refer to section 5.4.8 for more information on these bits.

Root Hub port *status change bits* may be set due to hardware or software initiated conditions. When set, these bits remain set until cleared by a system software write to the PORTSC register with the appropriate *status change bit(s)* set to '1', a Chip Hardware Reset, or an xHC reset (HCRST).

When a *status change bit* is set in a PORTSC register, if the assertion of a *status change bit* results in a '0' to '1' transition of PSCEG (4.19.2), the xHC responds by generating a *Port Status Change Event* (as described in section 6.4.2.3) and/or asserting a Power Management Event (PME#). Refer to Table 182 for more information on *Port Status Change Event* and PME# generation. The host system normally receives Root Hub port status change notifications through *Port Status Change Events*, however the "Wake on" flags in the PORTSC register can be used to manage the assertion of PME# due to port status changes. Refer to section 4.15 for more information on wake operation.

The Connect Status Change (CSC) bit shall be asserted if there is any connection change, i.e. connect or disconnect, i.e. a '1' to '0' or '0' to '1' transition of CCS or CAS.

The *Port Enabled/Disabled Change* (PEC) shall be asserted only by a USB2 protocol port when the *Port Enabled/Disabled* (PED) flag transitions to *Disabled* due to a Port Error, i.e. a '1' to '0' transition of *PED*.

The Warm Port Reset Change (WRC) bit is set <u>only</u> when a warm reset completes, i.e. a '1' to '0' transition of WPR.

The Over-current Change (OCC) bit is set when an over-current condition is detected, i.e. a '0' to '1' transition of OCA.

The *Port Reset Change* (PRC) bit is set when <u>any</u> reset (hot or warm) completes, i.e. a '1' to '0' transition of *PR* or *WPR*.

Note: The definition of *PRC* states that it is set "when any reset processing (Warm or Hot) on this port is complete". If an over-current condition (*OCA* => '1') occurs while a port is in the **Reset** state, then reset processing is aborted and the *PR* flag shall be cleared. Hardware may or may not set the *PRC* and *WRC* flags under these conditions. If the *OCC* flag is set, then the *PRC* and *WRC* flags should be ignored by software.

The *Port Link State Change* (PLC) bit is asserted for specific *Port Link State* (PLS) field transitions. Refer to section 4.19.1 for the specific Root Hub port state transitions that will assert *PLC*.

The *Port Config Error Change* (CEC) bit is set <u>only</u> when a Port Configuration error is detected. Note that there is no corresponding port config status or error flag in the PORTSC register, so the assertion of CEC is the only means of flagging this error condition.

The *Port Status Change Event* reports port status changes on a per-port basis. The *Port ID* field of the *Port Status Change Event TRB* (shown in Figure 86), indicates which port has experienced a status change.

System software shall acknowledge status change(s) by clearing the respective PORTSC status change bit(s). The acknowledgment clears the change state for that port so future status changes may be reported.

Note: There are no coherency guarantees between a software read of PORTSC register and corresponding Events reflecting PORTSC changes, i.e., If software reads the PORTSC and sees a change bit set, there is no guarantee that the corresponding event has been written into the Event ring.

Figure 42 shows an example creation mechanism for *Port Status Change Event* and PME# generation.

A '0' to '1' transition of the **Port Status Change Event Generation** (PSCEG) signal shall cause a Port Status Change Event to be generated. PSCEG is an internal xHC variable, not directly exposed to software.

Note: The generation of a *Port Status Change Event* is triggered by the assertion of the PSCEG signal. Due to internal xHC scheduling and system delays, there will be a lag between a change bit being set and the *Port Status Change Event* that it generated being written to the Event Ring. If SW reads the PORTSC and sees a change bit set, there is no guarantee that the corresponding *Port Status Change Event* has already been written into the Event Ring.

Note: There are no ordering requirements between Transfer Events and Port Status Change Events. e.g. a due to a disconnect, transfer events for the disconnected device may be placed on an Event Ring after the *Port Status Change Event* generated by the port.

The change bits (CSC. PEC, etc.) of each port are ORed together and gated by the *HCHalted* (HCH) flag to form the *Port Status Change Event Generation* signal. A port shall generate a *Port Status Change Event* when there is '0' to '1' transition of the PSCEG signal.

The PME wake events detected by each port (PEx) are ORed together and gated by the PMSCR.PME\_En flag. Refer to Appendix A.1.1 for more information. PME# shall be asserted when there is a '0' to '1' transition of the **PME# Generation** signal.



Figure 42: Example Port Change Bit Port Status Change Event Generation

Note: A Port Status Change Event may be the result of multiple status change bits being set.

Note: Port Status Change Events for a port are blocked until all status change bits are cleared ('0'), i.e. PSCEG = '0'.

Note: Under some conditions the xHC may not be capable of generating *Port Status Change Events*, i.e. if *HCHalted* (HCH) = '1' or the Event Ring is full. If the *HCHalted* (HCH) = '0' and the Event Ring is not full, the xHC shall generate *Port Status Change Events*.

Note: For USB2 ports the *Connect Detect* signal is identical to CCS.

For USB3 ports the *Connect Detect* signal is asserted when SuperSpeed far-end receiver terminations are detected, and negated if there is a LTSSM transition from the any state to the Rx.Detect state due to Removal(DS Port Only). Refer to section 7.5 in the USB3 spec.

## 4.19.3 Connect Status Change Reporting

The xHC shall perform the following operations when *Port Power* is asserted (PP = '1') and a *USB Device* attach is detected on a Root Hub port:

- 1) The CCS bit in the respective PORTSC register is set to '1', indicating that a device presence has been detected.
- 2) The CSC bit in the respective PORTSC register is set to '1', indicating that a transition has been detected in the CCS bit.
- 3) If the assertion of CSC results in a '0' to '1' transition of PSCEG, post a *Port Status Change Event* TRB with the following field values to the *Event Ring*.
  - TRB Type = Port Status Change Event.
  - Port ID = Port Number of the Root Hub Port that detected the device attach.
  - Completion Code = Success
  - Cycle bit = Current Event Ring Producer Cycle State.

When software parses the *Port Status Change Event*, it can evaluate the *Port ID* field to determine the Root Hub port that was the source of the change event. And examine the port's PORTSC register to determine that the event was generated by a *Connect Status Change* (*CSC* = '1') and that the change was an Attach (*CCS* = '1').

For a USB2 Protocol port, "device presence" is indicated by the PORTSC *PLS* field transitioning from the RxDetect to the Polling state. Software shall reset the port to transition it to the U0 state.

For a USB3 Protocol port, "device presence" is indicated by the PORTSC *PLS* field transitioning from the Polling to the U0 state.

## 4.19.4 Port Power

The Port Power Control (PPC) flag indicates whether the xHC supports port power switches.

Whether an xHC implementation supports port power switches or not, it shall automatically enable VBus on all Root Hub ports after a Chip Hardware Reset or HCRST. The initial state of an xHCl Root Hub ports shall be the **Disconnected** state, i.e. *Port Power* (PP) is asserted, and the port is waiting for signaling on the USB that indicates a device is attached.

Note: After a Chip Hardware Reset the xHC is allowed to delay the assertion of the *Port Power* (PP) flag until after the software sets *Max Device Slots Enabled* (MaxSlotsEn) field in *Configure* (CONFIG) register. This feature allows an implementation to hold off device and link power consumption until a driver is loaded.

This requirement means that Root Hub port may report a device is connected (*CCS* and *CSC* = '1') before the xHC is running (i.e. *HCHalted* (HCH) = '0'), and that when software enables the xHC and *HCHalted* (HCH) transitions to '0', *PSCEG* shall be asserted for each port with a connected device, generating a respective *Port Status Change Event*. In this case:

- A USB2 protocol port shall be in the **Disabled** state.
- A USB3 protocol port shall be in the Enabled state.

When PP = '0':

- The port is forced to the Powered-off state.
- No status change flags or wake-up events shall be asserted.
- The port's receiver and transmitter are disabled, and its terminations are removed<sup>31</sup>.

When PP transitions from '0' to '1':

- If device is not connected, then a USB2 or USB3 protocol port shall transition to the Disconnected state.
- If a device is connected:
  - A USB2 protocol port shall transition to the **Disabled** state.
  - A USB3 protocol port shall transition to the **Disconnected** state, detect the device and immediately transition to the **Polling** state.
    - If training is successful, the port sets the CSC flag to '1' and transitions to the **Enabled** state.
    - If training is not successful<sup>32</sup>, the port transitions to the **Disconnected** state.
    - If a timeout is detected on the first LFPS handshake, the port transitions to the Compliance

<sup>31.</sup> Removing the receiver terminations, forces a SS device to the USPORT.Powered-off state, whether Vbus is asserted or not.

<sup>32.</sup> Refer to section 7.5.4 in the <u>USB3</u> spec for the LTSSM conditions that shall transition a downstream port from the Polling to the Rx.Detect state. Note, the LTSSM Rx.Detect state maps to the USB3 Port State Machine **Disconnected** state.

state and no change flag is set.

 If the Loopback bit is set in a TS2 Ordered set, the port transitions to the Loopback state and no change flag is set.

Note: While Chip Hardware Reset or HCRST is asserted, the value of *PP* is undefined. If the xHC supports power switches (*PPC* = '1') then VBus may be deasserted during this time. *PP* (and VBus) shall be enabled immediately upon exiting the reset condition.

Note: Before the xHC driver is unloaded, the driver should clear the *Port Power* (PP) flag of all Root Hub ports to place them into the *Disabled* state and reduce port power consumption.

#### 4.19.4.1 Enabled U0 States

There are 4 **Enabled** state **U0** pseudo-states that differ only in the values that are configured for the U1 and U2 timeouts. The *U1 Timeout* and *U2 Timeout* values for the port default to '0'. The *U1 Timeout* and *U2 Timeout* values may be set by software by writing the PORTPMSC register at any time.

Each Root Hub port maintains a logical *PM Timers* for keeping track of when the U1 or U2 inactivity timeout are exceeded. The U1 or U2 timeout values may be set by software writing the *U1 Timeout* and *U2 Timeout* fields of the USB3 PORTPMSC register at any time. The PM timers are reset to '0' every time the USB3 PORTPMSC register is written. The timers shall be reset every time a packet of any type except an isochronous timestamp packet is sent or received by the port's link. The *U1 PM Timer* shall be accurate to +1/- 0 µs. The *U2 PM Timer* shall be accurate to +500/-0 µs.

The port behaves as follows for the various combinations of *U1 Timeout* and *U2 Timeout* values:

U1 Timeout = 0, U2 Timeout = 0

- This is the default state before the PORTPMSC register is written.
- The port's link shall reject all U1 or U2 transition requests by the link partner.
- The PM Timers may be disabled and the PM Timer values shall be ignored.
- The port's link shall not attempt to initiate transitions to U1 or U2.

U1 Timeout =  $X^{33} > 0$ , U2 Timeout = 0

- The port's link shall reject all U2 transition requests by the link partner.
- The PM timers shall be reset when this state is entered and the link is active.
- The port's link shall accept U1 entry requests by its link partner unless the xHC has one or more packets/link commands to transmit on the port.
- If the U1 Timeout = FFh, the port shall be disabled from initiating U1 entry but shall accept U1 entry
  requests by the link partner unless the xHC has one or more packets/link commands to transmit on the
  port.
- If the *U1 Timeout* < FFh and the U1 PM Timer reaches X, the port's link shall initiate a transition to U1. In this case the delay defined by the *U1 Timeout* field represents an amount of inactive time in U0.

U1 Timeout = 0, U2 Timeout =  $Y^{34} > 0$ 

- The port's link shall reject all U1 transition requests by the link partner.
- The PM Timers shall be reset when this state is entered and the link is active.
- The port's link shall accept U2 entry requests by its link partner unless the xHC has one or more packets/link commands to transmit on the port.

<sup>33.</sup> The value defined by the U1 Timeout field. Refer to Table 37 for U1 Timeout values.

<sup>34.</sup> The value defined by the U2 Timeout field. Refer to Table 37 for U2 Timeout values.

- If the *U2 Timeout* = FFh, the port shall be disabled from initiating U2 entry but shall accept U2 entry requests by the link partner unless the xHC has one or more packets/link commands to transmit on the port.
- If the *U2 Timeout* < FFh and the U2 PM Timer reaches Y, the port's link shall initiate a direct transition from U0 to U2. In this case the delay defined by the *U2 Timeout* field represents an amount of inactive time in U0.

U1 Timeout = X > 0, U2 Timeout = Y > 0

- The PM Timers shall be reset when this state is entered and is active.
- The port's link shall accept U1 or U2 entry requests by its link partner unless the xHC has one or more packets/link commands to transmit on the port.
- If the *U1 Timeout* = FFh, the port shall be disabled from initiating U1 entry but shall accept U1 entry requests by the link partner unless the xHC has one or more packets/link commands to transmit on the port.
- If the *U1 Timeout* < FFh and the U1 PM Timer reaches X the port's link shall initiate a transition to U1.
- If the *U2 Timeout* < FFh and the U2 PM Timer reaches Y the port's link shall initiate a direct transition from U1 to U2. In this case the delay defined by the *U2 Timeout* field represents an amount of time in U1.
- If the *U2 Timeout* = FFh, the port shall be disabled from initiating U2 entry but shall accept U2 entry requests by the link partner unless the xHC has one or more packets/link commands to transmit on the port.

A port transitions to one of the Enabled U0 states (depending on the *U1 Timeout* and *U2 Timeout* values) in any of the following situations:

- From any state if software writes the PORTSC register and sets the PLS field to U0 ('0').
- From U1 if the link partner successfully initiates a transition to U0.
- From U2 if the link partner successfully initiates a transition to U0.
- From U1 if the xHC successfully initiates a transition to U0 after receiving a packet routed to the port.
- From U2 if the xHC successfully initiates a transition to U0 after receiving a packet routed to the port
- From an attempt to transition from the U0 to the U1 state if the downstream port's link partner rejects the transition attempt
- From an attempt to transition from the U0 to the U2 state if the downstream port's link partner rejects the transition attempt
- From U3 if software writes the PORTSC register and sets the *PLS* field to U3 ('3') and the Root Hub port received wakeup signaling while it was in U3.

## 4.19.5 Port Reset

Resetting a Root Hub port resets the attached USB device, and if successful; the port logic reports the speed of the attached device and transitions the port to the **Enabled** state. Whether successful or not a change bit is set ('1'). And if setting the change bit results in a '0' to '1' transition of PSCEG, then a *Port Status Change Event* shall be generated.

When system software writes the PORTSC register with the *PR* bit set to '1', the xHC shall:

- 1) Update the PORTSC register:
  - Set the PR bit ('1').
  - Clear the PED bit to the disabled state ('0').
- 2) Execute the appropriate reset signaling to the device attached to the port.

If the bus reset sequence completes successfully, the xHC shall update the PORTSC register:

- Set the PLS field to U0 ('0').
- Clear the PR bit ('0').
- Set PED to the enabled state ('1').
- Set the PRC bit ('1').
- For a USB3 protocol port, if a Hot Reset transitioned to a Warm Reset, set the WRC bit ('1').
- Set Port Speed field to the speed of the newly attached device.

If the bus reset sequence does NOT complete successfully, the xHC shall update the PORTSC register:

- Set the PLS field to RxDetect ('5').
- Clear the PR bit ('0').
- Set the PRC bit ('1').
- For a USB3 protocol port, if a Hot Reset transitioned to a Warm Reset, set the WRC bit ('1').
- Set the Port Speed field to Undefined Speed ('0').
- Clear the CCS bit ('0').

If setting *PRC* results in a '0' to '1' transition of PSCEG, then generate a *Port Status Change Event* with the following field values.

- TRB Type = Port Status Change Event.
- Port ID = Port Number of the Root Hub Port that detected the Reset change transition.
- Completion Code = Success.
- Cycle bit = Current Event Ring Producer Cycle State.

Note: Only a USB3 protocol port may fail the bus reset sequence. USB2 protocol ports never fail the bus reset sequence.

Note: When *PR* transitions from '1' to '0', the USB device is in the "Default state" (i.e. Responding to USB Device Address 0). System software should immediately transition the device to the Address state (with an Address Device Command) or disable the port, to allow the enumeration of other newly attached USB devices.

Note: Speed detection is performed by the port hardware during the bus reset sequence, hence the *Port Speed* field of the PORTSC register shall **not** be considered valid by software until after the *PR* bit transitions from a '1' to a '0'.

Note: A "Successful Reset" is determined by the xHC hardware for the attached device.

#### 4.19.5.1 Warm Port Reset

The <u>USB3</u> specification distinguishes between "Hot" and "Warm" port reset sequences. A Warm Reset performs all the functions of Hot Reset, e.g. transitioning a port to the **Enabled** state and resetting the USB device to the Default state, however it also resets a USB3 link, forcing the link to enter the Rx.Detect state and re-exchange link configuration information. A Warm Reset also takes longer than a Hot Reset to execute.

The operations performed during a Hot Reset are described in the section above (4.19.5). The operations performed for a Warm Reset are similar, except that software initially writes the PORTSC register with the *Warm Port Reset* (WPR) bit set to '1'. The *Port Reset* (PR) flag shall be '1' while Hot or Warm Reset is being executed. The *Port Reset Change* (PRC) flag shall be set ('1') when the reset execution is complete and *PR* transitions to '0'.

If the '1' to '0' transition of *PR* was due to a software initiated Warm Reset, or Hot Reset that transitioned to a Warm Reset because of errors<sup>35</sup>, the *Warm Reset Change* (WRC) flag (and *PRC*) shall be asserted ('1'),.

Note: The PORTSC *WPR* and *WRC* bits only apply to USB3 protocol ports. The bits shall be RsvdZ for USB2 protocol ports.

## 4.19.6 Port Test Modes

For USB2 protocol Root Hub ports, the xHC shall implement the port test modes **Test\_J\_State**, **Test\_K\_State**, **Test\_Packet**, **Test\_Force\_Enable**, and **Test\_SE0\_NAK** as described in the <u>USB2</u> Specification. For USB3 protocol Root Hub ports, no test modes are supported. System software is allowed to have at most one port in test mode at a time. Placing more than one port in test mode may yield undefined results. The required, per port test sequence is:

- Disable all Device Slots.
- All ports shall be in the *Disabled* state (*PP* = '0').
- Set the *Run/Stop* (R/S) bit in the USBCMD register to a '0' and wait for the *HCHalted* (HCH) bit in the USBSTS register, to transition to a '1'. Note that an xHC implementation shall not allow port testing with the *R/S* bit set to a '1'.
- Set the *Port Test Control* field in the port under test PORTPMSC register to the value corresponding to the desired test mode.
  - For USB2 ports, if the selected test is **Test\_Force\_Enable**, then after selecting the test the *Run/Stop* (R/S) bit in the USBCMD register shall then be transitioned back to '1' by software, in order to enable transmission of SOFs out of the port under test.
- When the test is complete, if the xHC is running system software shall clear the R/S bit and ensure the host controller is halted (HCHalted (HCH) bit is a '1').
- Terminate and exit test mode by setting HCRST to a '1'.

# 4.19.7 Port Routing and Control

A USB 3.0 hub is the logical combination of two hubs: a USB 2.0 hub and a Super Speed hub, where each hub operates on a separate upstream facing connection (data bus). When a USB3 Hub is attached to a Root Hub port it may actively utilize both the USB2 and SuperSpeed connections, depending on the speed of the devices attached to the hub's downstream facing ports. Note that a USB Peripheral Device is required to only utilize one connection at a time.

In a USB3 hub, two independently addressable hub ports exist for each physical down stream connector; a USB2 compatible port accessed through the USB2 connection and a USB3 compatible port accessed through the SuperSpeed connection. The Root Hub of the xHCl emulates this operation by defining a Root Hub PORTSC register for each connection type; USB2 (Low-/Full-/High-Speed) or USB3 (SuperSpeed).

Due to pin-out, power, or other implementation issues an xHC implementation may support a different number of USB2 connections than USB3. The "type" of a USB connection is defined by the protocol that it supports. The xHCl Supported Protocol Extended Capability (defined in section 7.2) identifies the set of Root Hub Ports associated with a specific protocol. Refer to Table 146 for a list of the supported protocols.

Note: A Root Hub port that supports the *USB3 protocol* is comprised of a PORTSC, a USB3 PORTPMSC, and PORTLI register (sections 5.4.8, 5.4.9.1, and 5.4.10.1), and Root Hub port that supports the *USB2 protocol* is comprised of a PORTSC and a USB2 PORTPMSC register (refer to sections 5.4.8 and 5.4.9.2).

The mapping of xHCl Root Hub Ports to the physical USB connectors of a system is defined by platform implementations and outside the scope of this specification. Refer to Appendix D for a method of mapping xHCl Root Hub ports to system USB connectors.

<sup>35.</sup> Refer to section 10.3.1.6 of the <u>USB3</u> spec, "Note: If the port initiates a hot reset on the link and the hot reset TS1/ TS2 handshake fails a warm reset is automatically tried."

Note: xHC Root Hub ports are numbered from 1 to *MaxPorts*. *MaxPorts* is defined in the HCSPARAMS1 register (5.3.3).

Consider the example of an xHC implementation illustrated in Figure 43 that supports two protocols (USB2 and USB3) and 6 connections, where 4 connections are USB2 compatible and 2 are USB3 compatible. In this case, two xHCl Supported Protocol Extended Capability data structures would be declared. If the USB2 xHCl Supported Protocol Extended Capability data structure defined the Compatible Port Offset equal to '1' and the Compatible Port Count equal to '4', and the USB3 xHCl Supported Protocol Extended Capability data structure defined the Compatible Port Offset equal to '5' and the Compatible Port Count equal to '2', then Root Hub Ports 1 through 4 would reflect the attachment of USB2 devices, and Root Hub Ports 5 and 6 would reflect the attachment of USB3 devices.



Figure 43: Port Routing Example



## IMPLEMENTATION NOTE

#### **Port Power**

Implementations shall OR together the output of the PORTSC register Port Power pins for Root Hub Ports that map to the same Physical USB Connector. Refer to section 10.10 in the <u>USB3</u> spec for more information on hub port power control.

In Figure 43, asserting the *Port Power* flag in Root Hub Port 3 or 5 shall assert Vbus to Physical USB Connector 3, asserting the *Port Power* flag in Root Hub Port 4 or 6 shall assert Vbus to Physical USB Connector 4, etc.

## 4.19.8 Cold Attach Status

For USB2 protocol ports the *Current Connect Status* (CCS) flag is capable of reporting a device attach in any xHC power state. However, for USB3 protocol ports *CCS* is asserted only after the link has successfully trained and advanced to the U0 state. This is a problem when the xHC is in the D3 state, because the LTSSM clocks required to train the link are not running. And without clocks, *CCS* cannot be used to assert PME#.

The Cold Attach Status (CAS) flag addresses this issue by asserting itself ('1') if:

SuperSpeed Far-end Receiver Terminations are detected,

- The Core Power Well (4.23.1) is off (i.e. D3cold state), and
- The LTSSM is not in the U3 or Disabled state.

Note that CAS is only asserted under these circumstances. It is not a general purpose indicator that a USB3 device is attached. Also, CAS does not apply to USB2 protocol ports and shall always be '0'.

A transition of CAS shall assert Connect Status Change (CSC).

Before software places the xHC into the D3 state it should perform the following operations:

- · Halt any device activity.
- For each USB3 device that it wants to be awakened by:
  - Issue a SetFeature(FUNCTION\_SUSPEND, Function Remote Wake Enable) request.
- · For all USB3 devices:
  - Transition their Root Hub ports to the Enabled:U3 state (suspend).
  - Set the PORTSC Wake On Disconnect Enable (WDE) flag, if wake on disconnect is desired.
- For all ports in the Disconnected state:
  - Set the PORTSC Wake On Connect Enable (WCE) flag, if wake on connect is desired.
- For all ports:
  - Set the PORTSC Wake On Over-current Enable (WOE) flag, if wake on over-current is desired.

The state of any port in the **Disconnected**, **Powered-off**, or **Disabled** state is not changed.

This approach allows wake enabled devices to wake up the system, provides suspend current to all other devices, and enables PME# to be asserted if a disconnect, connect, or overcurrent condition is detected.

When software is awaked by a PME it should:

- Turn on the Core Power Well to transition the xHC from the D3cold to the D0 state.
- Restore the Scratchpad, and all xHC register values and memory data structures that were saved before the xHC was placed in the D3cold state.
- Set the xHC running (R/S = '1').
- Follow the recommendations in section 4.15.2.2 for resuming any Root Hub ports that it had previously suspended.
- Check all remaining xHC Root Hub ports for CAS = '1' and issue a Warm Port Reset (WPR) to any port if it is asserted.

The assertion of WPR clears CAS.

Note: The assertion of CCS may also clear CAS if, after turning on the Core Power Well, the LTSSM of a port is able to successfully transition to the U0 state.

# 4.20 Scratchpad Buffers

The Scratchpad Allocation mechanism of the xHCl allows the xHC to request one or more PAGESIZE buffers of system memory for storing internal state. The PAGESIZE register is defined in section 5.4.3.

The number of pages that the xHC requires is identified by the **Max Scratchpad Buffers** field in the HCSPARAMS2 register (section 5.3.4). An xHC implementation may declare zero *Max Scratchpad Buffers*.

A **Scratchpad Buffer** is a PAGESIZE block of system memory located on a PAGESIZE boundary.

System software shall allocate the Scratchpad Buffer(s) before placing the xHC in to Run mode (Run/Stop (R/S) = '1').

The **Scratchpad Buffer Array** contains pointers to the *Scratchpad Buffers*. Entry 0 of the Device Context Base Address Array points to the *Scratchpad Buffer Array*. The *Scratchpad Buffer Array* data structure is described in section 6.6.

Features of xHC Scratchpad Allocation:

- The xHC may request multiple Scratchpad Buffers.
- When accessing a Scratchpad Buffer the xHC shall not access system memory addresses outside of the PAGESIZE memory block allocated by system software.
- System software shall not read or write a Scratchpad buffer. System software writes to the Scratchpad buffer memory may result in undefined xHC operation.
- The content of the Scratchpad Buffers shall remain intact across system power events including D3.cold if *SPR* = '1'. Refer to the *SPR* definition in Table 21.

The following operations take place to allocate Scratchpad Buffers to the xHC:

- 1) Software examines the Max Scratchpad Buffers field in the HCSPARAMS2 register.
- 2) Software allocates a Scratchpad Buffer Array with Max Scratchpad Buffers entries.
- 3) Software writes the base address of the Scratchpad Buffer Array to the DCBAA (Slot 0) entry.
- 4) For each entry in the Scratchpad Buffer Array.
  - a. Software allocates a PAGESIZE Scratchpad Buffer.
  - b. Software writes the base address of the allocated *Scratchpad Buffer* to associated entry in the *Scratchpad Buffer Array*.

Note: If the *Scratchpad Restore* (SPR) field in the HSCPARAMS2 register = '1', then the xHC shall use Scratchpad Buffers to store its internal state when executing the *Save State* operation. For the *Restore State* operation to work successfully, the content of the Scratchpad Buffers shall be intact when exiting a power down state (D3.cold). Refer to section 4.23.2 for more information.

Note: xHC references to the Scratchpad Buffer Array and Scratchpad Buffers should not snoop. Refer to section 4.18.2.2.

# 4.21 PCI Express

Note: this section utilizes PCI Express (PCIe) terminology and refers to PCIe constructs (Physical Layer, Receiver Errors, Data Link or Transaction layers, etc.). Refer to the <u>PCIe</u> Specification for more information on Error Events and Error Reporting and Configuration Registers.

# 4.21.1 Configuration sharing among <u>PCI</u> functions

An xHC contains a single physical PCIe core interface. In Normal mode, the xHCI is designed so that all USB devices (Device Slots 0-n) appear in a single function. In Virtualization mode, the xHCI is designed to appear as distinct Virtual Functions, where each of the USB devices (Device Slots 0-n) may be mapped exclusively to a specific Virtual Function. In Normal case, the xHCI implements, amongst other registers, the PCIe device header space as described in section 5.2. In Virtualization case, the VMM implements the PCIe device header space through emulation.

# 4.21.2 Bus Master Enable (BME)

System software may occasionally need to disable the bus mastering capability of the xHC. In a PCI system, this is accomplished by setting the *Bus Master Enable* (BME) bit of the *Device Control Register* in

PCI Configuration register space, to '0'. The xHC should be Halted, i.e. with the Run/Stop (R/S) bit set to '0', and HCHalted (HCH) verified as being '1' before system software disables bus master activity by clearing the BME bit. If the BME bit is set to '0' when the xHC is running, the xHC may treat this as a Host  $Controller\ Error$ , asserting HCE ('1') and immediately halt (R/S = '0' and HCH = '1'). Recovery from this state will require an HCRST. Refer to section 4.24.1 for more information.

# 4.22 xHCl Extended Capabilities

## 4.22.1 Pre-OS to OS Handoff Synchronization

A system configuration may include support in the BIOS (also referred herein as Pre-OS software) for control of the xHC. The OS Handoff Synchronization capability provides the mechanisms to allow a BIOS to enable SMI support for xHC events and also a set of registers that are used to implement a semaphore to synchronize ownership changes of the xHC. The hand-off mechanism should be clean and precise and each participant shall adhere to the protocol defined below. Failure to do so will result in two software agents believing they each have exclusive ownership of the xHC and attempt to use the controller concurrently.

The OS Handoff Synchronization xHCI extended capability includes two contiguous, 32-bit registers in xHC MMIO space. The first register is the USB Legacy Support Extended Capability register (USBLEGSUP), refer to section 7.1.1 for the field definitions. This register is a standard xHCI extended capability pointer, including an xHCI Extended Capability ID field and a link to the next xHCI extended capability.

The upper 16 bits of this register contain ownership semaphores. One semaphore is for the operating system (OS) and one is for the BIOS. These semaphores are readable and writable. These fields are in adjacent bytes, which allows each agent (OS or BIOS) to update their respective semaphore without overwriting the other ownership semaphore.

The second 32-bit register is the *USB Legacy Support Control/Status* register (USBLEGCTLSTS), refer to section 7.1.2 for the field definitions. This register defines a set of control bits that BIOS can use to enable SMIs and a set of read-only bits that shadow a subset of the bits from the USBSTS register. The specific USBSTS register bits that are shadowed represent all of the xHC events that can be detected and enabled to generate an interrupt. The USBLEGCTLSTS register provides the mechanism for BIOS to map all xHC events, all necessary reconfiguration events and OS ownership requests to SMIs.

Following are two state machines that illustrate the proper protocol (e.g. updates to the ownership semaphores) that BIOS and OS shall adhere to in order to coherently request and/or relinquish ownership of the xHC. The conventions used in these figures are:

- Solid arcs denote single or multiple events that result in a state change.
- Dotted lines with arrows indicate side effects that take place. When attached to a solid arc, interpretation is that as a result of the event, the side effect occurs.

Figure 44 illustrates the protocol state machine for the BIOS ownership. The OS Handoff Synchronization registers are located in the Auxiliary well, so any system event that removes power from the Auxiliary well will result in these registers being reset to their default values when Auxiliary well power is restored.



Figure 44: BIOS Ownership State Machine

Notes:

<sup>1</sup> The BIOS is allowed to claim control of the xHCI as a result of POST (Power On System Test) or as a result of the OS relinquishing control of the xHCI. The BIOS must never attempt to claim the xHCI once it has relinquished control.

When power is applied to the Auxiliary power well, the *BIOS Owned* and *OS Owned* semaphores in the USBLEGSUP go to their default values (e.g. '0's). BIOS may take ownership of the xHC by setting the *BIOS Owned* semaphore to a '1'. BIOS is only allowed to take ownership of the xHC when the *OS Owned* bit is a '0'. BIOS then may configure the SMI events it needs including the *SMI on OS Ownership Change*. The BIOS now owns the xHC, so it can configure the controller, enumerate the bus and use the devices found as necessary.

Eventually, the operating system will load. If the operating system has support for the xHC, it will need exclusive control over the xHC. The OS driver shall utilize the protocol defined in Figure 45 to request ownership of the xHC before it takes ownership and uses the controller. The OS driver initiates an ownership request by setting the OS Owned semaphore to a '1'. The OS waits for the BIOS Owned bit to go to a '0' before attempting to use the xHC. The time that OS shall wait for BIOS to respond to the request for ownership should not exceed '1' second. Note that there is no similar SMI-type of event defined allowing BIOS to request ownership from the OS.

If the BIOS has set *SMI* on *OS Ownership Enable* in the USBLEGCTLSTS register to a '1', it receives an SMI when the OS Driver sets the *OS Owned* semaphore to a '1' (above). BIOS observes that OS has changed the value of the *OS Owned* bit to a '0', there-by notifying BIOS that it intends to relinquish control of the xHC.

Below are some recommended steps for software implementers to consider just prior to the transition of xHC ownership.

- 1) Gracefully pause any outstanding bus activity. (e.g. allow completion of in-flight transactions, suspend signaling, reset signaling, etc.)
- 2) Disable all interrupts,
- 3) Save all critical state from the xHC and relevant USB devices (e.g. Human Interface Device, Mass Storage, etc.)
- 4) Enable "Wake" events from USB devices (e.g. Human Interface Device, Network, etc.) before suspending platform.

5) Disable all other USB root ports not enabled for wake events in step 4.

Driver Load

OS Not Owned

HC OS Owned semaphore = 1

HC BIOS Owned semaphore = 1

OS Request
Ownership

OS Owned
(DX)

HC BIOS Owned semaphore = 0

Figure 45: OS Ownership State Machine

Notes:

In the event that the OS driver unloads and/or wants to relinquish ownership of the xHC, it shall set the OS Owned semaphore to a '0'. Again, if BIOS has set SMI on OS Ownership Enable in the USBLEGCTLSTS register to a '1', it receives an SMI when the OS Driver sets the OS Owned semaphore to a '0'. The BIOS observes that the OS has relinquished control and can then take over control of the xHC as appropriate. Once system software has relinquished control of the controller, it shall then request ownership as described above.

Note that this mechanism is intended only to ensure that an exchange of ownership of the xHC can be accomplished in a very deterministic and reliable manner.

# 4.22.2 Debug Capability Operational Model

Refer to section 7.6.

## 4.22.3 Virtualization

Refer to section 8.

# 4.23 Power Management

This section summarizes the various power management capabilities of the xHCI.

Throughout this specification particular registers and features will be identified as requiring special consideration from a power delivery prospective. Any discussion of power delivery in this specification is with the primary objective of improving interoperability across a wide range of implementations without specifying a specific method of power delivery. The phrase "required to maintain state across power cycles"; or reference to configuration, command and status registers defined expressly for support of the host controller's power management features will help the reader identify those constructs that require special attention.

The reader should also remain aware that common industry specifications may impose particular power delivery requirements that the design shall conform to for compliance under that industry standard.

<sup>&</sup>lt;sup>1</sup> Modifications to the *OS Owned semaphore* results in an SMI when the *SMI on OS Ownership Enable* bit in the USBLEGCTLSTS is set to a one.

Note: The specification and white paper references provided in this section do not represent an exhaustive list and the reader is encouraged to refer to other specifications that may be relevant to the designer's specific implementation.

## 4.23.1 Power Wells

This section describes the expected feature of the Core and Auxiliary (Aux) Power Wells.

The power well requirements on a system board/add-in card xHC implementation include:

- A common ground plane across the entire system.
- Split voltage power wells (Aux vs. Core) are allowed.
- The Aux voltage supply shall be present whenever AC power is applied to the system (if supported).
- Core power may be switched off by the system.

Registers in the Auxiliary well are reset under different conditions than the registers in the Core well. The Auxiliary well, memory-space registers are initialized to their default values in the following cases:

- · Initial power-up of the Auxiliary power well, or
- a value of '1' in HCRST (refer to Section 5.4.1)

The Core well, memory-space registers are initialized to their default values in the following cases:

- Assertion of Chip Hardware Reset, or
- a value of '1' in HCRST, or
- transition from the PCI PM D3hot state to the D0 state

PCI configuration-space registers implemented in the Auxiliary power well are reset under different conditions than the registers in the Core well. The Auxiliary well, configuration-space registers are initialized to their default value in the following case:

• Initial power-up of the Auxiliary power well

The Core well PCI configuration-space registers are initialized to their default values in the following cases:

- · Assertion of the system (Core-well) hardware reset, or
- transition from the <u>PCI PM</u> D3hot state to the D0 state

After initial power-on or HCRST (Chip Hardware Reset or via *HCRST* bit in the *USBCMD* register), all of the Operational and Runtime Registers shall be at their default values, as defined in sections 5.4 and 5.5. After a "light" hardware reset (via the *Light Host Controller Reset* (LHCRST) bit in the *USBCMD* register), only the Operational and Runtime Registers not contained in the Auxiliary well shall be at their default values. And all registers in the Auxiliary well shall maintain the values that had been asserted prior to asserting *Light Host Controller Reset* (LHCRST). Refer to section 5.4.1 for more information.

Exceptions to these reset conditions will be defined in the associated register section.

# 4.23.2 xHCl Power Management

When system software decides to power down the xHC with the intent of resuming operation at a later time, it shall read the xHC registers and save their state. After powering up the xHC, but before placing the xHC into Run mode (Run/Stop (R/S) = '1'), system software shall restore all xHC registers.

Additionally, xHC implementations maintain internal state that is not visible to software through its register set. This state shall also be saved and restored for the xHC to correctly recover from a power event. The xHCl provides two control flags to enable this operation: Save State and Restore State. These flags reside as bits in the USBCMD register.

These flags may only be set when the xHC is Stopped (Run/Stop(R/S) = '0').

Example system software steps for saving xHC state and powering it down are:

- 1) Stop all USB activity by issuing *Stop Endpoint Commands* for each endpoint in the *Running* state. This shall cause the xHC to update the respective Endpoint or Stream Context *TR Dequeue Pointer* and *DCS* fields.
- 2) Stop the controller by setting Run/Stop (R/S) = '0'.
- 3) Read the USBCMD, DNCTRL, CRCR, DCBAAP, and CONFIG Operational registers and the IMAN, IMOD, ERSTSZ, ERSTBA, and ERDP Runtime Registers and save their state.
- 4) Set the *Controller Save State* (CSS) flag in the USBCMD register (5.4.1) and wait for the *Save State Status* (SSS) flag in the USBSTS register (5.4.2) to transition to '0'.
- 5) Remove Core Well power.

Note: The DCBAA and the complete tree of data structures that it references (Device Contexts, Transfer Rings, Stream Arrays, etc.), as well as the Command and Event Rings, and Scratchpad Buffers shall be preserved by system software.

Example system software steps for powering up and restoring xHC state are:

- 1) Enable Core Well power.
- 2) Restore the Operational and Runtime Registers defined above with their previously saved state.
- 3) Set the *Controller Restore State* (CRS) flag in the USBCMD register (5.4.1) to '1' and wait for the *Restore State Status* (RSS) flag in the USBSTS register (5.4.2) to transition to '0'.
- 4) Enable the controller by setting Run/Stop (R/S) = '1'.
- 5) Software shall walk the USB topology and initialize each of the xHC PORTSC, PORTPMSC, and PORTLI registers, and external hub ports attached to USB devices.
- 6) Restart each of the previously *Running* endpoints by ringing their doorbells.

Note: It is critical for correct xHC restore operation that all data structures referenced by xHC registers when it is stopped are intact when it is restarted. Software shall not modify any Contexts, data structures, or Opaque areas referenced by the xHC when it is stopped if the intent is to use the Restore State operation to restart the xHC.

Note: After a Save or Restore State operation completes, the *Save/Restore Error* (SRE) flag in the USBSTS register should be checked to ensure that the operation completed successfully.

Note: To properly restore the xHC it is critical that the registers are written (step 2) before the Restore operation is performed (step 3). The Restore operation overwrites internal default values asserted by a xHC reset,

The internal state of the xHC shall be valid until it enters the D3cold state. When the xHC is Stopped, software may issue a Save State operation with the expectation of subsequently placing the xHC in the D3cold state. If prior to setting the xHC into the D3cold state, software decides to restart the xHC, then a Restore State operation is not required.

## 4.23.2.1 Save and Restore Operations

The xHC Save and Restore State operations shall save and restore any internal state necessary to restore the xHC to the same operational state that it is was in when the previous Save was performed, irrespective of whether it uses the Scratchpad Buffer or a proprietary memory to save the state.

For example, the BIOS may save the state of xHC before it hands off the xHC to the OS, then restore that state when control of the xHC is returned to it. However, while the OS has control, it may execute its own Save and Restore State operations every time it transitions in and out of a Suspend or Hibernate states.

The Save and Restore operations may be used to accelerate the initialization process of the xHC. Rather than resetting the xHC and issuing multiple commands to bring Device Slots on line, software could take a

"snapshot" of the xHC state after set of Device Slots is configured. The snapshot could then be used to bring the xHC to the same state, without having to run through the initial command sequence. This approach may be useful to quickly bring a set of permanently attached USB devices on a motherboard on line, i.e. the USB topology is fixed.

If the *Scratchpad Restore* (SPR) flag is set in the HCSPARAMS2 register, the xHC Save and Restore State operations use the Scratchpad Buffer space for storing the internal xHC state while it is powered down, and it is critical that the system maintain the integrity of the Scratchpad Buffer space across power events if the xHC is to be restored correctly. Refer to section 5.3.4 for more information.

Note: An xHC implementation is responsible for checking the saved state during a Restore State operation. If the saved state is corrupted, the Save/Restore Error (SRE) flag in the USBSTS register shall be set to '1', the Restore operation terminated, and the Restore State Status (RSS) flag cleared to '0'.

Note: The state of a Root Hub port is not covered by a Save or Restore operation. Refer to sections 5.4.8, 5.4.9, and 4.19 for more information on how xHC ports are managed during power events.

## 4.23.3 PCI Power Management

Refer to Appendix A.

## 4.23.3.1 Standard PCI Power Management

Refer to PCI and PCIe specifications.

## 4.23.3.2 PCI Extended Power Management

Refer to PCI Power Management (PCI PM) specification.

# 4.23.4 USB Power Management

## 4.23.4.1 USB2

Refer to **USB2** Specification.

#### 4.23.4.2 USB3

Refer to **USB3** Specification.

## 4.23.5 USB Link Power Management

The xHCl provides independent mechanisms for managing Link Power Management (LPM). One mechanism allows the xHC Root Hub ports to provide all the features defined by the <u>USB2, USB2 LPM</u>, and <u>USB3</u> specifications for hub downstream port management. And the other mechanism, enabled through the Slot Context *Max Exit Latency* field, provides the xHC with the information it needs to most effectively schedule USB transfers, maximizing bus bandwidth utilization.

Note: xHC implementations should support Link Power Management for all USB protocols that it supports. Refer to the xHCl Supported Protocol Capability (section 7.2.2.1.3) for the specific Link Power Management features supported by the xHC.

## 4.23.5.1 Root Hub Port LPM Support

There are two different *Link Power Management* (LPM) approaches defined by the USB specifications, one for USB3 (SuperSpeed) devices and another for USB2 (Legacy High-, Full- and Low-speed) devices. The xHCl defines mechanisms to support the Link Power Management approaches defined for both the USB3 and USB2 protocols.

Refer to the section 11 of the <u>USB3</u> spec for more information on Link Power Management.

Refer to the <u>USB2 LPM</u> ECR for more information on USB2 Link Power Management.

USB2 defines 3 'L' link states and USB3 defines 4 "U" link states.

**Table 12: LPM State Mapping** 

| Link State          | Encoding                   |                | Decembries                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------|----------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | USB2 <sup>a</sup>          | USB3           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| On                  | LO                         | UO             | This is the normal link operational state. All packet communication, whether for control or data transfers, occurs in this state.  A USB2 port in L0 is either actively transmitting or receiving data (L0-Active) or able to do so but not currently transmitting or receiving information (L0-Idle).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Fine-grain<br>LPM   | NA                         | U1             | U1 is a low exit latency standby state. Refer to section 11.4.1.2 of the <u>USB3</u> spec for more information. In this state the port is capable exiting to the On state in less than ~10 $\mu$ s.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Coarse-grain<br>LPM | L1 <sup>b</sup><br>(Sleep) | U2             | U1 is a low to medium range exit latency standby state. Refer to section 11.4.1.2 of the <u>USB3</u> spec for more information. In this state the port is capable exiting to the On state in ~1 ms.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Suspend             | L2                         | U3             | This is a deep power saving state where interface (e.g., Physical Layer) power may be removed, except as needed to perform the various functions such as reset signaling, connect/disconnect detection, and wakeup.  This is the formalized name for USB Suspend.  Entry in to this state is nominally triggered by a command to a hub or root hub port to transition to suspend, at which point the port ceases signaling to the downstream port.  This state also imposes power draw requirements (from VBUS) on the attached device. Exit from this state is via remote wake, resume signaling, reset signaling or disconnect.  VBUS remains on in this state.  Refer to section 11.4.1.4 of the USB3 spec for more information.  Refer to Section 7.1.7.6 in the USB2 specification. |
| Off                 | L3                         | Not<br>defined | In this state, the port is not capable of performing any data signaling. It corresponds to the powered-off, disconnected, and disabled states.  VBUS is off in this state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

a. This table provides USB3 extensions to Table 1-1 in the USB2 LPM ECN.

The xHCl reports the current Link State in the *Port Link State* (PLS) field of the PORTSC register. The interpretation of the *PLS* field depends on the PORTSC *Port Speed* field. If *Port Speed* reports Low-, Full-, or High-speed, then the *PLS* field shall never report a U1 state.

## 4.23.5.1.1 **USB2 LPM Support**

This section applies only if a USB2 *xHCl Supported Protocol* Capability structure (section 7.2) is declared (i.e. the *Major Revision* field = 02h).

b. The USB2 *L1* state is mapped to the USB3 *U2* state because both represent coarse-grain LPM modes, i.e. they take approximately 1 ms. to enter.

When system software is ready to transition a USB2 port from L0 to a deeper power savings state, it writes a '2' (U2) to the *Port Link State* (PLS) field, which results in setting the *L1 Status* (L1S) field to *Invalid* ('0'), and an LPM transaction on the USB2 bus. While a USB2 link is attempting to transition to the L1 state, the *PLS* field shall continue to report the previous state (U0).

Note: The device responds to the LPM transaction with an ACK if it is ready to make the transition or a NYET if it is not currently ready to make the transition, usually because it has data pending for the host.

L1 Status (L1S) results for a LPM Transaction:

- Success Upon receipt of an ACK, the xHC shall set the *PLS* field in the PORTSC register to the L1 state (U2) and the *L1S* field in the USB2 PORTPMSC register to *Success* ('1'). The *Port Link Status Change* bit is not set and no *Port Status Change Event* is generated.
- Not Yet Upon receipt of a NYET, the xHC shall set the *L1S* field in the USB2 PORTPMSC register to *Not Yet* ('2'), set the *Port Link Status Change* (PLC) bit to '1'. If the assertion of *PLC* results in a '0' to '1' transition of PSCEG (4.19.2), a *Port Status Change Event* shall be generated for the port.
- Not Supported A USB2 device shall transmit a STALL handshake if it does not support the requested link state (Lx, refer to the bmAttributes field of the extended LPM transaction, Table 2-3 in the USB2 LPM ECR). Upon the receipt of a STALL handshake the xHC shall set the L1S field in the USB2 PORTPMSC register to Not Supported ('3'), set the PLC flag to '1'. If the assertion of PLC results in a '0' to '1' transition of PSCEG (4.19.2), a Port Status Change Event shall be generated for the port.
- Timeout/Error If the xHC detects a transaction error (including timeout), it shall retry the LPM transaction up to two more times. If there are three consecutive errors then the xHC shall set the L1S field in the USB2 PORTPMSC register to Timeout/Error ('4'), set the PLC bit to '1'. If the assertion of PLC results in a '0' to '1' transition of PSCEG (4.19.2), a Port Status Change Event shall be generated for the port.

Note: The *PLC* flag is <u>not</u> set (and an event is not generated) if the port successfully enters the L1 state. In the latter three cases above, the port asserts the *PLC* flag (PLC Condition: USB2 L1 Entry Reject), however the *PLS* field does not change, i.e. the port's link remains in the U0 state. Software may examine the *L1 Status* (L1S) field of the PORTPMSC register when the *Port Status Change Event* is received for the port to determine the problem with entering the L1 state.

This information allows software to tune its use of the L1 state, identify misbehaving device, etc. For example, software could identify a device which consistently NAKs L1 entry but rarely moves data and notify the end user.

The xHC shall meet the following requirements:

- If the port is enabled (*PED* = '1') and in the L1 (*PLS* = '2') state, the xHC shall treat an L1 request (write of '2' to *PLS* field) as a functional no-operation and set the *L1S* field in the USB2 PORTPMSC register to *Success* ('0').
- If the device detects errors in either of the token packets or does not understand the protocol extension transaction, no handshake shall be returned. In this case the xHC shall timeout and the *L1S* field in the USB2 PORTPMSC register shall be set to *Timeout/Error* ('3'). Refer to the <u>USB2 LPM</u> ECR for L1 timeout details.

The L1 state may be reset to the L0 state by a software request or from the device attached to the port. To accommodate this operation, software may write a '0' (U0) to the *PLS* field of a USB2 protocol port attached to a Low-, Full-, or High-Speed device that supports LPM. Refer to the definition of the *PLS* field in Table 35 for more information.

Note: The *Remote Wake Enable* (RWE) flag (Table 38) shall be used to enable or disable xHC remote wake from L1.

#### 4.23.5.1.1.1 Hardware Controlled LMP

USB 2 ports may support hardware controlled Link Power Management, as indicated by the *Hardware LMP Capability* (HLC) flag equal '1' in the USB2 *xHCl Supported Protocol* Capability structure (7.2.2.1.3.2). If Hardware USB2 LMP is supported, then the *Hardware LMP Enable* (HLE) bit in the USB2 PORTPMSC register may be used to enable or disable it.

Prior to enabling hardware controlled USB2 LMP, software shall initialize the *HIRD* and *RWE* fields of the USB2 PORTPMSC register. Note that the hardware management mechanism may use modified *HIRD* and *RWE* values in the LMP Transactions that it generates to a device.

While Hardware USB2 LMP (*HLE* = '1') is enabled, software shall not modify the *HIRD* or *RWE* fields of the USB2 PORTPMSC register, or attempt to transition the port to the U2 state, i.e. shall not write the PORTSC register with *PLS* = '2' and *LWS* = '1'.

## 4.23.5.2 Max Exit Latency

The xHC schedules all USB data transfers. If links in the path to a USB device are in U1 or U2 state, an additional latency is incurred when accessing a device. It is not practical for the xHC to track the state of every link in the USB topology, so the *Max Exit Latency* field in the *Slot Context* identifies the worst case exit latency for the links and hubs between the xHC and the device when scheduling transfers to power managed devices.

Max Exit Latency is a software computed value, which should comprehend the following components:

- The worst case delay to wake up all links in the path between the Root Hub port and the device if they are in their deepest allowable U state, i.e. U1 or U2.
   For SuperSpeed devices, the PING Wake Delay (PWD) described in section C.1.3.2 of the USB3 spec may be used to compute this component.
- 2) The minimum Interval value set for any Isoch endpoint of the device.
- 3) The worst case time it takes to transfer the Isoch data. Note that the value of this component may not be determined by the largest Max ESIT Payload declared by a device endpoint. E.g an endpoint with a Max ESIT Payload of 48KB and an Interval of 2 microframes allows a larger Max Exit Latency value than an endpoint with a Max ESIT Payload of 24KB and an Interval of 1 microframe. For SuperSpeed Isoch Transaction Limits refer to Appendix F.3.

A Max Exit Latency value of '0' indicates to the xHC that no links in the path to the device are being power managed.

The Max Exit Latency shall be '0' for USB2 devices.

Note: If Max Exit Latency = '0' and the Slot Context Speed field equals SuperSpeed, then the xHC may not schedule any PING TPs for endpoints associated with the Device Slot.

Note: System software sets the allowable U-states for a device. Software knows, based on the depth and the exit latencies of the intervening links, what the worst case time is for a PING TP to reach a device and the PING\_RESPONSE TP to be returned. Software shall ensure that a device is prevented from entering a U-state where its worst case exit latency (i.e. the delay between the transmission of a PING TP and the reception of the PING\_RESPONSE TP by the xHC) approaches the ESIT.

If software is going to change device or link related parameters on the bus that would result in a <u>shorter</u> *Max Exit Latency* value for a Device Slot, then it should change the *Max Exit Latency* value in the device's Slot Context using an *Evaluate Context Command*, before it changes any bus parameters.

If software is going to change device or link related parameters on the bus that would result in a <u>longer</u> *Max Exit Latency* value for a Device Slot, then it should change any bus parameters, before it changes the *Max Exit Latency* value in the device's Slot Context using an *Evaluate Context Command*.

Note: The xHC shall complete any changes to its internal Pipe Schedules before it generates a Command Completion Event for Evaluate Context Command that modifies Max Exit Latency.

#### 4.23.5.2.1 No Ping Response Error

This error only applies to SuperSpeed Isoch endpoints. A *No Ping Response Error* Completion Code indicates that the xHC was unable to complete the data transfer associated with an Isoch TD within the ESIT because it did not receive a PING RESPONSE in time.

The xHC schedules the data transfer for a SS Isoch endpoint, and if the Slot Context *Max Exit Latency* value is non-zero, it shall send a PING TP to the endpoint *Max Exit Latency* µs. before the scheduled data transfer to wake up all the links in the path. If a PING\_RESPONSE TP is not received by the time the data transfer is scheduled to take place, a *No Ping Response Error* should be generated for the TD.

If the error occurs, the data associated with the TD in error shall be lost and the xHC shall advance to the next TD for the next ESIT.

In response to a *No Ping Response Error* Completion Code software should reevaluate the value assigned to *Max Exit Latency*.

Refer to section 6.2.2 for the definition of the Slot Context the Max Exit Latency field.

Refer to section C.2 in the <u>USB3</u> spec for U1 and U2 Exit Latency calculation examples.

#### 4.23.5.2.2 Max Exit Latency Too Large Error

The Max Exit Latency Too Large Error may be generated by an Evaluate Context Command and informs software that the specified Max Exit Latency value would not allow the xHC to reliably schedule Isoch transfers for the Device Slot.

When software receives this error it knows that it can change some of the link power state options in the path to the device to less aggressive settings (which allows it to assert a smaller *Max Exit Latency* value) and retry the configuration with the same *Interval* and *Max ESIT Payload* size.

Note: In addition to waiting for the PING\_RESPONSE and transferring the Isoch data, the xHC must include the *Isoch Scheduling Delay*. The *Isoch Scheduling Delay* comprehends the additional time the xHC requires to parse the PING\_RESPONSE TP then enable the associated Isoch transfer, and to accommodate schedule jitter the PING and the Isoch transfer may incur within the Interval due to the other transfers that it must manage. The *Isoch Scheduling Delay* is an xHC implementation specific value. The *Max Exit Latency Too Large Error* allows the xHC to reject a proposed *Max Exit Latency* value because it could not be made to work after it evaluated the *Isoch Scheduling Delay* by the other endpoints that it had to schedule.

### 4.24 Host Controller Management

#### 4.24.1 Internal Errors

The Host Controller Error (HCE) flag is asserted when an internal xHC error is detected that exclusively affects the xHC. When the HCE flag is set to '1' the xHC shall cease all activity. Software response to the assertion of HCE is to reset the xHC (HCRST = '1') and reinitialize it.

Software should implement an algorithm for checking the HCE flag if the xHC is not responding.

Note: HCE may be asserted due to a soft or hard error. An SRAM parity error while accessing an internal data structure is an example of a soft error that may assert HCE. However a hard error shall cause the xHC to reassert HCE immediately after it is reinitialized. In this case, software should employ some heuristics to prevent the case where the xHC is continually in an error-reset-reinitialize loop and report this condition to the user.

Note: Host System Error (HSE) shall be used to report errors detected by xHC that may affect the system as a whole. Refer to section 4.10.2.6 for more information.

### 4.24.2 Port to Connector Mapping

This section discusses how the xHC Root Hub registers ports shall be mapped to the **External Ports** of the xHC device, and the USB A connectors of a system, where a "system" may be a motherboard or a stand alone controller card. Consistent mapping is required to ensure that software may effectively manage the USB devices attached by the user.

#### 4.24.2.1 Root Hub Port to External Port Assignment

This section discusses how the Root Hub registers ports shall be mapped to the **External Ports** of the xHC device.

An xHC may integrate one or more Tier<sup>36</sup> 2 USB 2.0 hubs. These hubs shall be referred to as **Integrated Hubs**. An *Integrated Hub* may be connected to a Root Hub port associated with a High-speed Bus Instance to provide Low-speed (LS), Full-speed (FS), and High-speed (HS) functionality on *External Ports* presented by the xHC device or to expand the number of USB2 Protocol *External Ports*.

A USB 3.0 hub is the logical combination of two hubs: a USB 2.0 hub and a SuperSpeed (SS) hub. Each hub operates independently on a separate data bus. Typically, the only shared logic between the two hubs is for controlling VBus on their downstream facing ports. The paring of USB 2.0 and SS hubs means that downstream facing ports of the USB 3.0 hub are at the same Tier. Matched Tiers simplify the software management of the shared port power logic in a USB 3.0 hub.

When the xHC External Ports associated with an Integrated Hub and the External Ports associated with a USB3 Protocol Root Hub port are assigned to the same USB connector, a mismatch is created between the Tiers presented at the connector. The USB 2.0 signal pair from the External Hub is at Tier 2 and the SuperSpeed signal pairs from the Root Hub port are at Tier 1. To minimize the impact on software management of power at the connector, the Tier mismatch created by Integrated Hubs is limited to 1.

- When *Integrated Hub*(s) are implemented:
  - Only a single *Integrated Hub* (i.e. one additional Hub Tier) shall be allowed between a xHC Root Hub port and *External Port*.
  - The only allowed USB 2.0/SS Hub Tier mismatch case is where the USB2 Protocol *External Ports* are at Tier 2 and USB3 Protocol *External Ports* are at Tier 1.
  - The xHC vendor shall provide a description of the Root Hub port / Integrated Hub / External Port mapping. Refer to Appendix D for an example of how ACPI may be used to provide this mapping.

<sup>36.</sup> Refer to section 4.1.1 of the <u>USB2</u> spec for more information on Tiers and USB Topologies.

- Ports of like protocols shall be grouped when defining External Port numbering. e.g. Given *n* USB2 protocol *External Ports* and *m* USB3 protocol *External Ports*, *External Ports* 1 through *n* shall be USB2 protocol ports and *External Ports n*+1 through *n*+*m* shall be USB3 protocol ports.
- The USB2 xHCl Supported Protocol Capability Integrated Hub Implemented (IHI) flag shall be '1'.
- When Integrated Hub(s) are not implemented:
  - There shall be a 1:1 mapping between xHC Root Hub ports and xHC External Ports, where the
    Root Hub port 1 shall map to External Port 1, Root Hub port 2 shall map to External Port 2, and so
    on. This mapping means that the protocol of each Root Hub port is identical to the protocol of the
    respective External Port, as defined by the USB2 and USB3 xHCl Supported Capabilities, refer to
    section 7.2.
  - The USB2 xHCl Supported Protocol Capability Integrated Hub Implemented (IHI) flag shall be '0'.

#### 4.24.2.2 External Port to USB Connector mapping

 This section discusses how the External Ports of the xHC device may be mapped to the physical USB A connectors of the xHC system. Consistent mapping is required to ensure that software may effectively manage the ports.

A system may incorporate USB 2.0 or USB 3.0 hubs that are external from the device that contains the xHC. In this section these hubs will be referred to as **Embedded Hubs**. *Embedded Hubs* may be used to expand the number of USB 2.0 or 3.0 A connectors presented by a system.

- When an Embedded Hub(s) is implemented:
  - A USB 2.0/SS Hub Tier mismatch between the xHC External Ports and the USB A connectors is not allowed.
  - The system shall provide software with a description of the Root Hub port / Integrated Hub / External port / Embedded Hub / USB A connector mapping via ACPI or other method. Refer to Appendix D for an example of ACPI mapping.
- When an *Embedded Hub* is not implemented:
  - A system may define the mapping of xHC External Ports to USB connectors using ACPI or other methods.
  - Software may assume the following "default" mapping of xHC *External Port* numbers to USB connector numbers if no other method is defined by a system.

Given n USB2 protocol External Ports numbered 1 to n, m USB3 protocol External Ports numbered n+1 to n+m, and c USB connectors numbered 1 to c; External Ports 1 and n+1 shall map to USB connector 1 to form a USB 3.0 compatible port, External Ports 2 and n+2 shall map to USB connector 2 to form a USB 3.0 compatible port, and so on. If there n is greater than m then there will be m USB 3.0 compatible ports and n-m USB 2.0 compatible ports, or vice versa if m is greater than n.

Note: If USB2 and USB3 protocol ports share the same over-current detection logic (whether Integrated or Embedded hub(s) are implemented or not), then an over-current condition shall assert *OCA* on both ports and transition both ports to the **Powered-off** state.

#### 4.24.2.3 Mapping Example



Figure 46: Integrated Hub Example

Figure 46 illustrates a Integrated Hub xHC example implementation, where:

- The motherboard presents 4 user visible connectors C1 C4.
  - Motherboard connectors C1 and C2 support USB3 (LS/FS/HS/SS) devices.
  - Motherboard connectors C3 and C4 support USB2 (LS/FS/HS) devices.
- The xHC implements a High-speed Bus Instance associated with one USB2 Protocol Root Hub port HCP1. Note that HPC1 provides no Low- or Full-speed support.
- The xHC implements 3 Root Hub ports (HCP1 HCP3, Tier 1), 1 USB2 Protocol and 2 USB3 Protocol.
  - Root Hub port 1 (HCP1) is attached to the HS Integrated Hub. The Integrated Hub supports 4
    ports (IP1 IP4).
    - Ports 1 to 4 (IP1-IP4, Tier 2) of the Integrated Hub attach to External Ports 1 to 4 (P1-P4), respectively.
  - Root Hub ports 2 and 3 (HCP2, HCP3) attach to External Ports 5 and 6 (P5, P6), respectively.
- The xHC presents 6 External Ports (P1 P6).
  - External Ports 1 4 (P1 P4) support LS/FS/HS devices.
    - P1 and P2 are attached to motherboard connectors C1 and C2, respectively, providing the LS/ FS/HS support for the USB3 connectors.
    - P3 and P4 are attached to the motherboard USB2 compatible connectors C3 and C4, respectively.
  - External Ports 5 and 6 (P5, P6) are attached to motherboard connectors C1 and C2 respectively, providing the SS support for the USB3 connectors.
  - External Ports P1 through P4 present a USB2 data bus (i.e. a D+/D- signal pair). External Ports P5 and P6 present a SuperSpeed data bus (i.e. SSRx+/SSRx- and SSTx+/SSTx- signal pairs).

• The *Tier Mismatch* occurs at connectors C1 and C2 due to assigning Tier 2 *Integrated Hub* ports and Tier 1 Root Hub ports to the same USB 3.0 connectors.

## 5 Register Interface

The extensible USB Host Controller contains many software accessible hardware registers. A large portion of the registers appear as Memory-mapped Host Controller Registers. Other registers may appear using non-memory address mechanisms, as in the case of a <u>PCI</u> or <u>PCIe</u> based Host Controller. For these designs it is required to implement the required registers as defined by the respective specification.

Note that the xHCl does not require support for exclusive-access mechanisms (such as PCl LOCK) for accesses to the memory-mapped register space. Therefore, if software attempts exclusive-access mechanisms to the host controller memory-mapped register space, the results are undefined.

Refer to section 3.1 for a summary of the xHCl register architecture.

**Table 13: eXtensible Host Controller Interface Register Sets** 

| Offset                                       | Register Set                              | Size                    | Explanation                                                                                                                                                                                                                             |
|----------------------------------------------|-------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 to<br>CAPLENGTH                            | Capability<br>Registers<br>(Section 5.3)  | Up to<br>256 Bytes      | The capability registers specify the limits, restrictions, and capabilities of a host controller implementation.  These values are used as parameters to the host controller driver.                                                    |
| CAPLENGTH<br>to<br>CAPLENGTH<br>+ BFFh       | Operational<br>Registers<br>(Section 5.4) | Up to<br>3K Bytes       | The "low-touch" operational registers are used by system software to control and monitor the operational state of the host controller.                                                                                                  |
| Pointed to by the Capability Registers       | Run-time<br>Registers<br>(Section 5.5)    | Up to<br>32800<br>Bytes | The "high-touch" operational registers are used by system software to control and monitor the operational state of the host controller.                                                                                                 |
| Pointed to by<br>the Capability<br>Registers | Doorbell Array<br>(Section 5.6)           | Up to<br>1K Bytes       | An array of doorbells, where each 32-bit entry in the array represents a doorbell for each device attached to the host. Write the ID(s) for a specific endpoint to signal the host controller that additional work items are available. |

Refer to Table 138 for a breakdown of the xHCI Extended Capability register sets.

**Table 14: Register Alignment Requirement Summary** 

| Register              | Alignment in<br>Bytes  | Section |
|-----------------------|------------------------|---------|
| Capability Registers  | Page                   | 5.3     |
| Operational Registers | 4                      | 5.4     |
| Runtime Registers     | PF0 = 32<br>VFn = Page | 5.5     |
| Doorbell Array        | PF0 = 4<br>VFn = Page  | 5.6     |

### **5.1** Register Conventions

If the xHC supports 64-bit addressing (AC64 = '1'), then software should write registers containing 64-bit address fields using only Qword accesses. If a system is incapable of issuing Qword accesses, then writes to the 64-bit address fields shall be performed using 2 Dword accesses; low Dword-first, high-Dword second.

If the xHC supports 32-bit addressing (AC64 = '0'), then the high Dword of registers containing 64-bit address fields are unused and software should write addresses using only Dword accesses.

All multi-byte register fields follow little-endian ordering; i.e. lower addresses contain the least significant parts of the field. Bytes/characters within a field shall be in little-endian order, i.e. first char of string in least significant byte, second char next significant byte, etc.

#### 5.1.1 Attributes

The following notation is used to describe register access attributes:

**Table 15: Register Attributes** 

|                       | Table 13. Register Attributes                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>Attribute | Description                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| HwInit                | <b>Hardware Initialized</b> : Register bits are initialized by firmware or hardware mechanisms such as pin strapping or serial EEPROM. (System firmware hardware initialization is only allowed for system integrated devices.) Bits are read-only after initialization and may only be reset (for write-once by firmware) with a HCRST.                                                                                                     |
| RO                    | <b>Read-only</b> : Register bits are read-only and may not be altered by software. Register bits may be initialized by hardware mechanisms such as pin strapping or serial EEPROM.                                                                                                                                                                                                                                                           |
| RW                    | <b>Read-Write</b> : Register bits are read-write and may be either set or cleared by software to the desired state. Note that individual bits in some read/write registers may be Read-Only.                                                                                                                                                                                                                                                 |
| RW1C                  | <b>Write-1-to-clear status</b> : Register bits indicate status when read, a set bit indicating a status event may be cleared by writing a '1'. Writing a '0' to RW1C bits has no effect.                                                                                                                                                                                                                                                     |
| RW1S                  | <b>Write-1-to-set status</b> : Register bits indicate status when read, a clear bit may be set by writing a '1'. Writing a '0' to RW1S bits has no effect.                                                                                                                                                                                                                                                                                   |
| ROS                   | <b>Sticky - Read-only</b> : Register bits are read-only and may not be altered by software. Where noted, registers that consume AUX power shall preserve sticky register values when AUX power consumption (either via AUX power or PME Enable) is enabled. In these cases, registers are not initialized or modified by Chip Hardware Reset.                                                                                                |
| RWS                   | Sticky - Read-Write: Register bits are read-write and may be either set or cleared by software to the desired state. Where noted, registers that consume AUX power shall preserve sticky register values when AUX power consumption (either via AUX power or PME Enable) is enabled. In these cases, registers are not initialized or modified by Chip Hardware Reset.                                                                       |
| RW1CS                 | Sticky - Write-1-to-clear status: Register bits indicate status when read, a set bit indicating a status event may be cleared by writing a '1'. Writing a '0' to RW1CS bits has no effect. Where noted, registers that consume AUX power shall preserve sticky register values when AUX power consumption (either via AUX power or PME Enable) is enabled. In these cases, registers are not initialized or modified by Chip Hardware Reset. |
| Rsvd                  | Reserved: Reserved for future RO implementations. Registers or memory that shall be treated as read-only by system software. Rsvd registers shall return '0' when read. Software shall ignore the value read from these bits.                                                                                                                                                                                                                |

**Table 15: Register Attributes (Continued)** 

| Register<br>Attribute | Description                                                                                                                                                                                                                                                                                                                   |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RsvdO                 | Reserved and Opaque: Reserved for exclusive xHC use, e.g. temporary xHC workspace. Register or memory values may be modified by the xHC at any time. Software manipulation of this space may cause undetermined results. Software shall <i>not</i> write this space unless explicitly allowed by vendor specific instruction. |
| RsvdP                 | Reserved and Preserved: Reserved for future RW implementations. Software shall preserve the value read for writes to bits.                                                                                                                                                                                                    |
| RsvdZ                 | Reserved and Zero: Reserved for future RW1C implementations. Software shall use '0' for writes to these bits.                                                                                                                                                                                                                 |

Note: System software shall mask all reserved fields (Rsvd, RsvdP or RsvdZ) to '0' before evaluating a register or data structure value. This will enable current system software to run with future xHCl implementations that define the reserved fields.

Note: When a Reserved attribute (Rsvd, RsvdP, RsvdO or RsvdZ) is used to define a data structure field, system software shall set all reserved register fields to '0' when initially allocating the data structure.

Note: Registers that define "Sticky" bits shall preserve their values when the Aux power well is enabled and the xHC is in the D3cold state. Refer to section 4.23.1 for more information on power wells and register initialization.

#### 5.1.2 Power Well Considerations

Refer to section 4.23.1.

### 5.2 PCI Configuration Registers (USB)

xHCs designed for operation in PCI-based systems shall implement a PCI Configuration Space that conforms to either the <u>PCI</u> Specification or the <u>PCIe</u> Specification, as determined by the target operating environment. The implementer should refer to the appropriate specification as published by the PCI Special Interest Group (SIG) (<a href="http://www.pcisig.com">http://www.pcisig.com</a>)

### 5.2.1 Type 0 PCI Header

Figure 47 describes the <u>PCI</u> Configuration Space for an xHC. PCI-based xHCs are required to implement a PCI, Type 0 PCI device header as depicted below. xHCs are also required to implement at least the first two Base Address Registers (BAR 0 and BAR 1) to enable 64-bit addressing. These Base Address Registers are used to point to the start of the host controller's memory-mapped Input/Output (MMIO) register space.

Refer to section 6.1 of the PCI specification for detailed compliance information.



#### IMPLEMENTATION NOTE

#### **BAR0 Size Allocation**

If virtualization is supported, the Capability and Operational Register sets, and the Extended Capabilities may reside in a single page of virtual memory, however the RTSOFF and DBOFF Registers shall position the Runtime and Doorbell Registers to reside on their own respective virtual memory pages. The BAR0 size shall provide space that is sufficient to cover the offset between the respective register spaces

(Capability, Operational, Runtime, etc.) and the register spaces themselves (e.g. a minimum of 3 virtual memory pages).

If virtualization is not supported, all xHCl register spaces may reside on a single page pointed to by the BAR0.



Figure 47: PCI Type 00h Configuration Space Header

Many of the fields of the PCI header space contain hardware default values, which are either fixed or, if an implementation permits, may be overridden using EEPROM, but may not be independently specified for each logical xHC instance in a platform. These fields include: Revision, Header Type, Subsystem ID, Subsystem Vendor ID, Class Code, Capability Pointer, Max Latency, and Min Grant.

The following fields are unique to each xHC instance: Device ID, Command, Status, Latency Timer, Cache Line Size<sup>37</sup>, Memory BAR, and Interrupt Pin.

<sup>37.</sup> The Cache Line Size is used to align xHC DMA operations.

### 5.2.2 Class Code Register

Address Offset: 09-0Bh
Default Value: 0C0330h
Attribute: RO
Size: 24 bits

This register contains the device programming interface information related to the Sub-Class Code and Base Class Code definition. This register also identifies the Base Class Code and the function sub-class in relation to the Base Class Code.

Table 16: Class Code Register (CLASSC)

| Bit   | Description                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------|
| 7:0   | <b>Programming Interface (PI).</b> 30h = USB 3.0 Host Controller that conforms to this specification. |
| 15:8  | Sub-Class Code (SCC). 03h = Universal Serial Bus Host Controller.                                     |
| 23:16 | Base Class Code (BASEC). 0Ch = Serial Bus controller.                                                 |

### 5.2.3 Serial Bus Release Number Register (SBRN)

Address Offset: 60h

Default Value: Refer to Description below

Attribute: RO Size: 8 bits

This register contains the release of the Universal Serial Bus Specification with which this Universal Serial Bus Host Controller module is compliant.

Table 17: Serial Bus Release Number Register (SBRN)

| Bit | Description                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------|
| 7:0 | Serial Bus Specification Release Number. All other combinations are reserved. Bits[7:0] Release Number 30h Release 3.0 |

### **5.2.4** Frame Length Adjustment Register (FLADJ)

Address Offset: 61h
Default Value: 20h
Attribute: RWS
Size: 8 bits

This register is in the Auxiliary Power well. This feature is used to adjust any offset from the clock source that generates the clock that drives the SOF counter. When a new value is written into these six bits, the length of the frame is adjusted for all USB buses implemented by an xHC. Its initial programmed value is system dependent based on the accuracy of hardware USB clock and is initialized by system software (typically the BIOS). This register should only be modified when the *HCHalted* (HCH) bit in the USBSTS register is '1'. Changing value of this register while the host controller is operating yields undefined results.

**Table 18: Frame Length Adjustment Register (FLADJ)** 

| Bit | Description                                                                                                                                                                                                                                                                                                                       |             |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| 5:0 | Frame Length Timing Value. Each decimal value change to this register corresponds to 16 high-speed bit times. The SOF cycle time (number of SOF counter clock periods to generate a SOF microframe length) is equal to 59488 + value in this field. The default value is decimal 32 (20h), which gives a SOF cycle time of 60000. |             |  |
|     | Frame Length                                                                                                                                                                                                                                                                                                                      |             |  |
|     | (# HS bit times)                                                                                                                                                                                                                                                                                                                  | FLADJ Value |  |
|     | (decimal)                                                                                                                                                                                                                                                                                                                         | (decimal)   |  |
|     | 59488                                                                                                                                                                                                                                                                                                                             | 0 (00h)     |  |
|     | 59504                                                                                                                                                                                                                                                                                                                             | 1 (01h)     |  |
|     | 59520                                                                                                                                                                                                                                                                                                                             | 2 (02h      |  |
|     | 59984                                                                                                                                                                                                                                                                                                                             | 31 (1Fh)    |  |
|     | 60000                                                                                                                                                                                                                                                                                                                             | 32 (20h)    |  |
|     | 60480                                                                                                                                                                                                                                                                                                                             | 62 (3Eh)    |  |
|     | 60496                                                                                                                                                                                                                                                                                                                             | 63 (3Fh)    |  |
| 7:6 | RsvdP.                                                                                                                                                                                                                                                                                                                            |             |  |

Note: A USB3 Bus Interval Adjustment Message is used by the host to adjust its 125 µs. bus interval up to +/-13.333 µs. The FLADJ establishes the center point for this adjustment. The contents of this register are not affected by the receipt of a BUS\_INTERVAL\_ADJUSTMENT\_MESSAGE from a USB3 device. Refer to section 8.5.6.6 in the USB3 spec.

### **5.2.5** PCI Power Management Interface

Figure 48 is a depiction of the registers defined in the PCI Power Management Capability. xHCl compliant host controllers shall implement the PCI Power Management capability registers as defined in the PCI Specification, which is nearly identical to the structure defined in PCI PM specification, with some additional requirements. Refer to Appendix A.1 for additional xHCl operational requirements for PCI Power Management.

Figure 48: PCI Power Management Capability Structure



The following section describes the PCI Power Management capability structure, which fields are required or optional for compliance, and how they are implemented by the xHC.

#### 5.2.5.1 PCI Power Management Registers

All fields are reset on full power-up. All of the fields except PME\_En and PME\_Status are reset on exit from D3cold state. If aux power is not supplied, the PME\_En and PME\_Status fields also reset on exit from D3cold state.

The <u>PCI</u> Capability List<sup>38</sup> is used to provide a standard way for software to find and use the PCI Power Management. Refer to section 3.2 in the <u>PCI PM</u> specification for the definition of Power Management Register Block.

### 5.2.6 Message Signaled Interrupts (MSI & MSI-X) Capability

Below is a depiction of the registers defined in the PCI Message Signaled Interrupt (MSI) capability. If an xHC supports PCI or PCIe it shall implement the PCI MSI and/or MSI-X capabilities as defined in the PCI Specification.

#### 5.2.6.1 MSI configuration

The PCI Capability List is used to provide a standard way for software to find and use the PCI MSI capabilities. The following subsections describe xHC related MSI implementation issues.

Figure 49 illustrates the Message Signaled Interrupt (MSI) Configuration capability layout, which consist of seven fields. Refer to section 6.8.1 in the PCI specification for the definition of MSI Capability Structure.

 31
 16 15
 8 7
 0

 MSI Message Control
 NXT\_PTR
 CAP\_ID (05H)
 Dword0

 Message Address
 Dword1

 Message Upper Address
 Dword2

 RsvdP
 Message Data
 Dword3

Figure 49: PCI MSI Configuration Capability Structure

#### 5.2.6.2 MSI-X configuration

The MSI-X capability structure is illustrated in Figure 50. More than one MSI-X Configuration Capability Structure per function is prohibited, but a function is permitted to have both an MSI and an MSI-X capability structures.

In contrast to the MSI capability structure, which directly contains all of the control/status information for the function's vectors, the MSI-X capability structure instead points to an MSI-X Table structure and a MSI-X Pending Bit Array (PBA) structure, each residing in Memory Space.

Each structure is mapped by a Base Address register (BAR) belonging to the function, located beginning at 10h in Configuration Space. A BAR Indicator register (BIR) indicates which BAR, and a Qword-aligned Offset indicates where the structure begins relative to the base address associated with the BAR. The BAR is permitted to be either 32-bit or 64-bit, but shall map Memory Space. A function is permitted to map both structures with the same BAR, or to map each structure with a different BAR.

The MSI-X Table structure typically contains multiple entries, each consisting of several fields: Message Address, Message Upper Address, Message Data, and Vector Control. Each entry is capable of specifying a unique vector.

The Pending Bit Array (PBA) structure contains the function's Pending Bits, one per Table entry, organized as a packed array of bits within Qwords.

The last QWORD will not necessarily be fully populated.

 31
 16 15
 8 7
 3 2 0
 0
 03-00H

 MSI-X Message Control
 NXT\_PTR
 CAP\_ID (11H)
 03-00H

 Table Offset
 Table BIR
 07-04H

 PBA Offset
 PBA BIR
 0B-08H

Figure 50: MSI-X Configuration Capability Structure

Refer to section 6.8.2 in the <u>PCI</u> specification for the definition of the MSI-X Capability and Table Structures. The following subsections describe xHC related MSI-X implementation issues.

#### **5.2.6.3** MSI-X Table

The MSI-X Capability *Table Offset* field points to the MSI-X Table. Refer to sections 6.8.2.6 through 6.8.2.9 in the <u>PCI</u> specification for the definition of the MSI-X Table Entry fields.

Note: The maximum number of Interrupters supported by the xHC architecture is 1024. The actual number of MSI-X Table entries required by an implementation is determined by the HCSPARAMS1 register *MaxIntrs* field.

Refer to section 5.2.6.5 for *Table Entry* addressing.

#### 5.2.6.4 MSI-X PBA

The MSI-X Capability *PBA Offset* points to the PBA (Pending Bit Array). Refer to section 6.8.2.10 in the <u>PCI</u> specification for the definition of the Pending Bits for MSI-X Table Entries.

Note: The maximum number of Interrupters supported by the xHC architecture is 1024. So only one PBA Qword is implemented, and (at most) only the low order 1023 bits are implemented. The actual number of Pending bits implemented is determined by the HCSPARAMS1 register *MaxIntrs* field.

Refer to section 5.2.6.5 for *Pending Bit* addressing.

#### 5.2.6.5 Accessing the MSI-X Table and MSI-X PBA

The MSI-X Table and MSI-X PBA are permitted to co-reside within a naturally aligned 4 KB address range, though they shall not overlap with each other.

MSI-X Table entries and Pending bits are each numbered 0 through N-1, where N-1 is indicated by the *Table Size* field in the MSI-X Message Control register. For a given arbitrary MSI-X Table entry K, its starting address can be calculated with the formula:

Entry starting address = Table base + K\*16

For the associated Pending bit K, its address for Qword access and bit number within that

Qword can be calculated with the formulas:

Qword address = PBA base + (K div 64)\*8

Qword bit# = K mod 64

Software that chooses to read Pending bit K with DWORD accesses can use these formulas:

Qword address = PBA base + (K div 32)\*4

Qword bit# = K

### 5.2.7 PCI Express Capability

The structure depicted below represents a PCI Express Capability structure that shall be implemented for any xHC designed to operate as a PCIe device within PCIe capable systems. Refer to section 7.8 of the PCIe spec, for details regarding implementation of this structure.

31 16 15 0 Next Cap Pointer PCI Express Cap ID 00h PCI Express Capabilities Register **Device Capabilities** 04h **Device Control Device Status** 08h 0Ch Link Capabilities Link Status Link Control 10h 14h 18h RsvdZ 1Ch 20h Device Capabilities 2 24h Device Status 2 **Device Control 2** 28h Link Capabilities 2 2Ch Link Status 2 Link Control 2 30h 34h RsvdZ 38h

Figure 51: PCI Express Capability Structure

### 5.2.8 SR-IOV Extended Capability

This optional capability is only required for xHC that provides hardware support for virtualized system environments. The *Single Root I/O Virtualization and Sharing Specification* (SR-IOV) defines virtualization related extensions to the PCI Express (PCIe) specification. SR-IOV is a PCIe Extended Capability.

Refer to section 8 for details on how to implement this capability.

### 5.3 Host Controller Capability Registers

These registers specify the limits and capabilities of the host controller implementation.

All Capability Registers are Read-Only (RO). The offsets for these registers are all relative to the beginning of the host controller's MMIO address space. The beginning of the host controller's MMIO address space is referred to as "Base" throughout this document.

Table 19: eXtensible Host Controller Capability Registers

| Base<br>Offset | Size          | Mnemonic    | Register Name                 | Section |
|----------------|---------------|-------------|-------------------------------|---------|
| 00h            | 1             | CAPLENGTH   | Capability Register Length    | 5.3.1   |
| 01h            | 1             | Rsvd        |                               |         |
| 02h            | 2             | HCIVERSION  | Interface Version Number      | 5.3.2   |
| 04h            | 4             | HCSPARAMS 1 | Structural Parameters 1       | 5.3.3   |
| 08h            | 4             | HCSPARAMS 2 | Structural Parameters 2       | 5.3.4   |
| 0Ch            | 4             | HCSPARAMS 3 | Structural Parameters 3       | 5.3.5   |
| 10h            | 4             | HCCPARAMS   | Capability Parameters         | 5.3.6   |
| 14h            | 4             | DBOFF       | Doorbell Offset               | 5.3.7   |
| 18h            | 4             | RTSOFF      | Runtime Register Space Offset | 5.3.8   |
| 1Ch            | CAPLENGTH-1Ch | Rsvd        |                               |         |

### **5.3.1** Capability Registers Length (CAPLENGTH)

Address: Base + (00h)

Default Value: Implementation Dependent

Attribute: RO Size: 8 bits

This register is used as an offset to add to register base to find the beginning of the Operational Register Space.

### 5.3.2 Host Controller Interface Version Number (HCIVERSION)

Address: Base + (02h)

Default Value: Implementation Dependent

Attribute: RO Size: 16 bits

This is a two-byte register containing a BCD encoding of the xHCl specification revision number supported by this host controller. The most significant byte of this register represents a major revision and the least significant byte is the minor revision. e.g. 0100h corresponds to xHCl version 1.0.

Note: Pre-release versions of the xHC shall declare the specific version of the xHCl that it was implemented against. e.g. 0090h = version 0.9.

### 5.3.3 Structural Parameters 1 (HCSPARAMS1)

Address: Base + (04h)

Default Value: Implementation Dependent

Attribute: RO Size: 32 bits

Figure 52: Structural Parameters 1 Register (HCSPARAMS1)



This register defines basic structural parameters supported by this xHC implementation: Number of Device Slots support, Interrupters, Root Hub ports, etc.

Table 20: Host Controller Structural Parameters 1 (HCSPARAMS1)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | <b>Number of Device Slots (MaxSlots).</b> This field specifies the maximum number of Device Context Structures and Doorbell Array entries this host controller can support. Valid values are in the range of 1 to 255. The value of '0' is reserved.                                                                                                                                                                                                                                                                                                            |
| 18:8  | Number of Interrupters (MaxIntrs). This field specifies the number of Interrupters implemented on this host controller. Each Interrupter is allocated to a vector of MSI-X and controls its generation and moderation.  The value of this field determines how many Interrupter Register Sets are addressable in the Runtime Register Space (refer to section 5.5). Valid values are in the range of 1h to 400h. A '0' in this field is undefined.                                                                                                              |
| 23:19 | Rsvd.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 31:24 | Number of Ports (MaxPorts). This field specifies the maximum Port Number value, i.e. the number of Port Register Sets that are addressable in the Operational Register Space (refer to Table 26). Valid values are in the range of 1h to FFh.  The value in this field shall reflect the maximum Port Number value assigned by an xHCl Supported Protocol Capability, described in section 7.2. Software shall refer to these capabilities to identify whether a specific Port Number is valid, and the protocol supported by the associated Port Register Set. |

### 5.3.4 Structural Parameters 2 (HCSPARAMS2)

Address: Base + (08h)

Default Value: Implementation Dependent

Attribute: RO Size: 32 bits

Figure 53: Structural Parameters 2 Register (HCSPARAMS2)



This register defines additional xHC structural parameters.

Table 21: Host Controller Structural Parameters 2 (HCSPARAMS2)

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0:3   | Isochronous Scheduling Threshold (IST). Default = implementation dependent. The value in this field indicates to system software the minimum distance (in time) that it is required to stay ahead of the host controller while adding TRBs, in order to have the host controller process them at the correct time. The value shall be specified in terms of number of frames/microframes.  If bit [3] of IST is cleared to '0', software can add a TRB no later than IST[2:0] Microframes before that TRB is scheduled to be executed.  If bit [3] of IST is set to '1', software can add a TRB no later than IST[2:0] Frames before that TRB is scheduled to be executed.  Refer to Section 4.14.2 for details on how software uses this information for scheduling isochronous transfers. |
| 7:4   | Event Ring Segment Table Max (ERST Max). Default = implementation dependent. Valid values are 0 – 15. This field determines the maximum value supported the Event Ring Segment Table Base Size registers (5.5.2.3.1), where:  The maximum number of Event Ring Segment Table entries = 2 ERST Max.  e.g. if the ERST Max = 7, then the xHC Event Ring Segment Table(s) supports up to 128 entries, 15 then 32K entries, etc.                                                                                                                                                                                                                                                                                                                                                                |
| 25:8  | Rsvd.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 26    | Scratchpad Restore (SPR). Default = implementation dependent. If Max Scratchpad Buffers is > '0' then this flag indicates whether the xHC uses the Scratchpad Buffers for saving state when executing Save and Restore State operations. If Max Scratchpad Buffers is = '0' then this flag shall be '0'. Refer to section 4.23.2 for more information.  A value of '1' indicates that the xHC requires the integrity of the Scratchpad Buffer space to be maintained across power events.  A value of '0' indicates that the Scratchpad Buffer space may be freed and reallocated between power events.                                                                                                                                                                                     |
| 31:27 | <b>Max Scratchpad Buffers (Max Scratchpad Bufs)</b> . Default = implementation dependent. Valid values are 0-31. This field indicates the number of Scratchpad Buffers system software shall reserve for the xHC. Refer to section 4.20 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### 5.3.5 Structural Parameters 3 (HCSPARAMS3)

Address: Base + (0Ch)

Default Value: Implementation Dependent

Attribute: RO Size: 32 bits

Figure 54: Structural Parameters 3 Register (HCSPARAMS3)



This register defines link exit latency related structural parameters.

Table 22: Host Controller Structural Parameters 3 (HCSPARAMS3)

| Bit   | Description       |                                                                                                |  |  |
|-------|-------------------|------------------------------------------------------------------------------------------------|--|--|
| 7:0   |                   | U1 Device Exit Latency. Worst case latency to transition a root hub Port Link State (PLS) from |  |  |
|       | U1 to U0. Applies | to all root hub ports.                                                                         |  |  |
|       | The following are | permissible values:                                                                            |  |  |
|       | Value             | Description                                                                                    |  |  |
|       | 00h               | Zero                                                                                           |  |  |
|       | 01h               | Less than 1 μs                                                                                 |  |  |
|       | 02h               | Less than 2 μs.                                                                                |  |  |
|       |                   |                                                                                                |  |  |
|       | 0Ah               | Less than 10 μs.                                                                               |  |  |
|       | 0B-FFh            | Reserved                                                                                       |  |  |
| 15:8  | Rsvd.             |                                                                                                |  |  |
| 31:16 | U2 Device Exit L  | atency. Worst case latency to transition from U2 to U0. Applies to all root hub                |  |  |
|       | ports.            |                                                                                                |  |  |
|       | The following are | permissible values:                                                                            |  |  |
|       | Value             | Description                                                                                    |  |  |
|       | 0000h             | Zero                                                                                           |  |  |
|       | 0001h             | Less than 1 μs.                                                                                |  |  |
|       | 0002h             | Less than 2 μs.                                                                                |  |  |
|       | <br>07FFh         | Less than 2047 μs.                                                                             |  |  |
|       | 0800-FFFFh        | Reserved                                                                                       |  |  |

### **5.3.6 Capability Parameters (HCCPARAMS)**

Address: Base + (10h)

Default Value: Implementation Dependent

Attribute: RO Size: 32 bits

The default values for all fields in this register are implementation dependent.

Figure 55: Capability Parameters Register (HCCPARAMS)



This register defines optional capabilities supported by the xHCl.

**Table 23: Host Controller Capability Parameters (HCCPARAMS)** 

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | <b>64-bit Addressing Capability</b> <sup>a</sup> <b>(AC64).</b> This flag documents the addressing range capability of this implementation. The value of this flag determines whether the xHC has implemented the high order 32 bits of 64 bit register and data structure pointer fields. Values for this flag have the following interpretation:                                                                                                                  |
|      | ValueDescription032-bit address memory pointers implemented164-bit address memory pointers implemented                                                                                                                                                                                                                                                                                                                                                              |
|      | If 32-bit address memory pointers are implemented, the xHC shall ignore the high order 32 bits of 64 bit data structure pointer fields, and system software shall ignore the high order 32 bits of 64 bit xHC registers.                                                                                                                                                                                                                                            |
| 1    | <b>BW Negotiation Capability (BNC).</b> This flag identifies whether the xHC has implemented the Bandwidth Negotiation. Values for this flag have the following interpretation: <b>Value Description</b>                                                                                                                                                                                                                                                            |
|      | 0 BW Negotiation not implemented 1 BW Negotiation implemented                                                                                                                                                                                                                                                                                                                                                                                                       |
|      | Refer to section 4.16 for more information on Bandwidth Negotiation.                                                                                                                                                                                                                                                                                                                                                                                                |
| 2    | Context Size (CSZ). If this bit is set to '1', then the xHC uses 64 byte Context data structures. If this bit is cleared to '0', then the xHC uses 32 byte Context data structures.                                                                                                                                                                                                                                                                                 |
|      | Note: This flag does <i>not</i> apply to Stream Contexts.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3    | <b>Port Power Control (PPC).</b> This flag indicates whether the host controller implementation includes port power control. A '1' in this bit indicates the ports have port power switches. A '0' in this bit indicates the port do not have port power switches. The value of this flag affects the functionality of the <i>PP</i> flag in each port status and control register (refer to Section 5.4.8).                                                        |
| 4    | <b>Port Indicators (PIND).</b> This bit indicates whether the xHC root hub ports support port indicator control. When this bit is a '1', the port status and control registers include a read/ writeable field for controlling the state of the port indicator. Refer to Section 5.4.8 for definition of the <i>Port Indicator Control</i> field.                                                                                                                   |
| 5    | <b>Light HC Reset Capability (LHRC).</b> This flag indicates whether the host controller implementation supports a Light Host Controller Reset. A '1' in this bit indicates that Light Host Controller Reset is supported. A '0' in this bit indicates that Light Host Controller Reset is not supported. The value of this flag affects the functionality of the <i>Light Host Controller Reset</i> (LHCRST) flag in the USBCMD register (refer to Section 5.4.1). |

Table 23: Host Controller Capability Parameters (HCCPARAMS) (Continued)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6     | Latency Tolerance Messaging Capability (LTC). This flag indicates whether the host controller implementation supports Latency Tolerance Messaging (LTM). A '1' in this bit indicates that LTM is supported. A '0' in this bit indicates that LTM is not supported. Refer to section 4.13.1 for more information on LTM.                                                                                                                                   |
| 7     | <b>No Secondary SID Support (NSS)</b> . This flag indicates whether the host controller implementation supports Secondary Stream IDs. A '1' in this bit indicates that Secondary Stream ID decoding is not supported. A '0' in this bit indicates that Secondary Stream ID decoding is supported. (refer to Sections 4.12.2 and 6.2.3).                                                                                                                   |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 118   | Rsvd.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15:12 | <b>Maximum Primary Stream Array Size (MaxPSASize)</b> . This fields identifies the maximum size Primary Stream Array that the xHC supports. The <i>Primary Stream Array</i> size = $2^{MaxPSASize+1}$ . Valid <i>MaxPSASize</i> values are 1 to 15.                                                                                                                                                                                                       |
| 31:16 | xHCI Extended Capabilities Pointer (xECP). This field indicates the existence of a capabilities list. The value of this field indicates a relative offset, in 32-bit words, from Base to the beginning of the first extended capability.  For example, using the offset of Base is 1000h and the xECP value of 0068h, we can calculated the following effective address of the first extended capability:  1000h + (0068h << 2) -> 1000h + 01A0h -> 11A0h |

a. This is not tightly coupled with the USBBASE address register mapping control. The *64-bit Addressing Capability* (AC64) flag indicates whether the host controller can generate 64-bit addresses as a master. The USBBASE register indicates the host controller only needs to decode 32-bit addresses as a slave.

### 5.3.7 Doorbell Offset (DBOFF)

Address: Base + (14h)

Default Value: Implementation Dependent

Attribute: RO Size: 32 bits

This register defines the offset in Dwords of the Doorbell Array base address from the Base.

Figure 56: Doorbell Offset Register (DBOFF)



Table 24: Doorbell Offset Register (DBOFF)

| Bit  | Description                                                                                                                                                                                                                        |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0  | Rsvd.                                                                                                                                                                                                                              |
| 31:2 | <b>Doorbell Array Offset - RO.</b> Default = implementation dependent. This field defines the Dword offset of the Doorbell Array base address from the Base (i.e. the base address of the xHCl Capability register address space). |

Note: Normally the Doorbell Array is Dword aligned, however if virtualization is supported by the xHC then it shall be PAGESIZE aligned. e.g. If the PAGESIZE = 4K (1000h), and the Doorbell Array is positioned at a 3 page offset from the Base, then this register shall report 0000 3000h.

### 5.3.8 Runtime Register Space Offset (RTSOFF)

Address: Base + (18h)

Default Value: Implementation Dependent

Attribute: RO Size: 32 bits

This register defines the offset of the xHCl Runtime Registers from the Base.

Figure 57: Runtime Register Space Offset Register (RTSOFF)



Table 25: Runtime Register Space Offset Register (RTSOFF)

| Bit  | Description                                                                                                                                                                                                                         |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4:0  | Rsvd.                                                                                                                                                                                                                               |
| 31:5 | Runtime Register Space Offset - RO. Default = implementation dependent. This field defines the 32-byte offset of the xHCl Runtime Registers from the Base. i.e. Runtime Register Base Address = Base + Runtime Register Set Offset. |

Note: Normally the Runtime Register Space is 32-byte aligned, however if virtualization is supported by the xHC then it shall be PAGESIZE aligned. e.g. If the PAGESIZE = 4K and the Runtime Register Space is positioned at a 1 page offset from the Base, then this register shall report 0000 1000h.

### **5.4 Host Controller Operational Registers**

This section defines the xHCI Operational Registers.

The base address of this register space is referred to as **Operational Base**. The Operational Base shall be Dword aligned and is calculated by adding the value of the *Capability Registers Length* (CAPLENGTH) register (refer to Section 5.3.1) to the Capability Base address. All registers are multiples of 32 bits in length.

Unless otherwise stated, all registers should be accessed as a 32-bit width on reads with an appropriate software mask, if needed. A software read/modify/write mechanism should be invoked for partial writes.

These registers are located at a positive offset from the Capabilities Registers (refer to Section 5.3).

Offset **Mnemonic Register Name** Section 00h **USBCMD USB** Command 5.4.1 **USB Status** 04h USBSTS 5.4.2 **PAGESIZE** 5.4.3 08h Page Size 0C-13h RsvdZ **DNCTRL** 14h **Device Notification Control** 5.4.4 18h **CRCR** Command Ring Control 5.4.5 20-2Fh RsvdZ 30h **DCBAAP** Device Context Base Address Array Pointer 5.4.6 38h CONFIG 5.4.7 Configure 3C-3FFh RsvdZ 400-13FFh Port Register Set 1-MaxPorts 5.4.8, (refer to Table 27) 5.4.9

**Table 26: Host Controller Operational Registers** 

Note: The *MaxPorts* value in the HCSPARAMS1 register defines the number of Port Register Sets (e.g. PORTSC, PORTPMSC, and PORTLI register sets). The PORTSC, PORTPMSC, and PORTLI register sets are grouped (consecutive Dwords). Refer to their respective sections for their addressing.

The **Offset** referenced in Table 26 is the offset from the beginning of the Operational Register space.

The Operational registers are located at a positive offset from the Capabilities Registers (refer to Section 5.3).

| Offset | Mnemonic | Register Name                            | Section |
|--------|----------|------------------------------------------|---------|
| 0h     | PORTSC   | Port Status and Control                  | 5.4.8   |
| 4h     | PORTPMSC | Port Power Management Status and Control | 5.4.9   |
| 8h     | PORTLI   | Port Link Info                           | 5.4.10  |
| Ch     |          | Reserved                                 |         |

**Table 27: Host Controller USB Port Register Set** 

When the Operational Registers are exposed by a Virtual Function (VF), they are emulated and managed by the VMM for the xHC instance presented by the selected VF. The VMM has full discretion as to how

writes to these registers will affect the operation of a VF and the value of the read data returned by a VF, however recommendations are provided where appropriate. Refer to section 8 for more information.

### 5.4.1 USB Command Register (USBCMD)

Address: Operational Base+ (00h)

Default Value: 0000 0000h

Attribute: RO, RW (field dependent)

Size: 32 bits

The Command Register indicates the command to be executed by the serial bus host controller. Writing to the register causes a command to be executed.

Figure 58: USB Command Register (USBCMD)



**Table 28: USB Command Register Bit Definitions (USBCMD)** 

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | <b>Run/Stop (R/S) – RW.</b> Default = '0'. '1' = Run. '0' = Stop. When set to a '1', the xHC proceeds with execution of the schedule. The xHC continues execution as long as this bit is set to a '1'. When this bit is cleared to '0', the xHC completes any current or queued commands or TDs, and any USB transactions associated with them, then halts.                                                                                                                                                                                       |
|      | Refer to section 5.4.1.1 for more information on how R/S shall be managed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      | The xHC shall halt within 16 ms. after software clears the <i>Run/Stop</i> bit if the above conditions have been met.                                                                                                                                                                                                                                                                                                                                                                                                                             |
|      | The <i>HCHalted</i> (HCH) bit in the USBSTS register indicates when the xHC has finished its pending pipelined transactions and has entered the stopped state. Software shall not write a '1' to this flag unless the xHC is in the Halted state (i.e. <i>HCH</i> in the USBSTS register is '1'). Doing so may yield undefined results. Writing a '0' to this flag when the xHC is in the Running state (i.e. <i>HCH</i> = '0') and any Event Rings are in the <i>Event Ring Full</i> state (refer to section 4.9.4) may yield undefined results. |
|      | When this register is exposed by a Virtual Function (VF), this bit only controls the run state of the xHC instance presented by the selected VF. Refer to section 8 for more information.                                                                                                                                                                                                                                                                                                                                                         |

Table 28: USB Command Register Bit Definitions (USBCMD) (Continued)

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | <b>Host Controller Reset (HCRST) – RW.</b> Default = '0'. This control bit is used by software to reset the host controller. The effects of this bit on the xHC and the Root Hub registers are similar to a Chip Hardware Reset.                                                                                                                                                                                                                                                                 |
|      | When software writes a '1' to this bit, the Host Controller resets its internal pipelines, timers, counters, state machines, etc. to their initial value. Any transaction currently in progress on the USB is immediately terminated. A USB reset shall not be driven on USB2 downstream ports,                                                                                                                                                                                                  |
|      | however a Hot or Warm Reset <sup>a</sup> shall be initiated on USB3 Root Hub downstream ports.                                                                                                                                                                                                                                                                                                                                                                                                   |
|      | PCI Configuration registers are not affected by this reset. All operational registers, including port registers and port state machines are set to their initial values. Software shall reinitialize the host controller as described in Section 4.1 in order to return the host controller to an operational state.                                                                                                                                                                             |
|      | This bit is cleared to '0' by the Host Controller when the reset process is complete. Software cannot terminate the reset process early by writing a '0' to this bit and shall not write any xHC Operational or Runtime registers until while <i>HCRST</i> is '1'. Note, the completion of the xHC reset process is not gated by the Root Hub port reset process.                                                                                                                                |
|      | Software shall not set this bit to '1' when the <i>HCHalted</i> (HCH) bit in the USBSTS register is a '0'. Attempting to reset an actively running host controller may result in undefined behavior.                                                                                                                                                                                                                                                                                             |
|      | When this register is exposed by a Virtual Function (VF), this bit only resets the xHC instance presented by the selected VF. Refer to section 8 for more information.                                                                                                                                                                                                                                                                                                                           |
| 2    | Interrupter Enable (INTE) – RW. Default = '0'. This bit provides system software with a means of enabling or disabling the host system interrupts generated by Interrupters. When this bit is a '1', then Interrupter host system interrupt generation is allowed, e.g. the xHC shall issue an interrupt at the next interrupt threshold if the host system interrupt mechanism (e.g. MSI, MSI-X, etc.) is enabled. The interrupt is acknowledged by a host system interrupt specific mechanism. |
|      | When this register is exposed by a Virtual Function (VF), this bit only enables the set of Interrupters assigned to the selected VF. Refer to section 7.7.2 for more information.                                                                                                                                                                                                                                                                                                                |
| 3    | <b>Host System Error Enable (HSEE) – RW.</b> Default = '0'. When this bit is a '1', and the <i>HSE</i> bit in the USBSTS register is a '1', the xHC shall assert out-of-band error signaling to the host. The signaling is acknowledged by software clearing the <i>HSE</i> bit. Refer to section 4.10.2.6 for more information.                                                                                                                                                                 |
|      | When this register is exposed by a Virtual Function (VF), the effect of the assertion of this bit on the Physical Function (PF0) is determined by the VMM. Refer to section 8 for more information.                                                                                                                                                                                                                                                                                              |
| 6:4  | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7    | <b>Light Host Controller Reset (LHCRST) – RO or RW.</b> Optional normative. Default = '0'. If the <i>Light HC Reset Capability</i> (LHRC) bit in the HCCPARAMS register is '1', then this flag allows the driver to reset the xHC without affecting the state of the ports.                                                                                                                                                                                                                      |
|      | A system software read of this bit as '0' indicates the <i>Light Host Controller Reset</i> has completed and it is safe for software to re-initialize the xHC. A software read of this bit as a '1' indicates the <i>Light Host Controller Reset</i> has not yet completed.                                                                                                                                                                                                                      |
|      | If not implemented, a read of this flag shall always return a '0'.                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | All registers in the Auxiliary well shall maintain the values that had been asserted prior to the<br>Light Host Controller Reset. Refer to section 4.23.1 for more information.                                                                                                                                                                                                                                                                                                                  |
|      | When this register is exposed by a Virtual Function (VF), this bit only generates a Light Reset to the xHC instance presented by the selected VF, e.g. Disable the VFs' device slots and set the associated VF Run bit to Stopped. Refer to section 8 for more information.                                                                                                                                                                                                                      |

Table 28: USB Command Register Bit Definitions (USBCMD) (Continued)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8     | Controller Save State (CSS) - RW. Default = '0'. When written by software with '1' and HCHalted (HCH) = '1', then the xHC shall save any internal state that may be restored by a subsequent Restore State operation. When written by software with '1' and HCHalted (HCH) = '0', or written with '0', no Save State operation shall be performed. This flag always returns '0' when read. Refer to the Save State Status (SSS) flag in the USBSTS register for information on Save State completion. Refer to section 4.23.2 for more information on xHC Save/Restore operation. Note that undefined behavior may occur if a Save State operation is initiated while Restore State Status (RSS) = '1'.  When this register is exposed by a Virtual Function (VF), this bit only controls saving the state of the xHC instance presented by the selected VF. Refer to section 8 for more information. |
| 9     | Controller Restore State (CRS) - RW. Default = '0'. When set to '1', and HCHalted (HCH) = '1', then the xHC shall perform a Restore State operation and restore its internal state. When set to '1' and Run/Stop (R/S) = '1' or HCHalted (HCH) = '0', or when cleared to '0', no Restore State operation shall be performed. This flag always returns '0' when read. Refer to the Restore State Status (RSS) flag in the USBSTS register for information on Restore State completion. Refer to section 4.23.2 for more information. Note that undefined behavior may occur if a Restore State operation is initiated while Save State Status (SSS) = '1'. When this register is exposed by a Virtual Function (VF), this bit only controls restoring the state of the xHC instance presented by the selected VF. Refer to section 8 for more information.                                             |
| 10    | Enable Wrap Event (EWE) - RW. Default = '0'. When set to '1', the xHC shall generate a MFINDEX Wrap Event every time the MFINDEX register transitions from 03FFFh to 0. When cleared to '0' no MFINDEX Wrap Events are generated. Refer to section 4.14.2 for more information.  When this register is exposed by a Virtual Function (VF), the generation of MFINDEX Wrap Events to VFs shall be emulated by the VMM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 11    | <b>Enable U3 MFINDEX Stop (EU3S) - RW</b> . Default = '0'. When set to '1', the xHC may stop the MFINDEX counting action if all Root Hub ports are in the <b>U3</b> , <b>Disconnected</b> , <b>Disabled</b> , or <b>Powered-off</b> state. When cleared to '0' the xHC may stop the MFINDEX counting action if all Root Hub ports are in the <b>Disconnected</b> , <b>Disabled</b> , or <b>Powered-off</b> state. Refer to section 4.14.2 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 31:12 | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

a. Depending on the link state when *HCRST* is asserted, an xHC implementation may choose to issue a Hot Reset rather than a Warm Reset to accelerate the USB recovery process.

Note: The R/S, and LHCRST flags have no effect on the operation of the Debug Capability.

#### 5.4.1.1 Run/Stop (R/S)

After R/S is written with a '0' by software, the xHC completes any current or queued commands or TDs (and any host initiated transactions on the USB associated with them), then halts and sets HCH = '1'. The time it takes for the xHC to halt depends on many things, however if many TDs are queued on Transfer Rings, then it may take a long time for the xHC to complete all outstanding work and halt.

To expedite the xHC halt process, software shall ensure the following before clearing the R/S bit:

- All endpoints are in the *Stopped* state or *Idle* in the *Running* state, and all Transfer Events associated with them have been received.
- The Command Transfer Ring is in the *Stopped* state (*CCR* = '0') or *Idle* (i.e. the Command Transfer Ring is empty), and all Command Completion Events associated with them have been received.

Software should apply the following rules to determine when a Busy Transfer Ring becomes Idle:

- For Isoch endpoints:
  - Wait for a Ring Underrun or Ring Overrun Transfer Event or,
  - Issue a Stop Endpoint Command and wait for the associated Command Completion Event.
- For non-Isoch endpoints:
  - If the IOC flag is set in the last TRB on the Transfer Ring, then wait for its Transfer Event.
  - If the *IOC* flag is not set in the last TRB on the Transfer Ring, then there will be no *Transfer Event* generated when the last TRB on the ring is completed, so software shall issue a *Stop Endpoint Command* and wait for the associated *Command Completion Event* and Stopped *Transfer Events*. Refer to section 4.6.9.

Note: Software shall ensure that any pending reset on a USB2 port is completed before *R*/S is cleared to '0'.

Note: The xHC should halt within 16 ms. of software clearing the R/S bit to '0'.

### 5.4.2 USB Status Register (USBSTS)

Address: Operational Base + (04h)

Default Value: 0000 0001h<sup>39</sup>

Attribute: RO, RW, RW1C, (field dependent)

Size: 32 bits

This register indicates pending interrupts and various states of the Host Controller. The status resulting from a transaction on the serial bus is not indicated in this register. Software sets a bit to '0' in this register by writing a '1' to it (RW1C). Refer to Section 4.17 for additional information concerning USB interrupt conditions.

Figure 59: USB Status Register (USBSTS)



Table 29: USB Status Register Bit Definitions (USBSTS)

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | <b>HCHalted (HCH) – RO</b> . Default = '1'. This bit is a '0' whenever the <i>Run/Stop</i> (R/S) bit is a '1'. The xHC sets this bit to '1' after it has stopped executing as a result of the <i>Run/Stop</i> (R/S) bit being cleared to '0', either by software or by the xHC hardware (e.g. internal error).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | If this bit is '1', then SOFs, microSOFs, or Isochronous Timestamp Packets (ITP) shall not be generated by the xHC, and any received Transaction Packet shall be dropped.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     | When this register is exposed by a Virtual Function (VF), this bit only reflects the Halted state of the xHC instance presented by the selected VF. Refer to section 8 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1   | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2   | Host System Error (HSE) – RW1C. Default = '0'. The xHC sets this bit to '1' when a serious error is detected, either internal to the xHC or during a host system access involving the xHC module. (In a PCI system, conditions that set this bit to '1' include PCI Parity error, PCI Master Abort, and PCI Target Abort.) When this error occurs, the xHC clears the <i>Run/Stop</i> (R/S) bit in the USBCMD register to prevent further execution of the scheduled TDs. If the <i>HSEE</i> bit in the USBCMD register is a '1', the xHC shall also assert out-of-band error signaling to the host. Refer to section 4.10.2.6 for more information.  When this register is exposed by a Virtual Function (VF), the assertion of this bit affects all VFs and reflects the <i>Host System Error</i> state of the Physical Function (PF0). Refer to section 8 for more information.           |
| 3   | <b>Event Interrupt (EINT) – RW1C.</b> Default = '0'. The xHC sets this bit to '1' when the <i>Interrupt Pending</i> (IP) bit of any Interrupter transitions from '0' to '1'. Refer to section 7.1.2 for use. Software that uses <i>EINT</i> shall clear it prior to clearing any <i>IP</i> flags. A race condition may occur if software clears the <i>IP</i> flags then clears the <i>EINT</i> flag, and between the operations another <i>IP</i> '0' to '1' transition occurs. In this case the new IP transition shall be lost. When this register is exposed by a Virtual Function (VF), this bit is the logical 'OR' of the <i>IP</i> bits for the Interrupters assigned to the selected VF. And it shall be cleared to '0' when all associated interrupter <i>IP</i> bits are cleared, i.e. all the VF's Interrupter Event Ring(s) are empty. Refer to section 8 for more information. |

<sup>39.</sup>Note, the CNR flag may be asserted ('1') when the USBSTS is first examined by software.

Table 29: USB Status Register Bit Definitions (USBSTS)

| 4        | Port Change Detect (PCD) – RW1C. Default = '0'. The xHC sets this bit to a '1' when any port                                                                                                                                                     |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>–</b> | has a change bit transition from a '0' to a '1'.                                                                                                                                                                                                 |
|          | This bit is allowed to be maintained in the Auxiliary power well. Alternatively, it is also acceptable                                                                                                                                           |
|          | that on a D3 to D0 transition of the xHC, this bit is loaded with the OR of all of the PORTSC                                                                                                                                                    |
|          | change bits. Refer to section 4.19.3.                                                                                                                                                                                                            |
|          | This bit provides system software an efficient means of determining if there has been Root Hub                                                                                                                                                   |
|          | port activity. Refer to section 4.15.2.3 for more information.                                                                                                                                                                                   |
|          | When this register is exposed by a Virtual Function (VF), the VMM determines the state of this bit as a function of the Root Hub Ports associated with the Device Slots assigned to the selected VF. Refer to section 8 for more information.    |
| 7:5      | RsvdZ.                                                                                                                                                                                                                                           |
| 8        | Save State Status (SSS) - RO. Default = '0'. When the Controller Save State (CSS) flag in the                                                                                                                                                    |
|          | USBCMD register is written with '1' this bit shall be set to '1' and remain 1 while the xHC saves its internal state. When the Save State operation is complete, this bit shall be cleared to '0'. Refer to section 4.23.2 for more information. |
|          | When this register is exposed by a Virtual Function (VF), the VMM determines the state of this bit                                                                                                                                               |
|          | as a function of the saving the state for the selected VF. Refer to section 8 for more information.                                                                                                                                              |
| 9        | Restore State Status (RSS) - RO. Default = '0'. When the Controller Restore State (CRS) flag in                                                                                                                                                  |
|          | the USBCMD register is written with '1' this bit shall be set to '1' and remain 1 while the xHC                                                                                                                                                  |
|          | restores its internal state. When the Restore State operation is complete, this bit shall be cleared to '0'. Refer to section 4.23.2 for more information.                                                                                       |
|          | When this register is exposed by a Virtual Function (VF), the VMM determines the state of this bit                                                                                                                                               |
|          | as a function of the restoring the state for the selected VF. Refer to section 8 for more                                                                                                                                                        |
|          | information.                                                                                                                                                                                                                                     |
| 10       | Save/Restore Error (SRE) - RW1C. Default = '0'. If an error occurs during a Save or Restore                                                                                                                                                      |
|          | operation this bit shall be set to '1'. This bit shall be cleared to '0' when a Save or Restore                                                                                                                                                  |
|          | operation is initiated or when written with '1'. Refer to section 4.23.2 for more information.                                                                                                                                                   |
|          | When this register is exposed by a Virtual Function (VF), the VMM determines the state of this bit                                                                                                                                               |
|          | as a function of the Save/Restore completion status for the selected VF. Refer to section 8 for more information.                                                                                                                                |
| 11       | Controller Not Ready (CNR) – RO. Default = '1'. '0' = Ready and '1' = Not Ready. Software                                                                                                                                                        |
| ''       | shall not write any Doorbell or Operational register of the xHC, other than the USBSTS register,                                                                                                                                                 |
|          | until CNR = '0'. This flag is set by the xHC after a Chip Hardware Reset and cleared when the                                                                                                                                                    |
|          | xHC is ready to begin accepting register writes. This flag shall remain cleared ('0') until the next                                                                                                                                             |
|          | Chip Hardware Reset.                                                                                                                                                                                                                             |
| 12       | <b>Host Controller Error (HCE) – RO</b> . Default = 0. 0' = No internal xHC error conditions exist and                                                                                                                                           |
|          | '1' = Internal xHC error condition. This flag shall be set to indicate that an internal error condition                                                                                                                                          |
|          | has been detected which requires software to reset and reinitialize the xHC. Refer to section 4.24.1 for more information.                                                                                                                       |
| 21.12    | RsvdP.                                                                                                                                                                                                                                           |
| 31:13    | KSYUF.                                                                                                                                                                                                                                           |

Note: The *Event Interrupt* (EINT) and *Port Change Detect* (PCD) flags are typically only used by system software for managing the xHCl when interrupts are disabled or during an SMI.

Note: The *EINT* flag does not generate an interrupt, it is simply a logical OR of the IMAN register *IP* flag '0' to '1' transitions. As such, it does not need to be cleared to clear an xHC interrupt.

### 5.4.3 Page Size Register (PAGESIZE)

Address: Operational Base + (08h)

Default Value: Implementation dependent

Attribute: RO Size: 32 bits

Table 30: Page Size Register Bit Definitions (PAGESIZE)

| Bit   | Description                                                                                                                                                                                                                                                             |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | <b>Page Size – RO.</b> Default = Implementation defined. This field defines the page size supported by the xHC implementation. This xHC supports a page size of 2 <sup>(n+12)</sup> if bit n is Set. For example, if bit 0 is Set, the xHC supports 4k byte page sizes. |
|       | For a Virtual Function, this register reflects the page size selected in the <i>System Page Size</i> field of the <u>SR-IOV</u> Extended Capability structure. For the Physical Function 0, this register reflects the implementation dependent default xHC page size.  |
|       | Various xHC resources reference PAGESIZE to describe their minimum alignment requirements. The maximum possible page size is 128M.                                                                                                                                      |
| 31:16 | Rsvd.                                                                                                                                                                                                                                                                   |

### 5.4.4 Device Notification Control Register (DNCTRL)

Address: Operational Base + (14h)

Default Value: 0000 0000h

Attribute: RW (Writes shall be Dword)

Size: 32 bits

This register is used by software to enable or disable the reporting of the reception of specific USB Device Notification Transaction Packets. A *Notification Enable* (Nx, where x = 0 to 15) flag is defined for each of the 16 possible device notification types. If a flag is set for a specific notification type, a Device Notification Event shall be generated when the respective notification packet is received. After reset all notifications are disabled. Refer to section 6.4.2.7.

This register shall be written as a Dword. Byte writes produce undefined results.

Figure 60: Device Notification Control Register (DNCTRL)



**Table 31: Device Notification Register Bit Definitions (DNCTRL)** 

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | <b>Notification Enable (N0-N15) – RW.</b> When a Notification Enable bit is set, a Device Notification Event shall be generated when a Device Notification Transaction Packet is received with the matching value in the Notification Type field. For example, setting N1 to '1' enables Device Notification Event generation if a Device Notification TP is received with its Notification Type field set to '1' (FUNCTION_WAKE), etc. |
| 31:16 | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Note: Of the currently defined USB3 Device Notification Types, only the FUNCTION\_WAKE type is not handled automatically by the xHC. Only under debug conditions would software write the DNCTRL register with a value other than 0002h. Refer to section 8.5.6 in the <u>USB3</u> specification for more information on Notification Types.

### **5.4.5** Command Ring Control Register (CRCR)

Address: Operational Base + (18h)
Default Value: 0000 0000 0000 0000h

Attribute: RW Size: 64 bits

The Command Ring Control Register provides Command Ring control and status capabilities, and identifies the address and Cycle bit state of the Command Ring Dequeue Pointer.

Figure 61: Command Ring Control Register (CRCR)



**Table 32: Command Ring Control Register Bit Definitions (CRCR)** 

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Ring Cycle State (RCS) - RW. This bit identifies the value of the xHC Consumer Cycle State (CCS) flag for the TRB referenced by the Command Ring Pointer. Refer to section 4.9.3 for more information.                                                                                                                                                                                                                                                                                                                           |
|     | Writes to this flag are ignored if Command Ring Running (CRR) is '1'.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     | If the CRCR is written while the Command Ring is stopped (CRR = '0'), then the value of this flag shall be used to fetch the first Command TRB the next time the <i>Host Controller Doorbell</i> register is written with the <i>DB Reason</i> field set to <i>Host Controller Command</i> .                                                                                                                                                                                                                                     |
|     | If the CRCR is <i>not</i> written while the Command Ring is stopped (CRR = '0'), then the Command Ring shall begin fetching Command TRBs using the current value of the internal Command Ring CCS flag.                                                                                                                                                                                                                                                                                                                          |
|     | Reading this flag always returns '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1   | Command Stop (CS) - RW1S. Default = '0'. Writing a '1' to this bit shall stop the operation of the Command Ring after the completion of the currently executing command, and generate a Command Completion Event with the Completion Code set to Command Ring Stopped and the Command TRB Pointer set to the current value of the Command Ring Dequeue Pointer. Refer to section 4.6.1.1 for more information on stopping a command.  The next write to the Host Controller Doorbell with DB Reason field set to Host Controller |
|     | Command shall restart the Command Ring operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     | Writes to this flag are ignored by the xHC if <i>Command Ring Running</i> (CRR) = '0'. Reading this bit shall always return '0'.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2   | Command Abort (CA) - RW1S. Default = '0'. Writing a '1' to this bit shall immediately terminate the currently executing command, stop the Command Ring, and generate a Command Completion Event with the Completion Code set to Command Ring Stopped. Refer to section 4.6.1.2 for more information on aborting a command.                                                                                                                                                                                                       |
|     | The next write to the <i>Host Controller Doorbell</i> with <i>DB Reason</i> field set to <i>Host Controller Command</i> shall restart the Command Ring operation.                                                                                                                                                                                                                                                                                                                                                                |
|     | Writes to this flag are ignored by the xHC if <i>Command Ring Running</i> (CRR) = '0'. Reading this bit always returns '0'.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3   | Command Ring Running (CRR) - RO. Default = 0. This flag is set to '1' if the Run/Stop (R/S) bit is '1' and the Host Controller Doorbell register is written with the DB Reason field set to Host Controller Command. It is cleared to '0' when the Command Ring is "stopped" after writing a '1' to the Command Stop (CS) or Command Abort (CA) flags, or if the R/S bit is cleared to '0'.                                                                                                                                      |

Table 32: Command Ring Control Register Bit Definitions (CRCR) (Continued)

| Bit  | Description                                                                                                                                                                                                                                                                              |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4  | RsvdP.                                                                                                                                                                                                                                                                                   |
| 64:6 | <b>Command Ring Pointer - RW.</b> Default = '0'. This field defines high order bits of the initial value of the 64-bit Command Ring Dequeue Pointer.                                                                                                                                     |
|      | Writes to this field are ignored when Command Ring Running (CRR) = '1'.                                                                                                                                                                                                                  |
|      | If the CRCR is written while the Command Ring is stopped (CCR = '0'), the value of this field shall be used to fetch the first Command TRB the next time the <i>Host Controller Doorbell</i> register is written with the <i>DB Reason</i> field set to <i>Host Controller Command</i> . |
|      | If the CRCR is <i>not</i> written while the Command Ring is stopped (CCR = '0') then the Command Ring shall begin fetching Command TRBs at the current value of the internal xHC Command Ring Dequeue Pointer.                                                                           |
|      | Reading this field always returns '0'.                                                                                                                                                                                                                                                   |

Note: Refer to section 4.6 for more information on Command Ring Stop and Abort operation.

Note: Setting the Command Stop (CS) or Command Abort (CA) flags while CRR = '1' shall generate a Command Ring Stopped Command Completion Event.

Note: Setting both the *Command Stop* (CS) and *Command Abort* (CA) flags with a single write to the CRCR while CRR = '1' shall be interpreted as a Command Abort (CA) by the xHC.

Note: The Command Ring is 64 byte aligned, so the low order 6 bits of the Command Ring Pointer shall always be '0'.

Note: The values of the internal xHC Command Ring CCS flag and Dequeue Pointer are undefined after hardware reset, so these fields shall be initialized before setting USBCMD *Run/Stop* (R/S) to '1'. Refer to section 4.6.1.

Note: After asserting *Command Stop* (CS) if the Command doorbell is rung before *CRR* = '0', (i.e. the ring is not fully stopped), then the behavior is undefined, e.g. the Command Ring may not restart.

# 5.4.6 Device Context Base Address Array Pointer Register (DCBAAP)

Address: Operational Base + (30h)
Default Value: 0000 0000 0000 0000h

Attribute: RW Size: 64 bits

The Device Context Base Address Array Pointer Register identifies the base address of the Device Context Base Address Array.

The memory structure referenced by this physical memory pointer is assumed to be physically contiguous and 64-byte aligned.

Figure 62: Device Context Base Address Array Pointer Register (DCBAAP)



Table 33: Device Context Base Address Array Pointer Register Bit Definitions (DCBAAP)

| Bit  | Description                                                                                                                                                                                                                                                                         |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0  | RsvdZ.                                                                                                                                                                                                                                                                              |
| 63:6 | <b>Device Context Base Address Array Pointer - RW. Default = '0'.</b> This field defines high order bits of the 64-bit base address of the Device Context Pointer Array. A table of address pointers that reference Device Context structures for the devices attached to the host. |

# 5.4.7 Configure Register (CONFIG)

Address: Operational Base+ (38h)

Default Value: 0000 0000h

Attribute: RW Size: 32 bits

This register defines runtime xHC configuration parameters.

Figure 63: Configure Register (CONFIG)



**Table 34: Configure Register Bit Definitions (CONFIG)** 

| Bit  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | Max Device Slots Enabled (MaxSlotsEn) – RW. Default = '0'. This field specifies the maximum number of enabled Device Slots. Valid values are in the range of 0 to MaxSlots. Enabled Devices Slots are allocated contiguously. e.g. A value of 16 specifies that Device Slots 1 to 16 are active. A value of '0' disables all Device Slots. A disabled Device Slot shall not respond to Doorbell Register references.  This field shall not be modified by software if the xHC is running (Run/Stop (R/S) = '1'). |
| 31:8 | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Note: Writing the *Max Device Slots Enabled* (MaxSlotsEn) field with a non-zero value, signals to the xHC that the host controller driver for the xHC is loaded. The *Run/Stop* (R/S) flag in the USBCMD register can be checked to determine if the driver is running.

Note: The value of the *Max Device Slots Enabled* (MaxSlotsEn) field may allow software to scale back its memory usage, in cases where it doesn't need to support the full number of slots supported by the xHC hardware. It may also be used by the xHC to modify internal algorithms for distributing its internal resource, i.e. More data buffering per slot, modify its endpoint scheduling algorithms, etc.

Note: If the xHC is stopped to reduce the <code>MaxSlotsEn</code> value, software shall ensure that no active Device Slots (i.e. not in the <code>Disabled</code> state) are being disabled, otherwise undefined behavior may occur. e.g. if <code>MaxSlotsEn</code> is being changed from 16 to 8, Device Slots 9 through 16 shall be in the Disabled state before <code>MaxSlotsEn</code> is changed.

# **5.4.8** Port Status and Control Register (PORTSC)

Address: Operational Base + (400h + (10h \* (n-1)))

where: n = Port Number (Valid values are 1, 2, 3, ... MaxPorts)

Default: Field dependent

Attribute: RO, RW, RW1C (field dependent)

Size 32 bits

A host controller shall implement one or more port registers. The number of port registers implemented by a particular instantiation of a host controller is documented in the HCSPARAMS1 register (Section 5.3.3). Software uses this information as an input parameter to determine how many ports need to be serviced. All ports have the structure defined below.

This register is in the Auxiliary Power well. It is only reset by platform hardware during a cold reset or in response to a *Host Controller Reset* (HCRST). The initial conditions of a port are described in section 4.19.

Note: *Port Status Change Events* cannot be generated if the xHC is stopped (*HCHalted* (HCH) = '1'). Refer to section 4.19.2 for more information about change flags.

Note: Software shall ensure that the xHC is running (*HCHalted* (HCH) = '0') before attempting to write to this register.

Software cannot change the state of the port unless *Port Power* (PP) is asserted ('1'), regardless of the *Port Power Control* (PPC) capability (section 5.3.6). The host is required to have power stable to the port within 20 milliseconds of the '0' to '1' transition of *PP*. If PPC = '1' software is responsible for waiting 20 ms. after asserting *PP*, before attempting to change the state of the port.

Note: If a port has been assigned to the Debug Capability, then the port shall not report device connected (i.e. CCS = '0') and enabled when the Port Power Flag is '1'. Refer to section 7.6 for more information on the xHCl Debug Capability operation.

#### Figure 64: Port Status and Control Register (PORTSC)

| 31 30  | 29 28 | 21 20  | 25 24 | + 23 | 22 2  | 1 20 | 19  | 18  | 17 1  | סו | 15  | 14 | 13         | 10 | 9  | 8 |     | 5 | 4  | 3   | 2         | 1   | U   |
|--------|-------|--------|-------|------|-------|------|-----|-----|-------|----|-----|----|------------|----|----|---|-----|---|----|-----|-----------|-----|-----|
| WPR DR | RsvdZ | WOEWDE | WCECA | SCEC | PLCPR | cocc | WRC | PEC | CSCLV | NS | PIC | ;  | Port Speed |    | PP |   | PLS |   | PR | OCA | Rsvd<br>Z | PED | ccs |

**Table 35: Port Status and Control Register Bit Definitions (PORTSC)** 

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | <b>Current Connect Status (CCS) – ROS.</b> Default = '0'. '1' = Device is present on port. '0' = No device is present. This value reflects the current state of the port, and may not correspond directly to the event that caused the <i>Connect Status Change</i> (CSC) bit to be set to '1'. Refer to sections 4.19.3 and 4.19.4 for more details on the <i>Connect Status Change</i> (CSC) assertion conditions.  This flag is '0' if <i>PP</i> is '0'.                                                                                                                                                                                               |
| 1    | Port Enabled/Disabled (PED) - RW1CS. Default = '0'. '1' = Enabled. '0' = Disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      | Ports may only be enabled by the xHC. Software cannot enable a port by writing a '1' to this flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      | A port may be disabled by software writing a '1' to this flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      | This flag shall automatically be cleared to '0' by a disconnect event or other fault condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      | Note that the bit status does not change until the port state actually changes. There may be a delay in disabling or enabling a port due to other host controller or bus events.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      | When the port is disabled (PED = '0') downstream propagation of data is blocked on this port, except for reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      | For USB2 protocol ports:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | When the port is in the <b>Disabled</b> state, software shall reset the port ( <i>PR</i> = '1') to transition <i>PED</i> to '1' and the port to the <b>Enabled</b> state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      | For USB3 protocol ports:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | When the port is in the <b>Polling</b> state (after detecting an attach), the port shall automatically transition to the <b>Enabled</b> state and set <i>PED</i> to '1' upon the completion of successful link training.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | When the port is in the <b>Disabled</b> state, software shall write a '5' (RxDetect) to the <i>PLS</i> field to transition the port to the <b>Disconnected</b> state. Refer to section 4.19.1.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      | PED shall automatically be cleared to '0' when <i>PR</i> is set to '1', and set to '1' when <i>PR</i> transitions from '1' to '0' after a successful reset. Refer to Port Reset ( <i>PR</i> ) bit for more information on how the <i>PED</i> bit is managed.                                                                                                                                                                                                                                                                                                                                                                                              |
|      | Note that when software writes this bit to a '1', it shall also write a '0' to the <i>PR</i> bit <sup>a</sup> . This flag is '0' if <i>PP</i> is '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2    | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3    | Over-current Active (OCA) – RO. Default = '0'. '1' = This port currently has an over-current condition. '0' = This port does not have an over-current condition. This bit shall automatically transition from a '1' to a '0' when the over-current condition is removed.                                                                                                                                                                                                                                                                                                                                                                                  |
| 4    | Port Reset (PR) – RW1S. Default = '0'. '1' = Port Reset signaling is asserted. '0' = Port is not in Reset. When software writes a '1' to this bit (from a '0') the bus reset sequence is initiated; USB2 protocol ports shall execute the bus reset sequence as defined in the USB2 Spec. USB3 protocol ports shall execute the Hot Reset sequence as defined in the USB3 Spec. PR remains set until reset signaling is completed by the root hub.  Note that software shall write a '1' to the this flag to transition a USB2 port from the Polling state to the Enabled state. Refer to sections 4.15.2.3 and 4.19.1.1.  This flag is '0' if PP is '0'. |

Table 35: Port Status and Control Register Bit Definitions (PORTSC) (Continued)

| Bits |                                                                                                                                                                                                                                                                                                                                                                                                | Description                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 8:5  | Port Link State (PLS) – RWS. Default = RxDetect ('5'). This field is used to power manage the                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|      | port and reflects its current link state.                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|      | When the port is in the <b>Enabled</b> state, system software may set the link U state by writing this field. System software may also write this field to force a <b>Disabled</b> to <b>Disconnected</b> state                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|      | transition of the po                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|      | Write Value                                                                                                                                                                                                                                                                                                                                                                                    | Description                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|      | 0                                                                                                                                                                                                                                                                                                                                                                                              | The link shall transition to a U0 state from any of the U states.                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|      | 2 <sup>b</sup>                                                                                                                                                                                                                                                                                                                                                                                 | USB2 protocol ports only. The link should transition to the U2 State.                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|      | 3                                                                                                                                                                                                                                                                                                                                                                                              | The link shall transition to a U3 state from any of the U states. This action selectively suspends the device connected to this port. While the <i>Port Link State</i> = U3, the hub does not propagate downstream-directed traffic to this port, but the hub shall respond to resume signaling from the port. |  |  |  |  |  |  |
|      | 5                                                                                                                                                                                                                                                                                                                                                                                              | USB3 protocol ports only. If the port is in the <b>Disabled</b> state ( $PLS = Disabled$ , $PP = 1$ ), then the link shall transition to a RxDetect state and the port shall transition to the <b>Disconnected</b> state, else ignored.                                                                        |  |  |  |  |  |  |
|      | 1 <sup>b</sup> ,4,6-14<br>15                                                                                                                                                                                                                                                                                                                                                                   | Ignored. USB2 protocol ports only. If the port is in the <b>U3</b> state ( <i>PLS</i> = U3), then the link shall remain in the U3 state and the port shall transition to the <b>U3Exit</b> substate, else ignored. Refer to section 4.15.2 for more information.                                               |  |  |  |  |  |  |
|      | Note: The Port Lir                                                                                                                                                                                                                                                                                                                                                                             | ok State Write Strobe (LWS) shall also be set to '1' to write this field.                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|      | For USB2 protocol ports: Writing a value of '2' to this field shall request LPM, asserting L1 signaling on the USB2 bus. Software may read this field to determine if the transition to the U2 state was successful. Writing a value of '0' shall deassert L1 signaling on the USB. Writing a value of '1' shall have no effect. The U1 state shall never be reported by a USB2 protocol port. |                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|      | Read Value                                                                                                                                                                                                                                                                                                                                                                                     | Meaning                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|      | 0                                                                                                                                                                                                                                                                                                                                                                                              | Link is in the <b>U0</b> State                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|      | 1                                                                                                                                                                                                                                                                                                                                                                                              | Link is in the <b>U1</b> State                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|      | 2 3                                                                                                                                                                                                                                                                                                                                                                                            | Link is in the <b>U2</b> State Link is in the <b>U3</b> State (Device Suspended)                                                                                                                                                                                                                               |  |  |  |  |  |  |
|      | 4                                                                                                                                                                                                                                                                                                                                                                                              | Link is in the <b>Disabled</b> State <sup>c</sup>                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|      | 5                                                                                                                                                                                                                                                                                                                                                                                              | Link is in the <b>Brabled</b> State <sup>d</sup>                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|      | 6                                                                                                                                                                                                                                                                                                                                                                                              | Link is in the <b>Inactive</b> State <sup>e</sup>                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|      | 7                                                                                                                                                                                                                                                                                                                                                                                              | Link is in the <b>Polling</b> State                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|      | 8                                                                                                                                                                                                                                                                                                                                                                                              | Link is in the <b>Recovery</b> State                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|      | 9                                                                                                                                                                                                                                                                                                                                                                                              | Link is in the <b>Hot Reset</b> State                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|      | 10                                                                                                                                                                                                                                                                                                                                                                                             | Link is in the <b>Compliance Mode</b> State                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|      | 11<br>12:14                                                                                                                                                                                                                                                                                                                                                                                    | Link is in the <b>Test Mode<sup>f</sup> State</b><br>Reserved                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|      | 15                                                                                                                                                                                                                                                                                                                                                                                             | Link is in the <b>Resume</b> State <sup>g</sup>                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|      | This field is undefi                                                                                                                                                                                                                                                                                                                                                                           | ned if PP = '0'.                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                | between different states are not reflected until the transition is complete.  19 for <i>PLS</i> transition conditions.                                                                                                                                                                                         |  |  |  |  |  |  |
|      | USB2 LPM ECR fo                                                                                                                                                                                                                                                                                                                                                                                | 4.15.2 and 4.23.5 for more information on the use of this field. Refer to the or more information on USB link power management operation. Refer to opported USB protocols.                                                                                                                                     |  |  |  |  |  |  |

Table 35: Port Status and Control Register Bit Definitions (PORTSC) (Continued)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9     | Port Power (PP) – RWS. Default = '1'. This flag reflects a port's logical, power control state. Because host controllers can implement different methods of port power switching, this flag may or may not represent whether (VBus) power is actually applied to the port. When PP equals a '0' the port is nonfunctional and shall not report attaches, detaches, or Port Link State (PLS) changes. However, the port shall report over-current conditions when PP = '0' if PPC = '0'. After modifying PP, software shall read PP and confirm that it is reached its target state before modifying it again <sup>h</sup> , undefined behavior may occur if this procedure is not followed.  0 = This port is in the Powered-off state.  1 = This port is not in the Powered-off state.  If the Port Power Control (PPC) flag in the HCCPARAMS register is '1', then xHC has port power control switches and this bit represents the current setting of the switch ('0' = off, '1' = on).  If the Port Power Control (PPC) flag in the HCCPARAMS register is '0', then xHC does not have port power control switches and each port is hard wired to power, and not affected by this bit.  When an over-current condition is detected on a powered port, the xHC shall transition the PP bit in each affected port from a '1' to '0' (removing power from the port). |
|       | Refer to section 4.19.4 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 13:10 | Port Speed (Port Speed) – ROS. Default = '0'. This field identifies the speed of the attached USB Device. This field is only relevant if a device is attached (CCS = '1') in all other cases this field shall indicate Undefined Speed.  Value Meaning  0 Undefined Speed  1-15 Protocol Speed ID (PSI), refer to section 7.2.1 for the definition of PSIs.  Note: This field is invalid on a USB2 protocol port until after the port is reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15:14 | Port Indicator Control (PIC) – RWS. Default = 0. Writing to these bits has no effect if the Port Indicators (PIND) bit in the HCCPARAMS register is a '0'. If PIND bit is a '1', then the bit encodings are:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       | Value Meaning  0 Port indicators are off  1 Amber 2 Green 3 Undefined  Refer to the USB2 Specification section 11.5.3 for a description on how these bits shall be used.  This field is '0' if PP is '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 16    | <b>Port Link State Write Strobe (LWS) – RW</b> . Default = '0'. When this bit is set to '1' on a write reference to this register, this flag enables writes to the <i>PLS</i> field. When '0', write data in <i>PLS</i> field is ignored. Reads to this bit return '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 17    | Connect Status Change (CSC) – RW1CS. Default = '0'. '1' = Change in CCS. '0' = No change. This flag indicates a change has occurred in the port's Current Connect Status (CCS) or Cold Attach Status (CAS) bits. Note that this flag shall not be set if the CCS transition was due to software setting PP to '0', or the CAS transition was due to software setting WPR to '1'. The xHC sets this bit to '1' for all changes to the port device connect status, even if system software has not cleared an existing Connect Status Change. For example, the insertion status changes twice before system software has cleared the changed condition, root hub hardware will be "setting" an already-set bit (i.e., the bit will remain '1'). Software shall clear this bit by writing a '1' to it. Refer to section 4.19.2 for more information on change bit usage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Table 35: Port Status and Control Register Bit Definitions (PORTSC) (Continued)

| Bits | Descripti                                                                                                                                                                                                                                                                                                                                                                                                                                            | on                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 18   | change. Note that this flag shall not be set if the <i>PE</i> to '0'. Software shall clear this bit by writing a '1' to information on change bit usage.  For a USB2 protocol port, this bit shall be set to '1'                                                                                                                                                                                                                                     | For a USB2 protocol port, this bit shall be set to '1' only when the port is disabled due to the appropriate conditions existing at the EOF2 point (refer to section 11.8.1 of the <u>USB2</u> Specification for the definition of a <i>Port Error</i> ). |  |  |  |  |  |  |
| 19   | Reset processing on this port completes. '0' = No of that this flag shall not be set to '1' if the Warm Rese software clearing <i>PP</i> or <i>PED</i> to '0'. Software shall consection 4.19.5.1. Refer to section 4.19.2 for more in This bit only applies to USB3 protocol ports. For USB3                                                                                                                                                        | change. '1' = Warm Reset complete. Note the processing was forced to terminate due to clear this bit by writing a '1' to it. Refer to information on change bit usage.  SB2 protocol ports it shall be RsvdZ.                                             |  |  |  |  |  |  |
| 20   | Over-current Change (OCC) – RW1CS. Default = is a '0' to '1' or '1' to '0' transition of Over-current Awriting a '1' to it. Refer to section 4.19.2 for more in                                                                                                                                                                                                                                                                                      | ctive (OCA). Software shall clear this bit by                                                                                                                                                                                                             |  |  |  |  |  |  |
| 21   | Port Reset Change (PRC) – RW1CS. Default = '0' transition of <i>Port Reset</i> (PR). e.g. when any reset promplete. Note that this flag shall not be set to '1' if terminate due to software clearing <i>PP</i> or <i>PED</i> to '0' Software shall clear this bit by writing a '1' to it. Reference for more information on change bit usage.                                                                                                       | orocessing (Warm or Hot) on this port is f the reset processing was forced to '. '0' = No change. '1' = Reset complete.                                                                                                                                   |  |  |  |  |  |  |
| 22   | Port Link State Change (PLC) – RW1CS. Default following PLS transitions:                                                                                                                                                                                                                                                                                                                                                                             | = '0'. This flag is set to '1' due to the                                                                                                                                                                                                                 |  |  |  |  |  |  |
|      | Transition U3 -> Resume Resume -> Recovery -> U0 Resume -> U0 U3 -> Recovery -> U0 U3 -> Recovery -> U0 Software Resumum -> U0 Software Resumum -> U0 Software Resumum -> U0 Software Resumum -> U0                                                                                                                                                                                                                                                  | lling from a device ne complete (USB3 protocol ports only) ne complete (USB2 protocol ports only) ume complete (USB3 protocol ports only) ume complete (USB2 protocol ports only) omplete (USB2 protocol ports only)                                      |  |  |  |  |  |  |
|      | U0 -> U0 L1 Entry Reject Error (USB3 p only if there is                                                                                                                                                                                                                                                                                                                                                                                              | ct (USB2 protocol ports only) <sup>i</sup> rotocol ports only). Note: <i>PLC</i> is asserted an <i>SS.Inactive.Disconnect.Detect</i> to <i>uiet</i> transition in the LTSSM.                                                                              |  |  |  |  |  |  |
|      | Note that this flag shall not be set if the <i>PLS</i> transition was due to software setting <i>PP</i> to '0'. Refer to section 4.23.5 for more information. '0' = No change. '1' = Link Status Changed. Software shall clear this bit by writing a '1' to it. Refer to "PLC Condition:" references in section 4.19.1 for the specific port state transitions that set this flag. Refer to section 4.19.2 for more information on change bit usage. |                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| 23   | Port Config Error Change (CEC) – RW1CS/Rsvd port failed to configure its link partner. 0 = No chang shall clear this bit by writing a '1' to it. Refer to section usage.  Note: This flag is valid only for USB3 protocol ports RsvdZ.                                                                                                                                                                                                               | ge. 1 = Port Config Error detected. Software on 4.19.2 for more information on change bit                                                                                                                                                                 |  |  |  |  |  |  |

Table 35: Port Status and Control Register Bit Definitions (PORTSC) (Continued)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24    | <b>Cold Attach Status (CAS) – RO.</b> Default = '0'. '1' = Far-end Receiver Terminations were detected in the Disconnected state and the Root Hub Port State Machine was unable advance to the Enabled state. Refer to sections 4.19.8 for more details on the <i>Cold Attach Status</i> (CAS) assertion conditions. Software shall clear this bit by writing a '1' to <i>WPR</i> or the xHC shall clear this bit if <i>CCS</i> transitions to '1'.  This flag is '0' if <i>PP</i> is '0' or for USB2 protocol ports. |
| 25    | Wake on Connect Enable (WCE) - RWS. Default = '0'. Writing this bit to a '1' enables the port                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       | to be sensitive to device connects as system wake-up events <sup>j</sup> . Refer to section 4.15 for operational model.                                                                                                                                                                                                                                                                                                                                                                                               |
| 26    | Wake on Disconnect Enable (WDE) – RWS. Default = '0'. Writing this bit to a '1' enables the                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | port to be sensitive to device disconnects as system wake-up events <sup>j</sup> . Refer to section 4.15 for operational model.                                                                                                                                                                                                                                                                                                                                                                                       |
| 27    | Wake on Over-current Enable (WOE) – RWS. Default = '0'. Writing this bit to a '1' enables the                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       | port to be sensitive to over-current conditions as system wake-up events <sup>j</sup> . Refer to section 4.15 for operational model.                                                                                                                                                                                                                                                                                                                                                                                  |
| 29:28 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 30    | <b>Device Removable</b> <sup>k</sup> <b>(DR) - RO</b> . This flag indicates if this port has a removable device attached. '1' = Device is non-removable. '0' = Device is removable.                                                                                                                                                                                                                                                                                                                                   |
| 31    | Warm Port Reset (WPR) – RW1S/RsvdZ. Default = '0'. When software writes a '1' to this bit, the Warm Reset sequence as defined in the <u>USB3</u> Specification is initiated and the <i>PR</i> flag is set to '1'. Once initiated, the <i>PR</i> , <i>PRC</i> , and <i>WRC</i> flags shall reflect the progress of the Warm Reset sequence. This flag shall always return '0' when read. Refer to section 4.19.5.1. This flag only applies to USB3 protocol ports. For USB2 protocol ports it shall be RsvdZ           |

- a. The *PED* and *PR* flags are mutually exclusive. Writing the PORTSC register with *PED* and *PR* set to '1' shall result in undefined behavior.
- b. The USB3 spec allows software to issue a SetPortFeature(PORT\_LINK\_STATE, U1 or U2) request. These requests are strictly used for compliance testing to generate an LGO\_U1 or LGO\_U2 LMP. The xHCl does not support this capability directly, e.g. by writing the PORTSC register with *PLS* = U1 or U2 and *LWS* = '1' to immediately transition a Root Hub port link to a U1 or U2 state.
  - To initiate the transition of a Root Hub port link to a U1 or U2 state, software should write the USB3 PORTPMSC register and set the *U1 Timeout* or *U2 Timeout* fields, respectively, to a value of '1'. This shall cause an LGO\_U1 or LGO\_U2 LMP to be generated after the respective minimum delay, which is sufficient for compliance testing.
- c. **Disabled** corresponds to the SS. Disabled Port Link State defined by the USB3 spec (section 10.14.2.6.1).
- d. RxDetect corresponds to the Rx.Detect Port Link State defined by the USB3 spec (section 10.14.2.6.1).
- e. Inactive corresponds to the SS. Inactive Port Link State defined by the USB3 spec (section 10.14.2.6.1).
- f. **Test Mode** indicates that the PORTPMSC *Test Mode* field of a USB2 protocol port is non-zero or a USB3 protocol port is in the *Loopback* link state.
- g. The **Resume** state is not defined as a Port Link State by the <u>USB3</u> spec (section 10.14.2.6.1). Refer to section 4.15.2. for xHCl use of the Resume state.
- h. A port implementation shall initiate a Port Power change immediately when *PP* is written, however the *PP* flag may be delayed in reflecting this change, e.g. due to waiting for a port related state machine to complete reset signaling or other operation.
- i. Refer to section 4.23.5.1.1 for more information on USB2 LPM support.
- j. If host software sets this bit to a '1' when the port is not enabled (i.e. PED = '0') the results are undefined.
- k. The *DR* field mimics the function of the USB Hub Descriptor *DeviceRemovable* flag for xHC Root Hub ports. Refer to section 10.12.2.1 in the <u>USB3</u> spec for more information.

## 5.4.8.1 USB2 to USB3 Port State Mapping

Figure 10-9 in the <u>USB3</u> Specification describes the Downstream Facing Hub Port State Machine (DFHPSM) of a USB3 hub port. Each DSPORT state specifies the associated *Port Link State* (PLS) value presented by a port.

Figure 11-10 in the <u>USB2</u> Specification describes the Downstream Facing Hub Port State Machine of a USB2 hub port. Table 36 enumerates the Downstream Facing Hub Port State Machine states defined in section 11.5.1 of the <u>USB2</u> spec and maps them to their equivalent xHCI *Port Link State* (PLS) values.

| USB2 State              | USB3 Port Link State           |  |  |
|-------------------------|--------------------------------|--|--|
| Not Configured          | N/A <sup>a</sup>               |  |  |
| Powered-off             | Disabled                       |  |  |
| Disconnected            | RxDetect                       |  |  |
| Disabled                | Polling <sup>b</sup>           |  |  |
| Resetting               | Undefined                      |  |  |
| Enabled                 | U0                             |  |  |
| Transmit                | UO                             |  |  |
| TransmitR               | U0                             |  |  |
| Suspended               | U3                             |  |  |
| Resuming                | Resume                         |  |  |
| SendEOR                 | Preserves previous PLS state.c |  |  |
| Restart_S               | N/A <sup>d</sup>               |  |  |
| Restart_E               | N/A <sup>e</sup>               |  |  |
| WLMP <sup>f</sup>       | U0                             |  |  |
| L1Suspend <sup>f</sup>  | U2                             |  |  |
| L1Resuming <sup>f</sup> | Resume                         |  |  |

Table 36: USB2 to USB3 Port Link State Mapping

- d. Section 11.5.1.12 of the USB2 spec "Restart\_S" describes a state that applies to the DFHPSM when implemented as USB hub with an Upstream Receiver, as such, this state does not apply to a Root Hub port.
- e. Section 11.5.1.13 of the USB2 spec "Restart\_E" describes a state that applies to the DFHPSM when implemented as USB hub with an Upstream Receiver, as such, this state does not apply to a Root Hub port.
- f. USB2 Link Power Management state. Refer to USB2 LPM Figure 4-11.

a. USB2 State does not apply to Root Hub ports.

b. In this case *PP* and *CCS* = '1', and *PE* and *PR* = '0' for a USB2 port. This state is approximately equivalent to the USB3 DSPORT.Polling state defined in Figure 10-9, section 10.3 of the <u>USB3</u> spec, where a connected device has been detected but the port is not enabled. This state is only presented by USB2 protocol ports. Refer to section 4.15.2.3.

c. i.e. U0 if entered from Enabled, Resume if entered from Resuming or L1Resuming.

# 5.4.9 Port PM Status and Control Register (PORTPMSC)

Address: Operational Base + (404h + (10h \* (n-1)))

where: n = Port Number (Valid values are 1, 2, 3, ... MaxPorts)

Default: 0000 0000h

Attribute: RWS Size 32 bits

The definition of the fields in the PORTPMSC register depend on the USB protocol supported by the port.

This register is in the Auxiliary Power well. It is only reset by platform hardware during a cold reset or in response to a *Host Controller Reset* (HCRST).

#### 5.4.9.1 USB3 Protocol PORTPMSC Definition

The USB3 Port Power Management Status and Control register controls the SuperSpeed USB link U-State timeouts.

Refer to the section 11 of the <u>USB3</u> spec for more information on Link Power Management.

Figure 65: USB3 Port Power Management Status and Control Register (PORTPMSC)

| 31    | 17 16 15     | 8 7       | 0      |
|-------|--------------|-----------|--------|
| RsvdP | FLA U2 Timed | out U1 Ti | imeout |

Table 37: USB3 Port Power Management Status and Control Register Bit Definitions (PORTPMSC)

| Bit  |                     | Description                                                                                                                                                                                                                                                                    |
|------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | is disabled from it | <b>WS.</b> Default = '0'. Timeout value for U1 inactivity timer. If equal to FFh, the port nitiating U1 entry. This field shall be set to '0' by the assertion of <i>PR</i> to '1'. Refer 1 for more information on <i>U1 Timeout</i> operation. The following are permissible |
|      | Value               | Description                                                                                                                                                                                                                                                                    |
|      | 00h                 | Zero (default)                                                                                                                                                                                                                                                                 |
|      | 01h                 | 1 μs.                                                                                                                                                                                                                                                                          |
|      | 02h                 | 2 μs.                                                                                                                                                                                                                                                                          |
|      | <br>7Fb             | 107 up                                                                                                                                                                                                                                                                         |
|      | 7Fh<br>80h–FEh      | 127 μs.<br>Reserved                                                                                                                                                                                                                                                            |
|      | FFh                 | Infinite                                                                                                                                                                                                                                                                       |
|      |                     | 17                                                                                                                                                                                                                                                                             |
| 15:8 | is disabled from it | <b>NS.</b> Default = '0'. Timeout value for U2 inactivity timer. If equal to FFh, the port nitiating U2 entry. This field shall be set to '0' by the assertion of <i>PR</i> to '1'. Refer 1 for more information on <i>U2 Timeout</i> operation. The following are permissible |
|      | Value               | Description                                                                                                                                                                                                                                                                    |
|      | 00h                 | Zero (default)                                                                                                                                                                                                                                                                 |
|      | 01h                 | 256 µs                                                                                                                                                                                                                                                                         |
|      | 02h                 | 512 μs                                                                                                                                                                                                                                                                         |
|      | <br>FEh             | 65.024 ms                                                                                                                                                                                                                                                                      |
|      | FFh                 | Infinite                                                                                                                                                                                                                                                                       |
|      | A U2 Inactivity Ti  | imeout LMP shall be sent by the xHC to the device connected on this port when n. Refer to Sections 8.4.3 and 10.4.2.10 of the USB3 specification for more                                                                                                                      |

Table 37: USB3 Port Power Management Status and Control Register Bit Definitions (PORTPMSC)

| Bit   | Description                                                                                                                                                                                                                                                                                                                     |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16    | Force Link PM Accept (FLA) - RW. Default = '0'. When this bit is set to '1', the port shall generate a Set Link Function LMP with the Force_LinkPM_Accept bit asserted.  This flag shall be set to '0' by the assertion of PR to '1' or when CCS = transitions from '0' to '1'. Writes to this flag have no effect if PP = '0'. |
|       | The Set Link Function LMP is sent by the xHC to the device connected on this port when this bit transitions from '0' to '1'. Refer to Sections 8.4.1, 10.4.2.2 and 10.4.2.9 of the <u>USB3</u> specification for more details.                                                                                                  |
|       | Improper use of the SS Force_LinkPM_Accept functionality can impact the performance of the link significantly. This bit shall only be used for compliance and testing purposes. Software shall ensure that there are no pending packets at the link level before setting this bit.  This flag is '0' if <i>PP</i> is '0'.       |
| 31:17 | RsvdP.                                                                                                                                                                                                                                                                                                                          |

Refer to the section 10.4.2.1 of the <u>USB3</u> spec for more information on U1 and U2 Timeouts.

## 5.4.9.2 USB2 Protocol PORTPMSC Definition

The USB2 Port Power Management Status and Control register provides the USB2 LPM parameters necessary for the xHC to generate a LPM Token to the downstream device.

Refer to section 4.23.5.1 for more information on xHCI Link Power Management features.

Refer to the USB2 LPM ECR for more information on USB2 Link Power Management.

Figure 66: USB2 Port Power Management Status and Control Register (PORTPMSC)



Table 38: USB2 Port Power Management Status and Control Register Bit Definitions (PORTPMSC)

| Bit   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Description                                                                                                                                  |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 2:0   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | - RO. Default = 0. This field is used by software to determine whether an L1-equest (LMP transaction) was successful, specifically:  Meaning |  |  |  |  |  |
|       | Value<br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Invalid - This field shall be ignored by software.                                                                                           |  |  |  |  |  |
|       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Success - Port successfully transitioned to L1 (ACK)                                                                                         |  |  |  |  |  |
|       | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Not Yet - Device is unable to enter L1 at this time (NYET)                                                                                   |  |  |  |  |  |
|       | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Not Supported - Device does not support L1 transitions (STALL)                                                                               |  |  |  |  |  |
|       | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Timeout/Error - Device failed to respond to the LPM Transaction or an error occurred                                                         |  |  |  |  |  |
|       | 5-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reserved                                                                                                                                     |  |  |  |  |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | field is only valid when the port resides in the L0 or L1 state ( $PLS = '0'$ or '2'). 4.23.5.1.1 for more information.                      |  |  |  |  |  |
| 3     | Remote Wake Enable (RWE) - RW. Default = '0'. System software sets this flag to enable or disable the device for remote wake from L1. The value of this flag shall temporarily (while in L1) override the current setting of the Remote Wake feature set by the standard Set/ClearFeature() commands defined in Universal Serial Bus Specification, revision 2.0, Chapter 9.                                                                                                                                                    |                                                                                                                                              |  |  |  |  |  |
| 7:4   | Host Initiated Resume Duration (HIRD) - RW. Default = '0'. System software sets this field to indicate to the recipient device how long the xHC will drive resume if it (the xHC) initiates an exit from L1. The HIRD value is encoded as follows: The value of 0000b is interpreted as 50 μs. Each incrementing value up adds 75 μs to the previous value. For example, 0001b is 125 μs, 0010b is 200 μs and so on. Based on this rule, the maximum value resume drive time is at encoding value 1111b which represents 1.2ms. |                                                                                                                                              |  |  |  |  |  |
|       | Refer to Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.1 of the <u>USB2 LPM</u> spec for more information on the use of the HIRD field.                                                           |  |  |  |  |  |
| 15:8  | L1 Device Slot - RW. Default = '0'. System software sets this field to indicate the ID of the Device Slot associated with the device directly attached to the Root Hub port. A value of '0' indicates no device is present. The xHC uses this field to lookup information necessary to generate the LMP Token packet.                                                                                                                                                                                                           |                                                                                                                                              |  |  |  |  |  |
| 16    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Enable (HLE) - RW. Default = '0'. If this bit is set to '1', then hardware controlled abled for this port. Refer to section 4.23.5.1.1.1.    |  |  |  |  |  |
|       | If the USB2 Hard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Iware LMP Capability is not supported (HLC = '0') this field shall be RsvdZ.                                                                 |  |  |  |  |  |
| 27:15 | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                              |  |  |  |  |  |

Table 38: USB2 Port Power Management Status and Control Register Bit Definitions (PORTPMSC)

| Bit   | Description                                                                                                                                                                                                                                                                                                                                        |                                                                                  |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|
| 31:28 | <b>Port Test Control – RW.</b> Default = '0'. When this field is '0', the port is NOT operating in a test mode. A non-zero value indicates that it is operating in test mode and the specific test mode is indicated by the specific value.                                                                                                        |                                                                                  |  |
|       | A non-zero Port Test Control value is only valid to a port that is in the <i>Powered-Off</i> state (PLS = <i>Disabled</i> ). If the port is not in this state, the xHC shall respond with the <i>Port Test Control</i> field set to <i>Port Test Control Error</i> . Refer to section 4.19.6 for the operational model for using these test modes. |                                                                                  |  |
|       | The encoding of                                                                                                                                                                                                                                                                                                                                    | f the Test Mode bits for a USB2 protocol port are:                               |  |
|       | Value                                                                                                                                                                                                                                                                                                                                              | Test Mode                                                                        |  |
|       | 0                                                                                                                                                                                                                                                                                                                                                  | Test mode not enabled                                                            |  |
|       | 1                                                                                                                                                                                                                                                                                                                                                  | Test J_STATE                                                                     |  |
|       | 2                                                                                                                                                                                                                                                                                                                                                  | Test K_STATE                                                                     |  |
|       | 3                                                                                                                                                                                                                                                                                                                                                  | Test SE0_NAK                                                                     |  |
|       | 4                                                                                                                                                                                                                                                                                                                                                  | Test Packet                                                                      |  |
|       | 5                                                                                                                                                                                                                                                                                                                                                  | Test FORCE_ENABLE                                                                |  |
|       | 6-14                                                                                                                                                                                                                                                                                                                                               | Reserved.                                                                        |  |
|       | 15                                                                                                                                                                                                                                                                                                                                                 | Port Test Control Error.                                                         |  |
|       | Refer to the sec<br>Modes.                                                                                                                                                                                                                                                                                                                         | tions 7.1.20 and 11.24.2.13 of the <u>USB2</u> spec for more information on Test |  |

Note: All fields in this register apply only to the device attached to and immediately downstream of the associated Root Hub port. It is the responsibility of system software to ensure the *L1 Device Slot* field is consistent with the selected port.

Note: L0 and L1 refer to the USB 2.0 "Line" states referred to in the USB2 LPM ECR. These "Line" states map to the xHCl Port Link States (PLS) U0 and U2, respectively.

Note: Due to similar exit latencies (~1ms.), the USB 2.0 *L1* state is mapped to the USB 3.0 *U2* state.

Note: The *L1 Device Slot* field provides the device address for generating USB2 LPM transactions to the device attached to the Root Hub port.

# 5.4.10 Port Link Info Register (PORTLI)

Address: Operational Base + (408h + (10h \* (n-1)))

where: n = Port Number (Valid values are 1, 2, 3, ... MaxPorts)

Default: 0000 0000h

Attribute: RO Size 32 bits

The definition of the fields in the PORTLI register depend on the USB protocol supported by the port.

### 5.4.10.1 USB3 Protocol PORTLI Definition

The USB3 Port Link Info register reports the Link Error Count.

Refer to the section 10.14.2.5 of the <u>USB3</u> spec for more information on Link error count reporting.

Figure 67: USB3 Port Power Management Status and Control Register (PORTPMSC)



### Table 39: USB3 Port Power Management Status and Control Register Bit Definitions (PORTPMSC)

| Bit   | Description                                                                                                                                                                                                                                                                                              |  |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15:0  | <b>Link Error Count – RO.</b> Default = '0'. This field returns the number of link errors detected by the port. This value shall be reset to '0' by the assertion of a Chip Hardware Reset, <i>HCRST</i> , when <i>PR</i> transitions from '1' to '0', or when <i>CCS</i> = transitions from '0' to '1'. |  |  |
| 31:16 | RsvdP.                                                                                                                                                                                                                                                                                                   |  |  |

## 5.4.10.2 USB2 Protocol PORTLI Definition

The USB2 Port Link Info register is reserved and shall be treated as RsvdP by software.

# 5.5 Host Controller Runtime Registers

This section defines the xHCl Runtime Register space. The base address of this register space is referred to as **Runtime Base**. The Runtime Base shall be 32-byte aligned and is calculated by adding the value *Runtime Register Space Offset* register (refer to Section 5.3.8) to the Capability *Base* address. All Runtime registers are multiples of 32 bits in length.

Unless otherwise stated, all registers should be accessed with Dword references on reads, with an appropriate software mask if needed. A software read/modify/write mechanism should be invoked for partial writes.

Software should write registers containing a Qword address field using only Qword references. If a system is incapable of issuing Qword references, then writes to the Qword address fields shall be performed using 2 Dword references; low Dword-first, high-Dword second.

 Offset
 Mnemonic
 Register Name

 0000h
 MFINDEX
 Microframe Index

 0004h:0020h
 RsvdZ

 0020h
 IR0
 Interrupter Register Set 0

 ...
 ...

 8000h
 IR1023
 Interrupter Register Set 1023

**Table 40: Host Controller Runtime Registers** 

The Offset referenced in Table 40 is the offset from the beginning of the Runtime Register space.

# 5.5.1 Microframe Index Register (MFINDEX)

Address: Runtime Base Default Value: 0000 0000h

Attribute: RO Size: 32 bits

This register is used by the system software to determine the current periodic frame. The register value is incremented every 125 microseconds (once each microframe).

This register is only incremented while Run/Stop (R/S) = '1'.

The value of this register affects the SOF value generated by USB2 Bus Instances. Refer to section 4.14.2 for details. Also see Figure 29.

Figure 68: Microframe Index Register (MFINDEX)



**Table 41: Microframe Index Register Bit Definitions (MFINDEX)** 

| Bit   | Description                                                                                                                                                                         |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13:0  | <b>Microframe Index – RO.</b> The value in this register increments at the end of each microframe (e.g. 125us.). Bits [13:3] may be used to determine the current 1ms. Frame Index. |
| 31:14 | RsvdZ.                                                                                                                                                                              |

# 5.5.2 Interrupter Register Set

The Interrupter logic consists of an *Interrupter Management Register*, an *Interrupter Moderation Register*, and the *Event Ring Registers*. A one to one mapping is defined for Interrupter to MSI-X vector. Up to 1024 Interrupters are supported.

31 16 15 5 4 3 2 1 IM IP 03-00H RsvdP Interrupter Moderation Counter Interrupter Moderation Interval 07-04H RsvdP Event Ring Segment Table Size 0B-08H RsvdP 0F-0CH RsvdP 13-10H Event Ring Segment Table Base Address Lo Event Ring Segment Table Base Address Hi 17-14H Event Ring Dequeue Pointer Lo EHB DESI 1B-18H Event Ring Dequeue Pointer Hi 1F-1CH

Figure 69: Interrupter Register Set

Refer to section 4.9.4.3 for a discussion of Primary and Secondary Interrupters and Event Rings.

Note: All registers of the Primary Interrupter shall be initialized before setting the *Run/Stop* (RS) flag in the USBCMD register to '1'. Secondary Interrupters may be initialized after *RS* = '1', however all Secondary Interrupter registers shall be initialized before an event that targets them is generated. Not following these rules, shall result in undefined xHC behavior.

| Offset | Size (bits) | Mnemonic | Register Name                         | Section   |
|--------|-------------|----------|---------------------------------------|-----------|
| 00h    | 32          | IMAN     | Interrupter Management                | 5.5.2.1   |
| 04h    | 32          | IMOD     | Interrupter Moderation                | 5.5.2.2   |
| 08h    | 32          | ERSTSZ   | Event Ring Segment Table Size         | 5.5.2.3.1 |
| 0Ch    | 32          | RsvdP    |                                       |           |
| 10h    | 64          | ERSTBA   | Event Ring Segment Table Base Address | 5.5.2.3.2 |
| 18h    | 64          | ERDP     | Event Ring Dequeue Pointer            | 5.5.2.3.3 |

**Table 42: Interrupter Registers** 

# 5.5.2.1 Interrupter Management Register (IMAN)

Address: Runtime Base + 020h + (32 \* Interrupter)

where: Interrupter is 0, 1, 2, 3, ... 1023

Default Value: 0000 0000h

Attribute: RW Size: 32 bits

The Interrupter Management register allows system software to enable, disable, detect, and force xHC interrupts.

**Table 43: Interrupter Management Register Bit Definitions (IMAN)** 

| Bit  | Description                                                                                                                                                                                                                                                                                                                                                   |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | <b>Interrupt Pending (IP) - RW1C.</b> Default = '0'. This flag represents the current state of the Interrupter. If <i>IP</i> = '1', an interrupt is pending for this Interrupter. A '0' value indicates that no interrupt is pending for the Interrupter. Refer to section 4.17.5 for the conditions that modify the state of this flag.                      |
| 1    | Interrupt Enable (IE) – RW. Default = '0'. This flag specifies whether the Interrupter is capable of generating an interrupt. When this bit and the IP bit are set ('1'), the Interrupter shall generate an interrupt when the Interrupter Moderation Counter reaches '0'. If this bit is '0', then the Interrupter is prohibited from generating interrupts. |
| 31:2 | RsvdP.                                                                                                                                                                                                                                                                                                                                                        |

Note: In systems that do not support MSI or MSI-X, the *IP* bit may be cleared by writing a '1' to it. Most systems have write buffers that minimize overhead, but this may require a read operation to guarantee that the write has been flushed from posted buffers.

Refer to section 4.17.2 for more information.

## 5.5.2.2 Interrupter Moderation Register (IMOD)

Address: Runtime Base + 024h + (32 \* Interrupter)

where: Interrupter is 0, 1, 2, 3, ... 1023

Default Value: Field dependent

Attribute: RW Size: 32 bits

The Interrupter Moderation Register controls the "interrupt moderation" feature of an Interrupter, allowing system software to throttle the interrupt rate generated by the xHC.

**Table 44: Interrupter Moderation Register (IMOD)** 

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | <b>Interrupt Moderation Interval (IMODI) – RW.</b> Default = '4000' (~1ms). Minimum inter-interrupt interval. The interval is specified in 250ns increments. A value of '0' disables interrupt throttling logic and interrupts shall be generated immediately if <i>IP</i> = '0', <i>EHB</i> = '0', and the Event Ring is not empty.                                                                                                           |
| 31:16 | Interrupt Moderation Counter (IMODC) – RW. Default = undefined. Down counter. Loaded with the IMODI value whenever <i>IP</i> is cleared to '0', counts down to '0', and stops. The associated interrupt shall be signaled whenever this counter is '0', the Event Ring is not empty, the <i>IE</i> and <i>IP</i> flags = '1', and <i>EHB</i> = '0'.  This counter may be directly written by software at any time to alter the interrupt rate. |

Software may use this register to pace (or even out) the delivery of interrupts to the host CPU. This register provides a guaranteed inter-interrupt delay between interrupts asserted by the xHC, regardless of USB traffic conditions. To independently validate configuration settings, software may use the following algorithm to convert the inter-interrupt *Interval* value to the common 'interrupts/sec' performance metric:

interrupts/sec = 
$$1/(250 \times 10^{-9} \text{sec} \times Interval)$$

For example, if the interval is programmed to 500, the xHC guarantees the CPU will not be interrupted by it for 125 microseconds from the last interrupt. The maximum observable interrupt rate from the xHC should never exceed 8000 interrupts/sec.

Inversely, inter-interrupt interval value can be calculated as:

inter-interrupt interval = (250×10<sup>-9</sup>sec × interrupts/sec) -1

The optimal performance setting for this register is very system and configuration specific.

Refer to section 4.17.2 for more information.

## 5.5.2.3 Event Ring Registers

Refer to section 4.9.4 for more information in Event Ring management. Refer to section 6.5 for more information on the *Event Ring Segment Table* and its entries.

#### 5.5.2.3.1 Event Ring Segment Table Size Register (ERSTSZ)

Address: Runtime Base + 028h + (32 \* Interrupter)

where: Interrupter is 0, 1, 2, 3, ... 1023

Default Value: 0000 0000h

Attribute: RW Size: 32 bits

The *Event Ring Segment Table Size Register* defines the number of segments supported by the Event Ring Segment Table.

Table 45: Event Ring Segment Table Size Register Bit Definitions (ERSTSZ)

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | <b>Event Ring Segment Table Size – RW.</b> Default = '0'. This field identifies the number of valid Event Ring Segment Table entries in the Event Ring Segment Table pointed to by the <i>Event Ring Segment Table Base Address</i> register. The maximum value supported by an xHC implementation for this register is defined by the <i>ERST Max</i> field in the HCSPARAMS2 register (5.3.4). |
|       | For Secondary Interrupters: Writing a value of '0' to this field disables the Event Ring. Any events targeted at this Event Ring when it is disabled shall result in undefined behavior of the Event Ring.                                                                                                                                                                                       |
|       | For the Primary Interrupter: Writing a value of '0' to this field shall result in undefined behavior of the Event Ring. The Primary Event Ring cannot be disabled.                                                                                                                                                                                                                               |
| 31:16 | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                           |

Note: The *Event Ring Segment Table Size* may be set to any value up to *ERST Max*, however software shall allocate a buffer for the Event Ring Segment Table that rounds up its size to the nearest 64B boundary to allow full cache-line accesses.

## 5.5.2.3.2 Event Ring Segment Table Base Address Register (ERSTBA)

Address: Runtime Base + 030h + (32 \* Interrupter)

where: *Interrupter* is 0, 1, 2, 3, ... 1023

Default Value: 0000 0000 0000 0000h

Attribute: RW Size: 64 bits

The Event Ring Segment Table Base Address Register identifies the start address of the Event Ring Segment Table.

Table 46: Event Ring Segment Table Base Address Register Bit Definitions (ERSTBA)

| Bit  | Description                                                                                                                                                                                                                                                                                                                                                         |  |  |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 5:0  | RsvdP.                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 63:6 | Event Ring Segment Table Base Address Register – RW. Default = '0'. This field defines the high order bits of the start address of the Event Ring Segment Table.  Writing this register sets the Event Ring State Machine: EREP Advancement to the Start state. Refer to Figure 20 for more information.  This field shall not be modified if HCHalted (HCH) = '0'. |  |  |

Note: Refer to section 5.1 for register 64-bit address write conventions.

#### 5.5.2.3.3 Event Ring Dequeue Pointer Register (ERDP)

Address: Runtime Base + 038h + (32 \* Interrupter)

where: Interrupter is 0, 1, 2, 3, ... 1023

Default Value: 0000 0000 0000 0000h

Attribute: RW Size: 64 bits

The Event Ring Dequeue Pointer Register is written by software to define the Event Ring Dequeue Pointer location to the xHC. Software updates this pointer when it is finished the evaluation of an Event(s) on the Event Ring.

Table 47: Event Ring Dequeue Pointer Register Bit Definitions (ERDP)

| Bit  | Description                                                                                                                                                                                                                                                                                                            |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0  | <b>Dequeue ERST Segment Index (DESI)</b> . Default = '0'. This field may be used by the xHC to accelerate checking the Event Ring full condition. This field is written with the low order 3 bits of the offset of the ERST entry which defines the Event Ring segment that the Event Ring Dequeue Pointer resides in. |
| 3    | <b>Event Handler Busy (EHB) - RW1C</b> . Default = '0'. This flag shall be set to '1' when the <i>IP</i> bit is set to '1' and cleared to '0' by software when the Dequeue Pointer register is written. Refer to section 4.17.2 for more information                                                                   |
| 63:4 | <b>Event Ring Dequeue Pointer - RW.</b> Default = '0'. This field defines the high order bits of the 64-bit address of the current Event Ring Dequeue Pointer.                                                                                                                                                         |

#### Dequeue ERST Segment Index (DESI) usage:

When software finishes processing an Event TRB, it will write the address of that Event TRB to the ERDP. Before enqueuing an Event, the xHC shall check that space is available on the Event Ring. This check can be skipped if the xHC is currently enqueuing Event TRBs in a different ERST segment than the one that software is using to dequeue Events.

To enable this optimization, software provides a hint to the xHC by writing the *Dequeue ERST Segment Index* (DESI) with the low order bits of the index of the segment that the ERDP resides in when it writes the ERDP. The xHC may compare this value with the ERST Segment Index of the Enqueue Pointer to determine whether it should check for an Event Ring Full condition.

E.g. Consider an ERST that defines multiple segments (ERSTSZ > 1), and software is dequeuing an Event TRB in the 1st segment of the ERST. In this case, the *Dequeue ERST Segment Index* (DESI) field shall be written with the value of '0' (i.e. the index of the associated Event Ring Segment Table Entry data structure). If the Dequeue Pointer references an Event TRB in the 2nd segment, then the *Dequeue ERST Segment Index* (DESI) field shall be written with the value of '1', and so on.

Note: If the ERSTSZ is > 8, then the *Dequeue ERST Segment Index* (DESI) shall provide an alias of the actual ERST Segment that was written. e.g *ERST Segment Index*(2:0).

Note: Software shall not write *ERDP* consecutively with the same value unless it is a FULL to EMPTY advancement of the Event Ring.

# 5.6 Doorbell Registers

The *Doorbell Array* is organized as an array of up to 256 Doorbell Registers. One 32-bit *Doorbell Register* is defined in the array for each *Device Slot*. System software utilizes the *Doorbell Register* to notify the xHC that it has *Device Slot* related work for the xHC to perform.

The number of Doorbell Registers implemented by a particular instantiation of a host controller is documented in the *Number of Device Slots* (MaxSlots) field of the HCSPARAMS1 register (section 5.3.3).

These registers are pointed to by the *Doorbell Offset Register* (DBOFF) in the xhC Capability register space. The Doorbell Array base address shall be Dword aligned and is calculated by adding the value in the DBOFF register (section 5.3.7) to "Base" (the base address of the xHCl Capability register address space).

Refer to section 4.7 for more information on Doorbell registers.

Figure 70: Doorbell Register



All registers are 32 bits in length. Software should read and write these registers using only Dword accesses.

Note: Software shall not write the Doorbell of an endpoint until after it has issued a *Configure Endpoint Command* for the endpoint and received a successful *Command Completion Event*.

Table 48: Doorbell Register Bit Field Definitions (DB)

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                    |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|
| 7:0   | <b>DB Target – RW.</b> Doorbell Target. This field defines the target of the doorbell reference. The table below defines the xHC notification that is generated by ringing the doorbell. Note that Doorbell Register 0 is dedicated to Command Ring and decodes this field differently than the other Doorbell Registers.  Device Context Doorbells (1-255) |                                                                                                                    |  |
|       | Value                                                                                                                                                                                                                                                                                                                                                       | Definition                                                                                                         |  |
|       | Value<br>0                                                                                                                                                                                                                                                                                                                                                  | Reserved                                                                                                           |  |
|       | 1                                                                                                                                                                                                                                                                                                                                                           | Control EP 0 Enqueue Pointer Update                                                                                |  |
|       | 2                                                                                                                                                                                                                                                                                                                                                           | EP 1 OUT Enqueue Pointer Update                                                                                    |  |
|       | 3                                                                                                                                                                                                                                                                                                                                                           | EP 1 IN Enqueue Pointer Update                                                                                     |  |
|       | 4                                                                                                                                                                                                                                                                                                                                                           | EP 2 OUT Enqueue Pointer Update                                                                                    |  |
|       | 5                                                                                                                                                                                                                                                                                                                                                           | EP 2 IN Enqueue Pointer Update                                                                                     |  |
|       | <br>30                                                                                                                                                                                                                                                                                                                                                      | <br>EP 15 OUT Enqueue Pointer Update                                                                               |  |
|       | 31                                                                                                                                                                                                                                                                                                                                                          | EP 15 IN Enqueue Pointer Update                                                                                    |  |
|       | 32:247                                                                                                                                                                                                                                                                                                                                                      | Reserved                                                                                                           |  |
|       | 248:255                                                                                                                                                                                                                                                                                                                                                     | Vendor Defined                                                                                                     |  |
|       | Host Controller D                                                                                                                                                                                                                                                                                                                                           | oorbell (0)                                                                                                        |  |
|       | Value                                                                                                                                                                                                                                                                                                                                                       | Definition                                                                                                         |  |
|       | 0                                                                                                                                                                                                                                                                                                                                                           | Command Doorbell                                                                                                   |  |
|       | 1:247                                                                                                                                                                                                                                                                                                                                                       | Reserved                                                                                                           |  |
|       | 248:255                                                                                                                                                                                                                                                                                                                                                     | Vendor Defined                                                                                                     |  |
|       | This field returns '0' when read and should be treated as "undefined" by software.                                                                                                                                                                                                                                                                          |                                                                                                                    |  |
|       | When the Command Doorbell is written, the DB Stream ID field shall be cleared to '0'.                                                                                                                                                                                                                                                                       |                                                                                                                    |  |
| 15:8  | RsvdZ.                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                    |  |
| 31:16 | <b>DB Stream ID - RW.</b> Doorbell Stream ID. If the endpoint of a Device Context Doorbell defines Streams, then this field shall be used to identify which Stream of the endpoint the doorbell reference is targeting. System software is responsible for ensuring that the value written to thi field is valid.                                           |                                                                                                                    |  |
|       | If the endpoint defines Streams ( <i>MaxPStreams</i> > 0), then 0, 65535 (No Stream) and 65534 (Prime) are reserved Stream ID values and shall not be written to this field.                                                                                                                                                                                |                                                                                                                    |  |
|       | •                                                                                                                                                                                                                                                                                                                                                           | es not define Streams ( <i>MaxPStreams</i> = 0) and a non-'0' value is written to this reference shall be ignored. |  |
|       | *                                                                                                                                                                                                                                                                                                                                                           | olies to Device Context Doorbells and shall be cleared to '0' for Host                                             |  |
|       | This field returns                                                                                                                                                                                                                                                                                                                                          | '0' when read.                                                                                                     |  |

Note: If virtualization is supported, an xHC implementation shall ensure that an invalid values do not affect another function (PF0 of VFx).

# 6 Data Structures

This section defines the interface data structures used to communicate control, status and data between HCD (software) and the eXtensible Host Controller (hardware). The data structure definitions in this chapter support a 32-bit or 64-bit memory buffer address space. The interface consists of Transfer Request Buffers (TRBs) that are managed in TRB Rings.

All transfer types (Isoch, Interrupt, Control, and Bulk) utilize the same basic TRB structure. TRBs also support Scatter/Gather operations for Data Page concatenation in systems that employ Virtual Memory.

TRBs are optimized to reduce the total memory footprint of the schedule and to reduce (on average) the number of memory accesses needed to execute a USB transaction.

Table 49 identifies the Max Size and alignment requirements of the various xHCl data structures. Note that software shall ensure that no interface data structure with a Max Size less than or equal to 64KB spans a 64KB boundary, and that no interface data structure with a Max Size less than or equal to PAGESIZE spans a PAGESIZE boundary.

The data structures defined in this chapter are (from the host controller's perspective) a mix of read-only and read/writable fields. Software shall preserve the read-only fields on all data structure writes.

Note: Refer to notes at the end of section 5.1.1 for a description of the Reserved field (RsvdZ, RsvdO, etc.) use in data structures.

Note: Whenever possible, software should read and write xHCl data structures as "cache line" operations.

All multi-byte data structure fields follow little-endian ordering; i.e. lower addresses contain the least significant parts of the field. Bytes/characters within a field shall be in little-endian order, i.e. first char of string in least significant byte, second char next significant byte, etc.

Max Size Boundary Alignment **Data Structure** Section in Bytes in Bytes Requirement<sup>a</sup> **Device Context Base Address Array** 2048 **PAGESIZE** 64 6.1 **Device Context** 2048 **PAGESIZE** 64 6.2.1 **PAGESIZE** 6.2.5.1 Input Control Context 64 64 Slot Context 64 **PAGESIZE** 32 6.2.2 **Endpoint Context** 64 **PAGESIZE** 32 6.2.3 Stream Context **PAGESIZE** 6.2.4.1 16 16 Stream Array (Linear) 1M 16 6.2.4 None Stream Array (Pri/Sec) 4K<sup>b</sup> **PAGESIZE** 16 6.2.4 64KB Transfer Ring segments 64K 16 4.9.2 64K 64KB Command Ring segments 64 4.9.3 **Event Ring segments** 64K 64KB 64 4.9.4 512K **Event Ring Segment Table** None 64 6.5 Scratchpad Buffer Array 248 **PAGESIZE** 64 6.6 PAGESIZE Scratchpad Buffers PAGE-4.20 Page SIZE

Table 49: Data Structure Max Size, Boundary, and Alignment Requirement Summary

# 6.1 Device Context Base Address Array

The Device Context Base Address Array (DCBAA) data structure is used to associate an xHCl Device Slot with its respective Device Context data structure. The Device Context Base Address Array entry associated with each allocated Device Slot shall contain a 64-bit pointer to the base of the associated Device Context. Refer to section 3.2.1 for more information.

System software initializes the *Device Context Base Address Array* to '0', and updates individual entries when the respective *Device Slot* is allocated. The xHC reads an entry in the *Device Context* after a doorbell associated with the entries' *Device Slot* is rung.

The Device Context Base Address Array shall be indexed by the Device Slot ID.

The Device Context Base Address Array shall be aligned to a 64 byte boundary.

The Device Context Base Address Array shall be physically contiguous within a page.

The Device Context Base Address Array shall contain MaxSlotsEn + 1 entries. The maximum size of the Device Context Base Address Array is 256 64-bit entries, or 2K Bytes.

Software shall set Device Context Base Address Array entries for unallocated Device Slots to '0'.

Software shall set *Device Context Base Address Array* entries for allocated Device Slots to point to the *Device Context* data structure associated with the device.

System software shall not modify a *Device Context Base Address Array* entry while the respective Device Slot is enabled.

a. Boundary which data structure shall not span.

b. Using the Primary/Secondary Stream Array mechanism described in section 4.12.2, Stream Arrays may be limited to 4KB while allowing access to approximately 64K stream IDs.

The address of the *Device Context Base Address Array* shall be written to the *Device Context Base Address Array Pointer Register* (DCBAAP, refer to section 5.4.6) before the xHC is placed into "run" mode (R/S = '1').

The *Device Context Base Address Array* data structure is also used to reference the *Scratchpad Buffer Array* data structure. Refer to section 4.20 for more information on Scratchpad Buffer allocation.

If the *Max Scratchpad Buffers* field of the HCSPARAMS2 register is > '0', then the first entry (entry\_0) in the DCBAA shall contain a pointer to the *Scratchpad Buffer Array*. If the *Max Scratchpad Buffers* field of the HCSPARAMS2 register is = '0', then the first entry (entry\_0) in the DCBAA is reserved and shall be cleared to '0' by software.

Individual elements of the Device Context Base Address Array are defined in Table 50 and Table 51.

Table 50: Device Context Base Address Array Element 1-n Field Bit Definitions

| Bit  | Description                                                                                                                                                                                                                                                                                             |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0  | RsvdZ.                                                                                                                                                                                                                                                                                                  |
| 63:6 | <b>Device Context Base Address – RW. Default = '0'.</b> This field contains a pointer to a <i>Device Context</i> data structure. <i>Device Context</i> data structure is aligned on a 64 byte boundary; hence the low order 6 bits are reserved and always cleared to '0' when initialized by software. |

Table 51: Device Context Base Address Array Element 0 Field Bit Definitions

| Bit  | Description                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 5:0  | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 63:6 | Scratchpad Buffer Array Base Address – RW. Default = '0'. This field contains the high order bits of a 64-bit pointer to a Scratchpad Buffer Array data structure. Scratchpad Buffers are aligned on a Page Size boundary; hence the low order bits are reserved and always cleared to '0' when initialized by software. The number of low order bits cleared to '0' depend on the value of the Page Size register. |  |  |

Note: The xHCl shall not access the *Device Context Base Address Array* entry associated with a Device Slot that is in the **Enabled** state prior to receiving the first *Address Device Command* for the slot, or a Device Slot that is in the **Disabled** state.

## 6.2 Contexts

xHC **Contexts** are data structures that act as containers for state information. In some cases a Context may contain other Contexts.

Note: Software shall not modify Contexts "owned" by the xHC unless specifically stated.

#### 6.2.1 Device Context

The *Device Context* data structure consists of up to 32 entries. The first entry (entry\_0) is the *Slot Context* data structure and the remaining entries are *Endpoint Context* data structures. The *Context Entries* field in the *Slot Context* identifies the number of entries in the *Device Context*. Refer to section 6.2.2 for the definition of the *Slot Context* data structure. Refer to section 6.2.3 for the definition of the *Endpoint Context* data structure.



**Figure 71: Device Context Data Structure** 

The *Device Context* data structure is used in the xHCl architecture as Output by the xHC to report device configuration and state information to system software. The Device Context data structure is pointed to by an entry in the *Device Context Base Address Array* (refer to section 6.1).

The *Device Context Index* (DCI) is used to reference the respective element of the *Device Context* data structure.

All unused entries of the Device Context shall be initialized to '0' by software.

Note: Figure 71 illustrates offsets with 32 byte *Device Context* data structures. i.e. the *Context Size* (CSZ) field in the HCCPARAMS register = '0'. If the *Context Size* (CSZ) field = '1' then the *Device Context* data structures consume 64 bytes each. The offsets shall be 040h for the EP Context 0, 080h for EP Context 1, and so on.

Note: Ownership of the Output *Device Context* data structure is passed to the xHC when software rings the Command Ring doorbell for the first *Address Device Command* issued to a Device Slot after an Enable Slot Command, i.e. the first transition of the Slot from the *Enabled* to the *Default* or *Addressed* state. Software shall initialize the Output Device Context to 0 prior to the execution of the first Address Device Command.

Ownership of the *Device Context* data structure is passed back to software when the Device Slot transitions to the *Disabled* state.

Software shall not write the Device Context data structure while the xHC has ownership of it. This

means that software shall not attempt to allocate an *Input Context* data structure that overlaps or overlays an Output *Device Context* that is owned by the xHC.

## 6.2.2 Slot Context

The Slot Context data structure defines information that applies to a device as a whole.

Note: Unless otherwise stated: **As Input**, all fields of the Slot Context shall be initialized to the appropriate value by software before issuing a command. **As Output**, the xHC shall update each field to reflect the current value that it is using.

27 26 25 24 23 22 21 20 19 18 17 16 15 0 Hub MTT Rsv Context Entries Speed Route String 03-00H Number of Ports Root Hub Port Number Max Exit Latency 07-04H RsvdZ TT Port Number TT Hub Slot ID 0B-08H Interrupter Target TTT Slot State RsvdZ **USB Device Address** 0F-0CH xHCI Reserved (RsvdO) 13-10H 17-14H xHCI Reserved (RsvdO) xHCI Reserved (RsvdO) 1B-18H xHCI Reserved (RsvdO) 1F-1CH

**Figure 72: Slot Context Data Structure** 

Table 52: Offset 00h - Slot Context Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 19:0  | <b>Route String.</b> This field is used by hubs to route packets to the correct downstream port. The format of the Route String is defined in section 8.9 the <u>USB3</u> specification.                                                                                                                                                                                                                                                                                                         |  |  |
|       | As Input, this field shall be set for <i>all</i> USB devices, irrespective of their speed, to indicate their location in the USB topology <sup>a</sup> .                                                                                                                                                                                                                                                                                                                                         |  |  |
| 23:20 | <b>Speed.</b> This field indicates the speed of the device. Refer to the PORTSC <i>Port Speed</i> field in Table 35 for the definition of the valid values.                                                                                                                                                                                                                                                                                                                                      |  |  |
| 24    | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 25    | <b>Multi-TT (MTT)</b> <sup>b</sup> . This flag is set to '1' by software if this is a High-speed hub (Speed = '3' and Hub = '1') that supports Multiple TTs and the Multiple TT Interface has been enabled by software, or if this is a Low-/Full-speed device (Speed = '1' or '2', and Hub = '0') and connected to the xHC through a parent <sup>c</sup> High-speed hub that supports Multiple TTs and the Multiple TT Interface of the parent hub has been enabled by software, or '0' if not. |  |  |
| 26    | <b>Hub.</b> This flag is set to '1' by software if this device is a USB hub, or '0' if it is a USB function.                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 31:27 | Context Entries. This field identifies the index of the last valid Endpoint Context within this Device Context structure. The value of '0' is Reserved and is not a valid entry for this field. Valid entries for this field shall be in the range of 1-31. This field indicates the size of the Device Context structure. For example, ((Context Entries+1) * 32 bytes) = Total bytes for this structure.                                                                                       |  |  |

a. If HS or FS hub in the path supports more than 14 ports the associated Route String Port field shall be set to 15.

b. Software shall issue a Set Interface request to select the Multi-TT Interface of the hub prior to issuing any transactions to devices attached to the hub.

c. A "parent High-speed hub" is the hub whose downstream facing port isolates the High-speed signaling environment from the Low-/Full-speed signaling environment for a device.

Table 53: Offset 04h - Slot Context Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                           |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | <b>Max Exit Latency.</b> The Maximum Exit Latency is in microseconds, and indicates the worst case time it takes to wake up all the links in the path to the device, given the current USB link level power management settings.                                                                                                                                      |
|       | Refer to section 4.23.5.2 for more information on the use of this field.                                                                                                                                                                                                                                                                                              |
| 23:16 | <b>Root Hub Port Number</b> . This field identifies the <i>Root Hub Port Number</i> used to access the USB device. Refer to section 4.19.7 for port numbering information.  Note: Ports are numbered from 1 to MaxPorts.                                                                                                                                              |
| 31:24 | <b>Number of Ports</b> . If this device is a hub ( <i>Hub</i> = '1'), then this field is set by software to identify the number of downstream facing ports supported by the hub. Refer to the bNbrPorts field description in the Hub Descriptor (Table 11-13) of the <u>USB2</u> spec. If this device is not a hub ( <i>Hub</i> = '0'), then this field shall be '0'. |

Table 54: Offset 08h - Slot Context Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                               |                                                                                                  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|
| 7:0   | <b>TT Hub Slot ID</b> . If this device is Low-/Full-speed and connected through a High-speed hub, then this field shall contain the Slot ID of the parent High-speed hub <sup>a</sup> . If this device is attached                                                                                                        |                                                                                                  |  |
|       | to a Root Hub port or it is not Low-/Full-speed then this field shall be '0'.                                                                                                                                                                                                                                             |                                                                                                  |  |
| 15:8  | TT Port Number. If this device is Low-/Full-speed and connected through a High-speed hub,                                                                                                                                                                                                                                 |                                                                                                  |  |
|       | then this field contains the number of the downstream facing port of the parent High-speed <sup>a.</sup> hub. If this device is attached to a Root Hub port or it is not Low-/Full-speed then this field shall be '0'.                                                                                                    |                                                                                                  |  |
| 17:16 | <b>TT Think Time (TTT)</b> . If this is a High-speed hub ( <i>Hub</i> = '1' and <i>Speed</i> = <i>High-Speed</i> ), then this field shall be set by software to identify the time the TT of the hub requires to proceed to the next full-/low-speed transaction.                                                          |                                                                                                  |  |
|       | Value                                                                                                                                                                                                                                                                                                                     | Think Time                                                                                       |  |
|       | 0                                                                                                                                                                                                                                                                                                                         | TT requires at most 8 FS bit times of inter-transaction gap on a full-/low-speed downstream bus. |  |
|       | 1                                                                                                                                                                                                                                                                                                                         | TT requires at most 16 FS bit times.                                                             |  |
|       | 2                                                                                                                                                                                                                                                                                                                         | TT requires at most 24 FS bit times.                                                             |  |
|       | 3                                                                                                                                                                                                                                                                                                                         | TT requires at most 32 FS bit times.                                                             |  |
|       | Refer to the TT Think Time sub-field of the wHubCharacteristics field description in the Hub Descriptor (Table 11-13) and section 11.18.2 of the <u>USB2</u> spec for more information on TT Think Time. If this device is not a High-speed hub ( <i>Hub</i> = '0' or Speed != High-speed), then this field shall be '0'. |                                                                                                  |  |
| 21:18 | RsvdZ.                                                                                                                                                                                                                                                                                                                    |                                                                                                  |  |
| 31:22 | Interrupter Target. This field defines the index of the Interrupter that will receive Bandwidth Request Events and Device Notification Events generated by this slot, or when a Ring Underrun or Ring Overrun condition is reported (refer to section 4.10.3.1). Valid values are between 0 and MaxIntrs-1.               |                                                                                                  |  |

a. A "parent High-speed hub" is the hub whose downstream facing port isolates the High-speed signaling environment from the Low-/Full-speed signaling environment for a device.

Table 55: Offset 0Ch - Slot Context Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                |                  |  |  |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|
| 7:0   | USB Device Address. This field identifies the address assigned to the USB device by the xHC, and is set upon the successful completion of a Set Address Command. Refer to the USB2 spec for a more detailed description.  As Output, this field is invalid if the Slot State = Disabled or Default.  As Input, software shall initialize the field to '0'. |                  |  |  |
| 26:8  | RsvdZ.                                                                                                                                                                                                                                                                                                                                                     |                  |  |  |
| 31:27 | <b>Slot State.</b> This field is updated by the xHC when a Device Slot transitions from one state to another.                                                                                                                                                                                                                                              |                  |  |  |
|       | Value                                                                                                                                                                                                                                                                                                                                                      | Slot State       |  |  |
|       | 0                                                                                                                                                                                                                                                                                                                                                          | Disabled/Enabled |  |  |
|       | 1                                                                                                                                                                                                                                                                                                                                                          | Default          |  |  |
|       | 2 Addressed                                                                                                                                                                                                                                                                                                                                                |                  |  |  |
|       | 3 Configured                                                                                                                                                                                                                                                                                                                                               |                  |  |  |
|       | 31-4 Reserved                                                                                                                                                                                                                                                                                                                                              |                  |  |  |
|       | Slot States are defined in section 4.5.3.                                                                                                                                                                                                                                                                                                                  |                  |  |  |
|       | As Output, since software initializes all fields of the Device Context data structure to '0', this field shall initially indicate the <i>Disabled</i> state.                                                                                                                                                                                               |                  |  |  |
|       | As Input, software shall initialize the field to '0'.                                                                                                                                                                                                                                                                                                      |                  |  |  |
|       | Refer to section 4.5.3 for more information on Slot State.                                                                                                                                                                                                                                                                                                 |                  |  |  |

Note: The remaining bytes (10-1Fh) within the Slot Context are dedicated for exclusive use by the xHC and shall be treated by system software as Reserved and Opaque (RsvdO).

Note: Figure 72 illustrates a 32 byte Slot Context. i.e. the Context Size (CSZ) field in the HCCPARAMS register = '0'. If the Context Size (CSZ) field = '1' then each Slot Context data structure consumes 64 bytes, where bytes 32 to 63 are also xHCl Reserved (RsvdO).

Note: The *Speed*, *TT Hub Slot ID* and *TT Port Number* are used to construct the Split Transaction token to the parent hub's Transaction Translator. Refer to section 4.3.7 for more information on these fields.

Note: Depending on the internal organization of an xHC implementation, the *USB Device Address* may not be unique across all *Slot Contexts*, however the *USB Device Address/Root Hub Port Number* combination shall be.

Note: The value of *Max Exit Latency* shall depend on the link states that software has allowed the links in the path to go to. This value is used by the xHC for generating PINGs for periodic endpoints. Its value does not need to be modified when the device is placed on the U3 state because the expectation is that all periodic endpoints of the device are stopped before the device is placed in U3 state, e.g. no Pings will be generated if the periodic Transfer Rings are empty.

#### 6.2.2.1 Address Device Command Usage

The Input *Slot Context* is considered "valid" by the *Address Device Command* if: 1) the *Route String* field defines a valid route string, 2) the *Speed* field identifies the speed of the device, 3) the *Context Entries* field is set to '1' (i.e. Only the Control Endpoint Context is valid), 4) the value of the *Root Hub Port Number* field is between 1 and *MaxPorts*, 5) if the device is LS/FS and connected through a HS hub, then the *TT Hub Slot ID* field references a Device Slot that is assigned to the HS hub, the *MTT* field indicates whether the HS hub supports Multi-TTs, and the *TT Port Number* field indicates the correct TT port number on the HS hub, else these fields are cleared to '0', 6) the *Interrupter Target* field set to a valid value, and 7) all other fields are cleared to '0'.

Prior to the first command execution, a 'valid' Output *Slot Context* for the first *Address Device Command* issued for a Device Slot requires that the value of the *Slot State* field shall be equal to *Disabled* and all other *Slot Context* fields should be cleared to '0'. Refer to section 4.6.5 for more information on valid *Slot Context* field values.

Any Output *Slot Context* is 'valid' for subsequent *Address Device Commands* because all fields of the Output *Slot Context* are overwritten by the xHC.

### 6.2.2.2 Configure Endpoint Command Usage

A 'valid' Input *Slot Context* for a *Configure Endpoint Command* requires the *Context Entries* field to be initialized to the index of the last valid *Endpoint Context* that is defined by the target configuration. The *Hub* field shall also be initialized. If *Hub* = '1' and *Speed* = *High-Speed* ('3'), then the *TT Think Time* and *Multi-TT* (MTT) fields shall be initialized. Refer to Table 52 and Table 53 for the specific initialization values of these fields. If *Hub* = '1', then the *Number of Ports* field shall be initialized, else *Number of Ports* = '0'. Refer to section 4.6.6 for more information on the *Configure Endpoint Command*.

Prior to command execution, a 'valid' Output Slot Context for a Configure Endpoint Command requires the Slot State field to be in the Addressed or Configured state. If the Slot State is not in the Addressed or Configured state a Context State Error shall be generated. Only the Output Context Entries and Slot State fields may be updated by a Configure Endpoint Command.

## **6.2.2.3** Evaluate Context Command Usage

A 'valid' Input Slot Context for an Evaluate Context Command requires the Interrupter Target and Max Exit Latency fields to be initialized. Only these fields shall be evaluated when the xHC receives an Evaluate Context Command that flags the Slot Context (i.e. Add Context 0 flag set to '1'). Refer to section 4.6.7 for more information on the Evaluate Context Command.

Prior to command execution, a 'valid' Output *Slot Context* for an *Evaluate Context Command* requires the *Slot State* field to be in the *Addressed* or *Configured* state. If the *Slot State* is not in the *Addressed* or *Configured* state a *Context State Error* shall be generated. Only the Output *Interrupter Target* and *Max Exit Latency* fields are updated by the *Evaluate Context Command*.

# **6.2.3** Endpoint Context

The Endpoint Context data structure defines information that applies to a specific endpoint.

Note: Unless otherwise stated: **As Input**, all fields of the Endpoint Context shall be initialized to the appropriate value by software before issuing a command. **As Output**, the xHC shall update each field to reflect the current value that it is using.

16 15 14 31 24 23 10 9 8 7 6 5 4 3 RsvdZ Interval LSA MaxPStreams Mult RsvdZ **EP State** 03-00H Max Packet Size Max Burst Size HID EP Type CErr 07-04H TR Dequeue Pointer Lo RsvdZ DCS 0B-08H TR Dequeue Pointer Hi 0F-0CH Max ESIT Payload Average TRB Length 13-10H xHCl Reserved (RsvdO) 17-14H xHCl Reserved (RsvdO) 1B-18H xHCl Reserved (RsvdO) 1F-1CH

Figure 73: Endpoint Context Data Structure

Table 56: Offset 00h - Endpoint Context Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                     |                       |                                                                                                                                                                                                                                                          |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0  | <b>Endpoint State (EP State).</b> The Endpoint State identifies the current operational state of the endpoint.                                                                                                                                                                                  |                       |                                                                                                                                                                                                                                                          |
|      | Value                                                                                                                                                                                                                                                                                           | Definition            |                                                                                                                                                                                                                                                          |
|      | 0                                                                                                                                                                                                                                                                                               | Disabled              | The endpoint is not operational                                                                                                                                                                                                                          |
|      | 1                                                                                                                                                                                                                                                                                               | Running               | The endpoint is operational, either waiting for a doorbell ring or processing TDs.                                                                                                                                                                       |
|      | 2                                                                                                                                                                                                                                                                                               | Halted                | The endpoint is halted due to a Halt condition detected on the USB. SW shall issue <i>Reset Endpoint Command</i> to recover from the Halt condition and transition to the <i>Stopped</i> state. SW may manipulate the Transfer Ring while in this state. |
|      | 3                                                                                                                                                                                                                                                                                               | Stopped               | The endpoint is not running due to a <i>Stop Endpoint</i> Command or recovering from a Halt condition. SW may manipulate the Transfer Ring while in this state.                                                                                          |
|      | 4                                                                                                                                                                                                                                                                                               | Error                 | The endpoint is not running due to a <i>TRB Error</i> . SW may manipulate the Transfer Ring while in this state.                                                                                                                                         |
|      | 5-7                                                                                                                                                                                                                                                                                             | Reserved              | ·                                                                                                                                                                                                                                                        |
|      | As Output, a <i>Running</i> to <i>Halted</i> transition is forced by the xHC if a STALL condition i on the endpoint. A <i>Running</i> to <i>Error</i> transition is forced by the xHC if a <i>TRB Error</i> codetected.                                                                         |                       |                                                                                                                                                                                                                                                          |
|      | As Input, this fi                                                                                                                                                                                                                                                                               | eld is initialized to | o '0' by software.                                                                                                                                                                                                                                       |
|      | Refer to section 4.8.3 for more information on Endpoint State.                                                                                                                                                                                                                                  |                       |                                                                                                                                                                                                                                                          |
| 7:3  | RsvdZ.                                                                                                                                                                                                                                                                                          |                       |                                                                                                                                                                                                                                                          |
| 9:8  | <b>Mult</b> . This field indicates the maximum number of bursts within an Interval that this endpoint supports, where the valid range of values is '0' to '2', where '0' = 1 burst, '1' = 2 bursts, etc. <sup>a</sup> This field shall be '0' for all endpoint types except for SS Isochronous. |                       |                                                                                                                                                                                                                                                          |

Table 56: Offset 00h – Endpoint Context Field Definitions (Continued)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14:10 | Max Primary Streams (MaxPStreams). This field identifies the maximum number of <i>Primary Stream IDs</i> this endpoint supports. Valid values are defined below. If the value of this field is '0', then the <i>TR Dequeue Pointer</i> field shall point to a <i>Transfer Ring</i> . If this field is > '0' then the <i>TR Dequeue Pointer</i> field shall point to a <i>Primary Stream Context Array</i> . Refer to section 4.12 for more information.  A value of '0' indicates that Streams are not supported by this endpoint and the Endpoint Context <i>TR Dequeue Pointer</i> field references a Transfer Ring.  A value of '1' to '15' indicates that the <i>Primary Stream ID Width</i> is MaxPstreams+1 and the <i>Primary Stream Array</i> contains 2 <sup>MaxPStreams+1</sup> entries.  For SS Bulk endpoints, the range of valid values for this field is defined by the <i>MaxPSASize</i> field in the HCCPARAMS register (refer to Table 23).  This field shall be '0' for all SS Control, Isoch, and Interrupt endpoints, and for all non-SS endpoints. |
| 15    | Linear Stream Array (LSA). This field identifies how a Stream ID shall be interpreted.  Setting this bit to a value of '1' shall disable Secondary Stream Arrays and a Stream ID shall be interpreted as a linear index into the Primary Stream Array, where valid values for MaxPStreams are '1' to '15'.  A value of '0' shall enable Secondary Stream Arrays, where the low order (MaxPStreams+1) bits of a Stream ID shall be interpreted as a linear index into the Primary Stream Array, where valid values for MaxPStreams are '1' to '7'. And the high order bits of a Stream ID shall be interpreted as a linear index into the Secondary Stream Array.  If MaxPStreams = '0', this field RsvdZ.  Refer to section 4.12.2 for more information.                                                                                                                                                                                                                                                                                                                |
| 23:16 | <b>Interval</b> . The period between consecutive requests to a USB endpoint to send or receive data. Expressed in 125 $\mu$ s. increments. The period is calculated as 125 $\mu$ s * 2 <sup>Interval</sup> ; e.g., an Interval value of 0 means a period of 125 $\mu$ s. (2 <sup>0</sup> = 1 * 125 $\mu$ s.), a value of 1 means a period of 250 $\mu$ s. (2 <sup>2</sup> = 2 * 125 $\mu$ s.), a value of 4 means a period of 2 ms. (2 <sup>4</sup> = 16 * 125 $\mu$ s.), etc. The legal range of values is 3 to 11 for Full- or Low-speed Interrupt endpoints (1 to 256 ms.) and 0 to 15 for all other endpoint types (125 $\mu$ s. to 4096 ms.). See further discussion of this field below. Refer to section 6.2.3.6 for more information.                                                                                                                                                                                                                                                                                                                           |
| 31:24 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

a. Note that there is no requirement that Max Burst Size must equal 16 if Mult is greater than 0.

Table 57: Offset 04h - Endpoint Context Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                       |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| 0     | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                       |  |
| 2:1   | Error Count (CErr) <sup>a</sup> . This field defines a 2-bit down count, which identifies the number of consecutive USB Bus Errors allowed while executing a TD. If this field is programmed with a non-zero value when the Endpoint Context is initialized, the xHC loads this value into an internal <i>Bus Error Counter</i> before executing a USB transaction and decrements it if the transaction fails. If the <i>Bus Error Counter</i> counts from '1' to '0', the xHC ceases execution of the TRB, sets the endpoint to the <i>Halted</i> state, and generates a <i>USB Transaction Error Event</i> for the TRB that caused the internal <i>Bus Error Counter</i> to decrement to '0'. If system software programs this field to '0', the xHC shall not count errors for TRBs on the Endpoint's Transfer Ring and there shall be no limit on the number of TRB retries. Refer to section 4.10.2.7 for more information on the operation of the <i>Bus Error Counter</i> .  Note: <i>CErr</i> does not apply to Isoch endpoints and shall be set to '0' if <i>EP Type = Isoch Out</i> ('1') or <i>Isoch In</i> ('5'). |                                                                                                                       |  |
| 5:3   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (EP Type). This fixed dpoint the context of Endpoint Type Not Valid Isoch Bulk Interrupt Control Isoch Bulk Interrupt |  |
| 6     | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <u> </u>                                                                                                              |  |
| 7     | Host Initiate Disable (HID). This field affects Stream enabled endpoints, allowing the <i>Host Initiated</i> Stream selection feature to be disabled for the endpoint. Setting this bit to a value of '1' shall disable the Host Initiated Stream selection feature. A value of '0' will enable normal Stream operation. Refer to section 4.12.1.1 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                       |  |
| 15:8  | <b>Max Burst Size</b> . This field indicates to the xHC the maximum number of consecutive USB transactions that should be executed per scheduling opportunity. This is a "zero-based" value, where 0 to 15 represents burst sizes of 1 to 16, respectively. Refer to section 6.2.3.4 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                       |  |
| 31:16 | <b>Max Packet Size.</b> This field indicates the maximum packet size in bytes that this endpoint is capable of sending or receiving when configured. Refer to section 6.2.3.5 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                       |  |

a. Software should set *CErr* to '3' for normal operations. The values of '1' or '2' should be avoided during normal operation because they will reduce transfer reliability. The value of '0' is typically only used for test or debug.

Note that the xHCl handles CErr differently than the EHCl did.

EHCI – if software programs a value of '1' or '2', that value will apply only for the first load of the EHCI Bus Error Counter. And all subsequent reloads of the EHCI Bus Error Counter will use '3'. If software programmed '0', then the EHCI will leave it at '0' and disable error counting.

xHCI – the *Bus Error Counter* is always reloaded with the value of *CErr*, which means transactions will be less robust (e.g. devices may halt due intermittent errors more frequently) if CErr = '1' or '2'.

Table 58: Offset 08h - Endpoint Context Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | <b>Dequeue Cycle State (DCS)</b> . This bit identifies the value of the xHC <i>Consumer Cycle State</i> (CCS) flag for the TRB referenced by the <i>TR Dequeue Pointer</i> . Refer to section 4.9.2 for more information. This field shall be '0' if <i>MaxPStreams</i> > '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3:1  | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 63:4 | TR Dequeue Pointer. As Input, this field represents the high order bits of the 64-bit base address of a <i>Transfer Ring</i> or a <i>Stream Context Array</i> associated with this endpoint. If <i>MaxPStreams</i> = '0' then this field shall point to a <i>Transfer Ring</i> . If <i>MaxPStreams</i> > '0' then this field shall point to a <i>Stream Context Array</i> .  As Output, if <i>MaxPStreams</i> = '0' this field shall be used by the xHC to store the value of the Dequeue Pointer when the endpoint enters the <i>Halted</i> or <i>Stopped</i> states, and the value of the this field shall be undefined when the endpoint is not in the <i>Halted</i> or <i>Stopped</i> states. if <i>MaxPStreams</i> > '0' then this field shall point to a <i>Stream Context Array</i> .  The memory structure referenced by this physical memory pointer shall be aligned to a 16-byte boundary. |

Table 59: Offset 10h - Endpoint Context Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                    |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | <b>Average TRB Length</b> . This field represents the average <i>Length</i> of the TRBs executed by this endpoint. The value of this field shall be greater than '0'. Refer to section 4.14.1.1 and the implementation note <i>TRB Lengths and System Bus Bandwidth</i> for more information. The xHC shall use this parameter to calculate system bus bandwidth requirements. |
| 31:16 | Max Endpoint Service Time Interval Payload (Max ESIT Payload). This field represents the total number of bytes this endpoint will transfer during an ESIT. This field is only valid for periodic endpoints. Refer to section 4.14.2 for the definition of an "ESIT". For periodic endpoints, this value is used by the xHC to reserve the bus time in the Pipe Schedule.       |

Note: The remaining bytes (14-1Fh) within the *Endpoint Context* are dedicated for exclusive use by the xHC and shall be treated by system software as Reserved and Opaque (RsvdO).

Note: Figure 73 illustrates a 32 byte *Endpoint Context*. i.e. the *Context Size* (CSZ) field in the HCCPARAMS register = '0'. If the *Context Size* (CSZ) field = '1' then each *Endpoint Context* data structure consumes 64 bytes, where bytes 32 to 63 are xHCl Reserved (RsvdO).

Note: The requirement that *TD Fragments* shall not span Transfer Ring Segments places a lower limit on the value of *Average TRB Length*. E.g. a 4KB Transfer Ring Segment may describe up to 256 TRBs, where the last TRB of the segment is a Link TRB. If the MBP is 16K, then the 16KB payload defined by a TD Fragment may not be contain more than 255 Transfer TRBs, which means that software shall not specify an *Average TRB Length* value less than 65B. Larger Transfer Ring Segments allow smaller *Average TRB Length* values. Refer to section 4.11.7.1.

Note: Software shall set Average TRB Length to '8' for control endpoints.

## 6.2.3.1 Address Device Command Usage

The Endpoint 0 Context (DCI = 1) is the only Endpoint Context of an Input Context or Device Context referenced by the Address Device Command. All other Endpoint Contexts (DCI = 2-31) are ignored by the Address Device Command.

The Input Endpoint 0 Context is considered "valid" by the Address Device Command if: 1) the EP Type field = Control, 2) the values of the Max Packet Size, Max Burst Size, and the Interval are considered within range for endpoint type and the speed of the device, 3) the TR Dequeue Pointer field points to a valid Transfer Ring, 4) the DCS field = '1', 5) the MaxPStreams field = '0', and 6) all other fields are within the valid range of values.

Note: The Max Packet Size field of the Control Endpoint Context 0 shall be set by system software to the default max packet size for the endpoint as function of the devices' speed. e.g. 8 bytes for a Low/Full-speed device etc. After the Device Descriptor is read from the device using the default Max Packet Size, software may issue an Evaluate Context Command to inform the xHC of the actual Max Packet Size for the control endpoint if it is different than the default value.

After the first *Address Device Command* execution, any Output *Endpoint Context* is 'valid' for an *Address Device Command* because all fields of the Output *Endpoint Context* are over written by the command.

## 6.2.3.2 Configure Endpoint Command Usage

The Configure Endpoint Command does not reference the Input or Output Endpoint 0 Context (DCI = 1). Any other Endpoint Context (DCI = 2-31) may be referenced by the Configure Endpoint Command.

An Input *Endpoint Context* is considered "valid" by the *Configure Endpoint Command* if the *Add Context* flag is '1' and: 1) the values of the *Max Packet Size*, *Max Burst Size*, and the *Interval* are considered within range for endpoint type and the speed of the device, 2) if *MaxPStreams* > 0, then the *TR Dequeue Pointer* field points to an array of valid *Stream Contexts*, or if *MaxPStreams* = 0, then the *TR Dequeue Pointer* field points to a Transfer Ring, 3) the *EP State* field = *Disabled*, and 4) all other fields are within their valid range of values.

## **6.2.3.3** Evaluate Context Command Usage

A 'valid' Input *Endpoint Context* for an *Evaluate Context Command* requires that if the *Add Context* flag (A1) for Default Control Endpoint is set to '1', the *Max Packet Size* field shall be evaluated. Endpoint Contexts 2 through 31 shall not be evaluated by the Evaluate Context Command. Refer to section 4.6.7 for more information on the *Evaluate Context Command*.

Prior to command execution, a 'valid' Output *Endpoint Context* for an *Evaluate Context Command* requires the *Endpoint State* (EP State) field to be in the *Running* or *Stopped* states. If the respective context is not in one of these states when the command is executed, undefined behavior may occur.

After the completion of the *Evaluate Context Command*, the updated field values will be used by the xHC for the next transfer performed by the respective endpoint. It is system software's responsibility to coordinate the execution of *Evaluate Context Commands* with Transfer Ring operations.

#### 6.2.3.4 Max Burst Size

The *Max Burst Size* \* *Mult* identifies the maximum number of USB transactions that will be executed by the xHC per Transfer Ring scheduling opportunity.

For all Low-/Full-Speed endpoints this field shall be cleared to '0'.

For High-Speed control and bulk endpoints this field shall be cleared to '0'.

For High-Speed isochronous and interrupt endpoints this field shall be set to the *number of additional* transaction opportunities per microframe, i.e. the value defined in bits 12:11 of the USB2 Endpoint Descriptor wMaxPacketSize field. Refer to section 9.6.6 of the USB2 Specification.

For SuperSpeed endpoints this field shall be set to the value defined in the *bMaxBurst* field of the SuperSpeed Endpoint Companion Descriptor. Refer to section 8.6.8 of the <u>USB3</u> Specification.

Refer to section 4.14.4.1 for more information on the use Max Burst Size.

#### 6.2.3.5 Max Packet Size

The Max Packet Size field identifies the maximum number of bytes that shall be moved per USB packet. If Max Burst Size is greater than 0, then a High-bandwidth endpoint is defined and a USB transaction may contain up to Max Burst Size+1 packets.

This field shall be set to the value defined in bits 10:0 of the USB Endpoint Descriptor wMaxPacketSize field. Note that the Max Packet Size field is not encoded the same as the USB wMaxPacketSize field Max Packet Size (e.g. as a base 2 multiple), but as a linear byte count value.

#### 6.2.3.6 Interval

The Interval field defines the Interval for polling endpoint for data transfers, expressed in 125  $\mu$ s units. The periodic interval defined by the Endpoint Context *Interval* field is computed as 125 $\mu$ s \* 2<sup>Interval</sup>, where Interval = 0 to 15.

For high-speed bulk and high-speed control OUT endpoints:

- The Interval shall specify the maximum NAK rate of the endpoint.
- A value of 0 indicates the endpoint never NAKs.
- Other values indicate at most 1 NAK each Interval number of microframes.

Refer to the definition of *Interval* in Table 56 for the range of valid values.

For SuperSpeed bulk and control endpoints, the *Interval* field shall not be used by the xHC.

For all other endpoint types and speeds, system software shall translate the *bInterval* field in the USB Endpoint Descriptor to the appropriate value for this field.

For example:

For high-speed and SuperSpeed Interrupt and Isoch endpoints the bInterval field the Endpoint Descriptor is computed as 125µs \* 2<sup>bInterval-1</sup>, where bInterval = 1 to 16, therefore *Interval* = bInterval - 1.

For low-speed Interrupt and full-speed Interrupt and Isoch endpoints the bInterval field declared by a Full-or Low-speed device is computed as bInterval \* 1ms., where bInterval = 1 to 255. For Full- and Low-speed devices software shall round the value of Endpoint Context *Interval* field down to the nearest base 2 multiple of bInterval \* 8.

## 6.2.4 Stream Context Array

The xHCl supports hierarchal Stream Context Arrays. Refer to section 4.12 for more information on their use. A *Stream Context Array* contains *Stream Context* data structures. Entries are addressed by a *Stream ID*. The 0th entry of a Stream Context Array is reserved and does not reference a Transfer Ring or another Stream Context Array.

### 6.2.4.1 Stream Context

The *Stream Context* data structure defines information that applies to a specific Stream associated with an endpoint.

Note: Unless otherwise stated: **As Input**, all fields of the Stream Context shall be initialized to the appropriate value by software before issuing a command. **As Output**, the xHC shall update each field to reflect the current value that it is using.

 31
 4 3 1 0

 TR Dequeue Pointer Lo
 SCT DCS
 03-00H

 TR Dequeue Pointer Hi
 07-04H

 XHCI Reserved (RsvdO)
 0B-08H

 XHCI Reserved (RsvdO)
 0F-0CH

**Figure 74: Stream Context Data Structure** 

Table 60: Offset 00h and 04h - Stream Context Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                            |                            |               |                                                                            |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|----------------------------------------------------------------------------|
| 0    |                                                                                                                                                                                                                                                                                                                                                                                                                        |                            |               | e of the xHC Consumer Cycle State Pointer. Refer to section 4.9.2 for more |
| 3:1  | <b>Stream Context Type (SCT)</b> . This field identifies whether the Stream Context is a member of a Primary or Secondary Stream Context Array, if the <i>TR Dequeue Pointer</i> field references a Transfer Ring or a Stream Context Array, and if a Stream Context Array is referenced, the size of the array.                                                                                                       |                            |               |                                                                            |
|      | Value                                                                                                                                                                                                                                                                                                                                                                                                                  | Stream Array Type          | Dequeue Ptr   | Secondary Stream Array Size                                                |
|      | 0                                                                                                                                                                                                                                                                                                                                                                                                                      | Secondary                  | Transfer Ring | N/A                                                                        |
|      | 1                                                                                                                                                                                                                                                                                                                                                                                                                      | Primary                    | Transfer Ring | N/A                                                                        |
|      | 2                                                                                                                                                                                                                                                                                                                                                                                                                      | Primary                    | SSA           | 8                                                                          |
|      | 3                                                                                                                                                                                                                                                                                                                                                                                                                      | Primary                    | SSA           | 16                                                                         |
|      | 4                                                                                                                                                                                                                                                                                                                                                                                                                      | Primary                    | SSA           | 32                                                                         |
|      | 5                                                                                                                                                                                                                                                                                                                                                                                                                      | Primary                    | SSA           | 64                                                                         |
|      | 6                                                                                                                                                                                                                                                                                                                                                                                                                      | Primary                    | SSA           | 128                                                                        |
|      | 7                                                                                                                                                                                                                                                                                                                                                                                                                      | Primary                    | SSA           | 256                                                                        |
|      | Refer to section                                                                                                                                                                                                                                                                                                                                                                                                       | n 4.12.2.1 for more inforr | mation.       |                                                                            |
| 63:4 | <b>TR Dequeue Pointer.</b> This field represents the high order bits of the 64-bit base address of the TRB ring or Stream Context Array associated with this Stream.                                                                                                                                                                                                                                                   |                            |               |                                                                            |
|      | The memory structure referenced by this physical memory pointer shall be aligned to a 16-byte boundary. This field is initialized by software and shall be overwritten by the xHC to save the value of the Dequeue Pointer when the endpoint enters the <i>Halted</i> or <i>Stopped</i> states. The value of the this field shall be undefined when the endpoint is not in the <i>Halted</i> or <i>Stopped</i> states. |                            |               |                                                                            |

Note: The remaining bytes (08-0Fh) within the *Stream Context* are dedicated for exclusive use by the xHC and shall be treated by system software as Reserved and Opaque (RsvdO).

Note: The *Context Size* (CSZ) field in the HCCPARAMS register does *not* apply to Stream Context data structures, they are always 16 bytes in size.

Note: A "valid" Stream Context requires:

- The TR Dequeue Pointer is '0', i.e. no Transfer Ring or Stream Context is assigned yet.
- The *TR Dequeue Pointer* points to a valid Transfer Ring and the DCS flag represents the Cycle State of the segment referenced by the TR Dequeue Pointer.
- The TR Dequeue Pointer points to a valid Stream Array.

## 6.2.5 Input Context

The *Input Context* data structure specifies the endpoints and the operations to be performed on those endpoints by the *Address Device*, *Configure Endpoint*, and *Evaluate Context Commands*. Refer to section 4.6 for more information on these commands.

The *Input Context* is pointed to by an *Input Context Pointer* field of a *Address Device*, *Configure Endpoint*, and *Evaluate Context Command* TRBs. The *Input Context* is an array of up to 33 context data structure entries.



Figure 75: Input Context

The first entry (offset 000h) of the *Input Context* shall be the *Input Control Context* data structure. The remaining entries shall be organized identically to the *Device Context* data structures. Refer to section 6.2.5.1 for the definition of the *Input Control Context* data structure. Refer to section 6.2 for the definition of the *Device Context* and its data structures.

If the *Add Context* flag is set for an entry in the *Input Context*, then the entry shall be initialized appropriately by software. All other entries of the *Input Context* are ignored by the xHC. The *Add Context* and *Drop Context* flag indices are calculated identically to the *Device Context Index* (DCI) described in section 4.5.1 for the Device Context portion of the Input Context. e.g. EP context 1 OUT maps to D2 and A2, and so on, up to EP 15 IN mapping to D31 and A31.

Note: Figure 75 illustrates offsets with 32 byte *Input Control Context* data structures. i.e. the *Context Size* (CSZ) field in the HCCPARAMS register = '0'. If the *Context Size* (CSZ) field = '1' then the *Input Control Context* data structures consume 64 bytes each. The offsets shall be 040h for the Slot Context, 080h for EP Context 0, and so on.

Note: The *Input Context* shall be physically contiguous within a page.

## **6.2.5.1** Input Control Context

The *Input Control Context* data structure defines which Device Context data structures are affected by a command and the operations to be performed on those contexts.

**Figure 76: Input Control Context** 

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 D31 D30 D29 D28 D27 D26 D25 D24 D23 D22 D21 D20 D19 D18 D17 D16 D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 RsvdZ 03-00H A31 A30 A29 A28 A27 A26 A25 A24 A23 A22 A21 A20 A19 A18 A17 A16 A15 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 07-04H RsvdZ 0B-08H RsvdZ 0F-0CH RsvdZ 13-10H RsvdZ 17-14H RsvdZ 1B-18H RsvdZ 1F-1CH

Note: Figure 76 illustrates a 32 byte *Input Control Context* data structure. i.e. the *Context Size* (CSZ) field in the HCCPARAMS register = '0'. If the *Context Size* (CSZ) field = '1' then the *Input Control Context* data structure consumes 64 bytes, where bytes 32 to 63 are RsvdZ.

Table 61: Offset 00h - Input Control Context Field Definitions

| Bits | Description                                                                                                                                                                                                                                                      |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0  | RsvdZ.                                                                                                                                                                                                                                                           |
| 31:2 | <b>Drop Context flags (D2 - D31).</b> These single bit fields identify which Device Context data structures should be disabled by command. If set to '1', the respective Endpoint Context shall be disabled. If cleared to '0', the Endpoint Context is ignored. |

Table 62: Offset 04h - Input Control Context Field Definitions

| Bits | Description                                                                                                                                                                                                                                              |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | Add Context flags (A0 - A31). These single bit fields identify which Device Context data structures shall be evaluated and/or enabled by a command. If set to '1', the respective Context shall be evaluated. If cleared to '0', the Context is ignored. |

Note: The specific operations to be performed on a context by a command as a function of the *Drop Context* and *Add Context* flag settings are defined in detail in section 4.6.

Note: The fields in this data structure shall not be modified by software from the time the command is placed on the Command Ring until the associated Command Completion Event is received.

Note: The *Add Context* and *Delete Context* flag indices are calculated identically to the *Device Context Index* (DCI) described in section 4.5.1 for the Device Context portion of the Input Context. e.g. EP context 1 OUT maps to D2 and A2, and so on, up to EP 15 IN mapping to D31 and A31.

The Add Context and Delete Context flag indices relative to Input Context are calculated as follows:

The Input Context Index (ICI) (refer to Figure 75) of the Input Control Context is 0.

The ICI of the Slot Context is 1.

For the remaining Input Context indices 2-31, the following rules apply:

1) For Isoch, Interrupt, or Bulk type endpoints the ICI is calculated using the Endpoint Number and

Direction with the following formula;

ICI = ((Endpoint Number \* 2) + 1 + Direction, where Direction = '0' for OUT endpoints and '1' for IN endpoints.

2) For Control type endpoints, including the Default Control Endpoint:

ICI = (Endpoint Number + 1) \* 2.

## 6.2.6 Port Bandwidth Context

The *Port Bandwidth Context* data structure is used to provide system software with the percentage of periodic bandwidth available on each Root Hub Port, at the Speed indicated by the Device Speed field of the *Get Port Bandwidth Command*. Software allocates the Context data structure and the xHC updates it during the execution of a *Get Port Bandwidth Command*. Refer to section 4.6.15 for more information.

24 23 16 15 8 7 Port 3 Port 2 Port 1 RsvdZ 03-00H Port 6 07-04H Port 7 Port 5 Port 4 Port n Port n-1 Port n-2 Port n-3

**Figure 77: Port Bandwidth Context** 

Note: Figure 77 illustrates a generic *Port Bandwidth Context* data structure. System sizes this data structure as a function of the number of Root Hub ports supported by the xHC (i.e. MaxPorts). Software shall round up the size of the buffer to the nearest 8-byte boundary.

Table 63: Offset 00h - Port Bandwidth Context Field Definitions

| Bits  | Description                                                                             |
|-------|-----------------------------------------------------------------------------------------|
| 7:0   | RsvdZ.                                                                                  |
| 15:8  | Port 1 Bandwidth (Port 1). Percentage of Total Available Bandwidth available on Port 1. |
| 23:16 | Port 2 Bandwidth (Port 2). Percentage of Total Available Bandwidth on Port 2.           |
| 31:24 | Port 3 Bandwidth (Port 3). Percentage of Total Available Bandwidth on Port 3.           |

Table 64: Offset n-03h - Port Bandwidth Context Field Definitions

| Bits  | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 7:0   | Port n-3 Bandwidth (Port n-3). Percentage of Total Available Bandwidth on Port n-3. |
| 15:8  | Port n-2 Bandwidth (Port n-2). Percentage of Total Available Bandwidth on Port n-2. |
| 23:16 | Port n-1 Bandwidth (Port n-1). Percentage of Total Available Bandwidth on Port n-1. |
| 31:24 | Port n Bandwidth (Port n). Percentage of Total Available Bandwidth on Port n.       |

Note: Refer to section 4.14 for the definition of "Total Available Bandwidth".

Note: The range of valid values depends on the value of the Dev Speed field in the Get Port Bandwidth Command. 0 to 80% for HS, and 0 to 90% for SS and FS. Refer to section 4.14.2 for more information.

Note: The *Port* fields of the *Port Bandwidth Context* shall report decimal percentage values in hex, i.e. 0Ah = 10%, 50h = 80%, etc.

# 6.3 TRB Ring

A TRB Ring is an array of TRB (Transfer Request Block) structures, which is used by the xHCl as a circular queue to communicate with the host. Refer to section 4.9 for a detailed description of Ring operation.

# 6.4 Transfer Request Block (TRB)

The Transfer Request Block is the basic building block upon which all xHC USB transfers are constructed. All Transfer Request Blocks shall be aligned on a 16-byte boundary.

Each TRB has the basic format described in section 4.11.1. TRBs are used for all transactions performed by an xHC, which includes commands sent to the host controller, events generated by the host controller, and transactions associated with USB endpoints.

Note: Vendor defined TRBs are shall support the TRB Type and Cycle bit fields.

## 6.4.1 Transfer TRBs

A Transfer TRB shall be found on a **Transfer Ring**. A Work Item on a Transfer Ring is called a **Transfer Descriptor** (TD) and is comprised of one or more Transfer TRB data structures. This section describes the transfer related TRBs.

Note: If a zero-length transfer is specified, the *Data Buffer Pointer* field is ignored by the xHC, irrespective of the state of the *IDT* flag.

Note: Data buffers referenced by Transfer TRBs shall not span 64KB boundaries. If a physical data buffer spans a 64KB boundary, software shall chain multiple TRBs to describe the buffer.

### **6.4.1.1 Normal TRB**

A *Normal TRB* is used in several ways; exclusively on Bulk and Interrupt Transfer Rings for normal and Scatter/Gather operations, to define additional data buffers for Scatter/Gather operations on Isoch Transfer Rings, and to define the Data stage information for Control Transfer Rings. Refer to section 4.11.2.1 for information on the use of *Normal TRB*s. Refer to section 3.2.8 for an overview of xHCl scatter/gather support.

Figure 78: Normal TRB 22 21 17 16 15 6 5 4 3 2 1 Data Buffer Pointer Lo 03-00H Data Buffer Pointer Hi 07-04H TD Size Interrupter Target TRB Transfer Length 0B-08H RsvdZ TRB Type BEI RSVdZ IDT IOC CH NS ISPENT C 0F-0CH

Table 65: Offset 00h and 04h - Normal TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                           |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0 | <b>Data Buffer Pointer Hi and Lo</b> . These fields represent the 64-bit address of the TRB data area for this transaction or 8 bytes of immediate data. The <i>Immediate Data</i> (IDT) control flag selects this option for each Normal TRB.        |
|      | The memory structure referenced by this physical memory pointer is allowed to begin on a byte address boundary. However, user may find other alignments, such as 64-byte or 128-byte alignments, to be more efficient and provide better performance. |

Table 66: Offset 08h - Normal TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                   |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16:0  | <b>TRB Transfer Length.</b> For an OUT, this field defines the number of data bytes the xHC shall send during the execution of this TRB. If the value of this field is '0' when the xHC fetches this TRB, the xHC shall execute a zero-length transaction and retires the TD. |
|       | Note: If a zero-length transfer is specified, the <i>Data Buffer Pointer</i> field is ignored by the xHC, irrespective of the state of the <i>IDT</i> flag. Refer to section 4.9.1 for more information on zero-length Transfer TRB handling.                                 |
|       | For an IN, the value of the field identifies the size of the data buffer referenced by the Data Buffer Pointer, i.e. the number of bytes the host expects the endpoint to deliver.  Valid values are 0 to 64K.                                                                |
| 21:17 | <b>TD Size</b> . This field provides an indicator of the number of packets remaining in the TD. Refer to section 4.11.2.4 for how this value is calculated.                                                                                                                   |
| 31:22 | Interrupter Target. This field defines the index of the Interrupter that will receive events generated by this TRB. Valid values are between 0 and MaxIntrs-1.                                                                                                                |

Table 67: Offset 0Ch - Normal TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of the Transfer ring.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1     | <b>Evaluate Next TRB (ENT)</b> . If this flag is '1' the xHC shall fetch and evaluate the next TRB before saving the endpoint state. Refer to section 4.12.3 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2     | Interrupt-on Short Packet (ISP). If this flag is '1' and a Short Packet is encountered for this TRB (i.e., less than the amount specified in TRB Transfer Length), then a Transfer Event TRB shall be generated with its Completion Code set to Short Packet. The TRB Transfer Length field in the Transfer Event TRB shall reflect the residual number of bytes not transferred into the associated data buffer. In either case, when a Short Packet is encountered, the TRB shall be retired without error and the xHC shall advance to the next Transfer Descriptor (TD). Note that if the ISP and IOC flags are both '1' and a Short Packet is detected, then only one Transfer Event TRB shall be queued to the Event Ring. |
| 3     | <b>No Snoop (NS).</b> When set to '1', the xHC is permitted to set the No Snoop bit in the Requester Attributes of the PCle transactions it initiates if the PCle configuration Enable No Snoop flag is also set. When cleared to '0', the xHC is not permitted to set PCle packet No Snoop Requester Attribute. Refer to section 4.18.1 for more information.  NOTE: If software sets this bit, then it is responsible for maintaining cache consistency.                                                                                                                                                                                                                                                                       |
| 4     | <b>Chain bit (CH).</b> Set to '1' by software to associate this TRB with the next TRB on the Ring. A Transfer Descriptor (TD) is defined as one or more TRBs. The <i>Chain bit</i> is used to identify the TRBs that comprise a TD. The <i>Chain bit</i> is always '0' in the last TRB of a TD.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5     | <b>Interrupt On Completion (IOC).</b> If this bit is set to '1', it specifies that when this TRB completes, the Host Controller shall notify the system of the completion by placing an Transfer Event TRB on the Event ring and asserting an interrupt to the host at the next interrupt threshold. Note that the interrupt assertion may be blocked for the Transfer Event by <i>BEI</i> . Refer to section 4.17.5.                                                                                                                                                                                                                                                                                                            |
| 6     | Immediate Data (IDT). If this bit is set to '1', it specifies that the <i>Data Buffer Pointer</i> field of this TRB contains data, not a pointer, and the <i>Length</i> field shall contain a value between '0' and '8' to indicate the number of valid bytes from offset 0 in the TRB that should be used as data.  Note: If the IDT flag is set in one Transfer TRB of a TD, then it shall be the only Transfer TRB of the TD. An Event Data TRB may be included in the TD. Failure to follow this rule may result in undefined xHC operation.  Note: IDT shall not be set ('1') for TRBs on IN endpoints.                                                                                                                     |
| 8:7   | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 9     | <b>Block Event Interrupt (BEI).</b> If this bit is set to '1' and <i>IOC</i> = '1', then the Transfer Event generated by <i>IOC</i> shall <i>not</i> assert an interrupt to the host at the next interrupt threshold. Refer to section 4.17.5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 15:10 | <b>TRB Type.</b> This shall be set to <i>Normal TRB</i> type. Refer to Table 131 for the definition of the valid Transfer TRB type IDs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 31:16 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

### 6.4.1.2 Control TRBs

Control transfers require two or three TDs to define them: a *Setup Stage TD* followed by an *Status Stage TD*, if a data stage is required for the transfer an optional *Data Stage TD* will reside between the Setup Stage and Data Stage TDs. This sections defines the TRBs that comprise the respective TDs. Refer to section 4.11.2.2 for more information on xHCl control transfers.

Note: The IOC flag should only be set in the Status Stage TRB of a Control transfer.

#### 6.4.1.2.1 Setup Stage TRB

A Setup Stage TRB is created by system software to initiate a USB Setup packet on a control endpoint. Refer to section 3.2.9 for more information on Setup Stage TRBs and the operation of control endpoints. Also refer to section 8.5.3 in the <u>USB2</u> spec. for a description of "Control Transfers".



Table 68: Offset 00h – Setup Stage TRB Field Definitions

| Bits  | Description                                                                                                      |
|-------|------------------------------------------------------------------------------------------------------------------|
| 7:0   | <b>bmRequestType.</b> Refer to Table 9-2 "Format of Setup Data" in the <u>USB2</u> or <u>USB3</u> specification. |
| 15:8  | <b>bRequest.</b> Refer to Table 9-2 "Format of Setup Data" in the <u>USB2</u> or <u>USB3</u> specification.      |
| 31:16 | wValue. Refer to Table 9-2 "Format of Setup Data" in the <u>USB2</u> or <u>USB3</u> specification.               |

Table 69: Offset 04h - Setup Stage TRB Field Definitions

| Bits  | Description                                                                                         |
|-------|-----------------------------------------------------------------------------------------------------|
| 15:0  | wIndex. Refer to Table 9-2 "Format of Setup Data" in the <u>USB2</u> or <u>USB3</u> specification.  |
| 31:16 | wLength. Refer to Table 9-2 "Format of Setup Data" in the <u>USB2</u> or <u>USB3</u> specification. |

Table 70: Offset 08h - Setup Stage TRB Field Definitions

| Bits  | Description                                                                                                                                                    |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16:0  | TRB Transfer Length. Always 8.                                                                                                                                 |
| 21:17 | RsvdZ.                                                                                                                                                         |
| 31:22 | Interrupter Target. This field defines the index of the Interrupter that will receive events generated by this TRB. Valid values are between 0 and MaxIntrs-1. |

Table 71: Offset 0Ch – Setup Stage TRB Field Definitions

| Bits  |                                                                                                                                                     | Description                                                                                                                                                                                                                  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). T                                                                                                                                    | his bit is used to mark the Enqueue point of a Transfer ring.                                                                                                                                                                |
| 4:1   | RsvdZ.                                                                                                                                              |                                                                                                                                                                                                                              |
| 5     | completes, the                                                                                                                                      | ompletion (IOC). If this bit is set to '1', it specifies that when this TRB Host Controller shall notify the system of the completion by placing an Event ent ring and sending an interrupt at the next interrupt threshold. |
| 6     | Immediate Data (IDT). This bit shall be set to '1' in a Setup Stage TRB. It specifies that the Parameter component of this TRB contains Setup Data. |                                                                                                                                                                                                                              |
| 9:7   | RsvdZ.                                                                                                                                              |                                                                                                                                                                                                                              |
| 15:10 | <b>TRB Type.</b> This field is set to <i>Setup Stage TRB</i> type. Refer to Table 131 for the definition of the Type TRB IDs.                       |                                                                                                                                                                                                                              |
| 17:16 | <b>Value</b><br>0<br>1<br>2<br>3                                                                                                                    | (TRT). This field indicates the type and direction of the control transfer.  Definition  No Data Stage  Reserved  OUT Data Stage  IN Data Stage  n 4.11.2.2 for more information on the use of TRT.                          |
| 31:18 | RsvdZ.                                                                                                                                              |                                                                                                                                                                                                                              |

## 6.4.1.2.2 Data Stage TRB

A *Data Stage TRB* is used generate the Data stage transaction of a USB Control transfer. Refer to section 3.2.9 for more information on Control transfers and the operation of control endpoints. Also refer to section 8.5.3 in the <u>USB2</u> spec. for a description of "Control Transfers".

Figure 80: Data Stage TRB



Table 72: Offset 00h and 04h - Data Stage TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                           |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0 | <b>Data Buffer Pointer Hi and Lo.</b> These fields represent the 64-bit address of the Data buffer area for this transaction                                                                                                                          |
|      | The memory structure referenced by this physical memory pointer is allowed to begin on a byte address boundary. However, user may find other alignments, such as 64-byte or 128-byte alignments, to be more efficient and provide better performance. |

Table 73: Offset 08h - Data Stage TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                           |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16:0  | <b>TRB Transfer Length.</b> For an OUT, this field is the number of data bytes the xHC will send during the execution of this TRB.                                                                                    |
|       | For an IN, the initial value of the field identifies the size of the data buffer referenced by the Data Buffer Pointer, i.e. the number of bytes the host expects the endpoint to deliver. Valid values are 0 to 64K. |
| 21:17 | <b>TD Size</b> . This field provides an indicator of the number of packets remaining in the TD. Refer to section 4.11.2.4 for how this value is calculated.                                                           |
| 31:22 | Interrupter Target. This field defines the index of the Interrupter that will receive events generated by this TRB. Valid values are between 0 and MaxIntrs-1.                                                        |

Table 74: Offset 0Ch - Data Stage TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Cycle bit (C). This bit is used to mark the Enqueue Pointer of the Transfer ring.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1    | <b>Evaluate Next TRB (ENT)</b> . If this flag is '1' the xHC shall fetch and evaluate the next TRB before saving the endpoint state. Refer to section 4.12.3 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2    | Interrupt-on Short Packet (ISP). If this flag is '1' and a Short Packet is encountered for this TRB (i.e., less than the amount specified in TRB Transfer Length), then a Transfer Event TRB shall be generated with its Completion Code set to Short Packet. The TRB Transfer Length field in the Transfer Event TRB shall reflect the residual number of bytes not transferred into the associated data buffer. In either case, when a Short Packet is encountered, the TRB shall be retired without error and the xHC shall advance to the Status Stage TD.  Note: if the ISP and IOC flags are both '1' and a Short Packet is detected, then only one Transfer Event TRB shall be queued to the Event Ring. |

Table 74: Offset 0Ch – Data Stage TRB Field Definitions (Continued)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3     | <b>No Snoop (NS).</b> When set to '1', the xHC is permitted to set the No Snoop bit in the Requester Attributes of the PCle transactions it initiates if the PCle configuration Enable No Snoop flag is also set. When cleared to '0', the xHC is not permitted to set PCle packet No Snoop Requester Attribute. Refer to section 4.18.1 for more information.  NOTE: If software sets this bit, then it is responsible for maintaining cache consistency. |
| 4     | Chain bit (CH). Set to '1' by software to associate this TRB with the next TRB on the Ring. A                                                                                                                                                                                                                                                                                                                                                              |
|       | Data Stage TD is defined as a Data Stage TRB followed by zero or more Normal TRBs. The <i>Chain bit</i> is used to identify a multi-TRB Data Stage TD. The <i>Chain bit</i> is always '0' in the last TRB of a Data Stage TD.                                                                                                                                                                                                                              |
| 5     | Interrupt On Completion (IOC). If this bit is set to '1', it specifies that when this TRB completes, the Host Controller shall notify the system of the completion by placing an Event TRB on the Event ring and asserting an interrupt to the host at the next interrupt threshold.                                                                                                                                                                       |
| 6     | Immediate Data (IDT). If this bit is set to '1', it specifies that the Data Buffer Pointer field of this TRB contains data, not a pointer. If this is a "Normal" TRB, the Length field shall contain a value between 1 and 8 to indicate the number of valid bytes from offset 0 in the TRB that should be used as data.                                                                                                                                   |
| 9:7   | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15:10 | <b>TRB Type.</b> This shall be set to <i>Data Stage TRB</i> type. Refer to Table 131 for the definition of the valid Transfer TRB type IDs.                                                                                                                                                                                                                                                                                                                |
| 16    | <b>Direction (DIR).</b> This bit indicates the direction of the data transfer as defined in the <i>Data State TRB</i> Direction column of Table 7. If cleared to '0', the data stage transfer direction is OUT (Write Data). If set to '1', the data stage transfer direction is IN (Read Data). Refer to section 4.11.2.2 for more information on the use of <i>DIR</i> .                                                                                 |
| 31:17 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

## 6.4.1.2.3 Status Stage TRB

A *Status Stage TRB* is used to generate the Status stage transaction of a USB Control transfer. Refer to section 3.2.9 for more information on Control transfers and the operation of control endpoints.

Figure 81: Status Stage TRB



Table 75: Offset 08h - Status Stage TRB Field Definitions

| Bits  | Description                                                                                                                                                    |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21:0  | RsvdZ.                                                                                                                                                         |
| 31:22 | Interrupter Target. This field defines the index of the Interrupter that will receive events generated by this TRB. Valid values are between 0 and MaxIntrs-1. |

Table 76: Offset 0Ch - Status Stage TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of the Transfer ring.                                                                                                                                                                                                                                                                                                          |
| 1     | <b>Evaluate Next TRB (ENT)</b> . If this flag is '1' the xHC shall fetch and evaluate the next TRB before saving the endpoint state. Refer to section 4.12.3 for more information.                                                                                                                                                                                                         |
| 3:2   | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                     |
| 4     | <b>Chain bit (CH).</b> Set to '1' by software to associate this TRB with the next TRB on the Ring. A Status Stage TD is defined as a Status Stage TRB followed by zero or one Event Data TRB. The <i>Chain bit</i> is used to identify a multi-TRB Status Stage TD. The <i>Chain bit</i> is always '0' in the last TRB of a Status Stage TD.                                               |
| 5     | Interrupt On Completion (IOC). If this bit is set to '1', it specifies that when this TRB completes, the Host Controller shall notify the system of the completion by placing an Event TRB on the Event ring and asserting an interrupt to the host at the next interrupt threshold.                                                                                                       |
| 9:6   | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                     |
| 15:10 | <b>TRB Type</b> . This field shall be set to <i>Status Stage TRB</i> type. Refer to Table 131 for the definition of the valid Transfer TRB type IDs.                                                                                                                                                                                                                                       |
| 16    | <b>Direction (DIR)</b> . This bit indicates the direction of the data transfer as defined in the <i>Status State TRB</i> Direction column of Table 7. If cleared to '0', the status stage transfer direction is OUT (Host-to-device). If set to '1', the status stage transfer direction is IN (Device-to-host). Refer to section 4.11.2.2 for more information on the use of <i>DIR</i> . |
| 31:17 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                     |

A Transfer Event generated by this TRB shall reflect the status state response from the USB device.

### 6.4.1.3 Isoch TRB

An *Isoch TRB* defines isochronous data transfers. Refer to section 3.2.11 for more information on *Isoch TRBs* and the operation of isochronous endpoints.

Figure 82: Isoch TRB



Table 77: Offset 00h and 04h - Isoch TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                           |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0 | <b>Data Buffer Pointer Hi and Lo.</b> This field represents the 64-bit address of the TRB data area for this transaction or 8 bytes of immediate data. The <i>Immediate Data</i> (IDT) control flag selects this option for each Isoch TRB.           |
|      | The memory structure referenced by this physical memory pointer is allowed to begin on a byte address boundary. However, user may find other alignments, such as 64-byte or 128-byte alignments, to be more efficient and provide better performance. |

Table 78: Offset 08h - Isoch TRB Field Definitions

| Bits  | Description                                                                                                                                                                   |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16:0  | <b>TRB Transfer Length.</b> For an OUT, this field is the number of data bytes the host controller will send during the execution of this TRB.                                |
|       | For an IN, the initial value of the field is the number of bytes the host expects the endpoint to deliver, i.e. the number of bytes the host expects the endpoint to deliver. |
|       | Refer to section 4.9.1 for more information on zero-length Transfer TRB handling. Valid values are 0 to 64K.                                                                  |
| 21:17 | <b>TD Size</b> . This field provides an indicator of the number of bytes remaining in the TD. Refer to section 4.11.2.4 for how this value is calculated.                     |
| 31:22 | Interrupter Target. This field defines the index of the Interrupter that will receive events generated by this TRB. Valid values are between 0 and MaxIntrs-1.                |

Table 79: Offset 0Ch - Isoch TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Cycle bit (C). This bit is used to mark the Enqueue point of a Transfer ring.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1    | <b>Evaluate Next TRB (ENT)</b> . If this flag is '1' the xHC shall fetch and evaluate the next TRB before saving the endpoint state. Refer to section 4.12.3 for more information.                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2    | Interrupt-on Short Packet (ISP). If this flag is '1' and a Short Packet is encountered for this TRB (i.e., less than the amount specified in TRB Transfer Length), then a Transfer Event TRB shall be generated with the with its Completion Status set to Short Packet. In either case when a Short Packet is encountered, the TRB shall be retired without error and the xHC shall advance to the next Transfer Descriptor (TD).  Note: if the ISP and IOC flags are both '1' and a Short Packet is detected, then only one Transfer Event TRB shall be queued to the Event Ring. |

Table 79: Offset 0Ch – Isoch TRB Field Definitions (Continued)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3     | <b>No Snoop (NS).</b> When set to '1', the xHC is permitted to set the No Snoop bit in the Requester Attributes of the PCle transactions it initiates if the PCle configuration Enable No Snoop flag is also set. When cleared to '0', the xHC is not permitted to set PCle packet No Snoop Requester Attribute. Refer to section 4.18.1 for more information.  NOTE: If software sets this bit, then it is responsible for maintaining cache consistency.         |
| 4     | <b>Chain bit (CH).</b> Set to '1' by software to associate this TRB with the next TRB on the Ring. An Isoch Transfer Descriptor is defined as an Isoch TRB followed by zero or more Normal TRBs. The <i>Chain bit</i> is used to identify the TRBs that comprise the TD. The <i>Chain bit</i> is always '0' in the last TRB of an Isoch TD.                                                                                                                        |
| 5     | Interrupt On Completion (IOC). If this bit is set to '1', it specifies that when this TRB completes, the Host Controller shall notify the system of the completion by placing an Event TRB on the Event ring and sending an interrupt at the next interrupt threshold.                                                                                                                                                                                             |
| 6     | <b>Immediate Data (IDT).</b> If this bit is set to '1', it specifies that the <i>Data Buffer Pointer</i> field of this TRB contains data, not a pointer, and the <i>Length</i> field shall contain a value between '0' and '8' to indicate the number of valid bytes from offset 0 in the TRB that should be used as data.                                                                                                                                         |
| 8:7   | <b>Transfer Burst Count (TBC).</b> This field indentifies number of bursts - 1 that shall be required to move this Isoch TD. All bursts except the last shall transfer <i>Max Burst Size</i> packets. The last burst shall transfer <i>TLBPC</i> + 1 packets. Refer to section 4.11.2.3 for more information.                                                                                                                                                      |
| 9     | <b>Block Event Interrupt (BEI).</b> If this bit is set to '1' and <i>IOC</i> = '1', then the Transfer Event generated by <i>IOC</i> shall <i>not</i> assert an interrupt to the host at the next interrupt threshold. Refer to section 4.17.5.                                                                                                                                                                                                                     |
| 15:10 | <b>TRB Type.</b> This field is set to <i>Isoch TRB</i> type. Refer to Table 131 for the definition of the Type TRB IDs.                                                                                                                                                                                                                                                                                                                                            |
| 19:16 | <b>Transfer Last Burst Packet Count (TLBPC).</b> This field indentifies number of packets -1 that shall be in the last burst of this Isoch TD, e.g. '0' = 1 packet, '1' = 2 packets, etc. Refer to section 4.11.2.3 for more information.                                                                                                                                                                                                                          |
| 30:20 | <b>Frame ID</b> . The value in this field identifies the target 1ms. frame that the Interval associated with this Isochronous Transfer Descriptor will start on. Bits [13:3] of the <i>Microframe Index</i> field of the MFINDEX register may be used to determine the current periodic frame. This field is ignored by the xHC if the <i>Start Isoch ASAP</i> flag is set ('1'). For more information on the programming of this field refer to section 4.11.2.5. |
| 31    | <b>Start Isoch ASAP (SIA)</b> . If this flag is set ('1'), the Frame ID is ignored and the Isoch TD is scheduled as soon as possible. If this flag is cleared ('0'), the Frame ID is valid and the Isoch TD is scheduled the next time there is a match between the Frame ID and the Frame Index portion (bits 13:3) of the Microframe Index (MFINDEX) register. Refer to Figure 29. For more information refer to section 4.11.2.3.                               |

## 6.4.1.4 No Op TRB

The *No Op TRB* provides a simple means for verifying the operation of the basic Transfer Ring mechanisms offered by the xHCI. It may be inserted on a Transfer Ring to generate a *Transfer Event*.

Note: Consecutive *No Op TRB*s may impact xHC performance and should be avoided by software. Refer to section 4.11.7 for more information on *No Op TRB* placement rules.



Table 80: Offset 08h - No Op TRB Field Definitions

| Bits  | Description                                                                                                                                                             |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21:0  | RsvdZ.                                                                                                                                                                  |
| 31:22 | Interrupter Target. This field defines the index of the Interrupter that will receive Transfer Events generated by this TRB. Valid values are between 0 and MaxIntrs-1. |

Table 81: Offset 0Ch - No Op TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Transfer Ring.                                                                                                                                                                                                                 |
| 1     | <b>Evaluate Next TRB (ENT)</b> . If this flag is '1' the xHC shall fetch and evaluate the next TRB before saving the endpoint state. Refer to section 4.12.3 for more information.                                                                                                              |
| 3:2   | RsvdZ.                                                                                                                                                                                                                                                                                          |
| 4     | <b>Chain bit (CH).</b> Set to '1' by software to associate this TRB with the next TRB on the Ring. A Transfer Descriptor (TD) is defined as one or more TRBs. The <i>Chain bit</i> is used to identify the TRBs that comprise a TD. The <i>Chain bit</i> is always '0' in the last TRB of a TD. |
| 5     | Interrupt On Completion (IOC). If this bit is set to '1', it specifies that when this TRB completes, the Host Controller shall notify the system of the completion by placing a Transfer Event TRB on the Event ring and sending an interrupt at the next interrupt threshold.                  |
| 9:6   | RsvdZ.                                                                                                                                                                                                                                                                                          |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the No Op TRB type ID.                                                                                                                                                                     |
| 31:16 | RsvdZ.                                                                                                                                                                                                                                                                                          |

## 6.4.2 Event TRBs

Event TRBs shall be found on an **Event Ring**. A Work Item on an Event Ring is called an **Event Descriptor** (ED). An ED shall be comprised of only one Event TRB data structure. This section describes the event related TRBs.

### 6.4.2.1 Transfer Event TRB

A *Transfer Event* provides the completion status associated with a Transfer TRB. Refer to section 4.11.3.1 for more information on the use and operation of *Transfer Events*.

Note: The Primary Event Ring (0) or a Secondary Event Ring may receive a Transfer Event TRB. Normally the xHC shall use the *Interrupter Target* field of the originating Transfer TRB to determine the Event Ring that shall receive this event. Refer to section 4.17.4 for the exception cases, which use the Slot Context *Interrupter Target* field.



Figure 84: Transfer Event TRB

Table 82: Offset 00h and 04h - Transfer Event TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                                             |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0 | <b>TRB Pointer Hi and Lo.</b> This field represents the 64-bit address of the TRB that generated this event or 64 bits of Event Data if the <i>ED</i> flag is '1'.  If a TRB memory structure is referenced by this field ( <i>ED</i> = '0'), then it shall be physical |
|      | memory pointer aligned on a 16-byte boundary, i.e. bits 0 through 3 of the address are '0'.                                                                                                                                                                             |

Table 83: Offset 08h - Transfer Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:0  | TRB Transfer Length. This field shall reflect the residual number of bytes not transferred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | For an OUT, this field shall indicate the value of the <i>Length</i> field of the Transfer TRB, minus the data bytes that were successfully transmitted. A successful OUT transfer shall return a <i>Length</i> of '0'.                                                                                                                                                                                                                                                                                                                                               |
|       | For an IN, the this field shall indicate the value of the <i>Length</i> field of the Transfer TRB, minus the data bytes that were successfully received. If the device terminates the receive transfer with a short packet, then this field shall indicate the difference between the expected transfer size (defined by the Transfer TRB) and the actual number of bytes received. If the receive transfer completed with an error, then this field shall indicated the difference between the expected transfer size and the number of bytes successfully received. |
|       | If the <i>Event Data</i> flag is '0' the legal range of values is 0 to 10000h. If the <i>Event Data</i> flag is '1' this field is set to the value of the <i>Event Data Transfer Length Accumulator</i> (EDTLA). Refer to section 4.11.5.2 for a description of EDTLA.                                                                                                                                                                                                                                                                                                |
| 31:24 | <b>Completion Code.</b> This field encodes the completion status that can be identified by a TRB. Refer to section 6.4.5 for an enumerated list of possible error conditions.                                                                                                                                                                                                                                                                                                                                                                                         |

Table 84: Offset 0Ch - Transfer Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                            |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Dequeue Pointer of an Event Ring.                                                                                                                                                                                                                                                                                                          |
| 1     | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                 |
| 2     | <b>Event Data (ED)</b> . When set to '1', the event was generated by an Event Data TRB and the Parameter Component ( <i>TRB Pointer</i> field) contains a 64-bit value provided by the Event Data TRB. If cleared to '0', the Parameter Component ( <i>TRB Pointer</i> field) contains a pointer to the TRB that generated this event. Refer to section 4.11.5.2 for more information. |
| 9:3   | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                 |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the <i>Transfer Event TRB</i> type ID.                                                                                                                                                                                                                                            |
| 20:16 | <b>Endpoint ID</b> . The ID of the Endpoint that generated the event. This value is used as an index in the Device Context to select the Endpoint Context associated with this event.                                                                                                                                                                                                  |
| 23:21 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                 |
| 31:24 | <b>Slot ID.</b> The ID of the Device Slot that generated the event. This is value is used as an index in the <i>Device Context Base Address Array</i> to select the <i>Device Context</i> of the source device.                                                                                                                                                                        |

Note: For multi-TRB TDs, if *ED* = '0', the *TRB Transfer Length* only reflects the number of bytes transferred for the buffer associated with the Transfer TRB pointed to by the Transfer Event, *not* the total bytes transferred for the TD.

Note: A *Ring Overrun* or *Ring Underrun Event* utilizes a *Transfer Event TRB* to report the error. In this case, the *TRB Pointer* field is invalid.

Note: If an error occurs during the execution of a Transfer TRB that does not have its *IOC* or *ISP* flags set, a Transfer Event shall be generated for the error and the Transfer Event shall point to the offending TRB. The Transfer Ring Dequeue Pointer shall advance to the next TD.

Note: *CStream* is not valid until a Streams endpoint transitions to the *Start Stream* state for the first time. A *Transfer Event* generated by a *Stop Endpoint Command* shall report '0' in the *TRB Pointer* and *TRB Length* fields if the command is executed and *CStream* is invalid. Refer to section 4.12.1.

# 6.4.2.2 Command Completion Event TRB

A Command Completion Event TRB shall be generated by the xHC when a command completes on the Command Ring. Refer to section 4.11.4 for more information on the use of Command Completion Events.

Note: The Primary Event Ring (0) shall receive all Command Completion Events.

**Figure 85: Command Completion Event TRB** 



Table 85: Offset 00h and 04h - Command Completion Event TRB Field Definition

| Bits | Description                                                                                                                                                                                                                                                                                                                                                             |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                  |
| 63:4 | Command TRB Pointer Hi and Lo. This field represents the high order bits of the 64-bit address of the Command TRB that generated this event. Note that this field is not valid for some Completion Code values. Refer to Table 130 for specific cases.  The memory structure referenced by this physical memory pointer shall be aligned on a 16-byte address boundary. |

Table 86: Offset 08h - Command Completion Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                               |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:0  | RsvdZ.                                                                                                                                                                                                                                                                                                    |
| 31:24 | <b>Completion Code.</b> This field encodes the completion status of the command that generated the event. Refer to the respective command definition for a list of the possible Completion Codes associated with the command. Refer to section 6.4.5 for an enumerated list of possible error conditions. |

Table 87: Offset 0Ch - Command Completion Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                             |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Dequeue Pointer of an Event Ring.                                                                                                                           |
| 9:1   | RsvdZ.                                                                                                                                                                                                  |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the <i>Command Completion Event TRB</i> type ID.                                                   |
| 23:16 | <b>VF ID.</b> The ID of the Virtual Function that generated the event. Note that this field is valid only if Virtual Functions are enabled. If they are not enabled this field shall be cleared to '0'. |

Table 87: Offset 0Ch – Command Completion Event TRB Field Definitions (Continued)

| Bits  | Description                                                                                                                                                                                                            |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24 | <b>Slot ID.</b> The Slot ID field shall be updated by the xHC to reflect the slot associated with the command that generated the event, with the following exceptions:                                                 |
|       | - The Slot ID shall be cleared to '0' for No Op, Set Latency Tolerance Value, Get Port Bandwidth, and Force Event Commands.                                                                                            |
|       | - The Slot ID shall be set to the ID of the newly allocated Device Slot for the <i>Enable Slot Command</i> .                                                                                                           |
|       | - The value of Slot ID shall be vendor defined when generated by a vendor defined command.                                                                                                                             |
|       | This value is used as an index in the Device Context Base Address Array to select the Device Context of the source device. If this Event is due to a Host Controller Command, then this field shall be cleared to '0'. |

Note: All commands for a Device Slot or VF are executed in order.

Note: All Vendor Defined Event TRBs shall support the *Completion Code*, *Cycle bit*, and *TRB Type* fields. The remaining fields and reserved areas may be vendor defined/allocated.

## 6.4.2.3 Port Status Change Event TRB

A Port Status Change Event TRB shall be generated by the xHC any time there is a '0' to '1' transition of the Port Status Change Event Generation (PSCEG) variable, e.g. a status change bit transitions to a non-zero value (CSC, PEC, OCC, etc.). Refer to section 4.19.2 for more information on the use and generation of the Port Status Change Event. Refer to section 5.4.8 for more information on the port status change bits.

Note: The Primary Event Ring (0) shall receive all Port Status Change Events.

Figure 86: Port Status Change Event TRB



Table 88: Offset 00h - Port Status Change Event TRB Field Definitions

| Bits  | Description                                                              |
|-------|--------------------------------------------------------------------------|
| 23:0  | RsvdZ.                                                                   |
| 31:24 | Port ID. The Port Number of the Root Hub Port that generated this event. |

Table 89: Offset 08h - Port Status Change Event TRB Field Definitions

| Bits  | Description                                                                                                                                                         |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:0  | RsvdZ.                                                                                                                                                              |
| 31:24 | <b>Completion Code.</b> This field encodes the completion status that can be identified by a TRB. The <i>Completion Code</i> field shall be set to <i>Success</i> . |

Table 90: Offset 0Ch - Port Status Change Event TRB Field Definitions

| Bits  | Description                                                                                                                                    |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Dequeue Pointer of an Event Ring.                                                                  |
| 9:1   | RsvdZ.                                                                                                                                         |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Port Status Change Event TRB type ID. |
| 31:16 | RsvdZ.                                                                                                                                         |

## 6.4.2.4 Bandwidth Request Event TRB

A Bandwidth Event TRB shall be generated by the xHC when the Negotiate Bandwidth Command is received. Refer to section 4.6.13 for more information on Bandwidth Request Events.

Note: The Primary Event Ring (0) or a Secondary Event Ring may receive a Bandwidth Request Event TRB. The xHC shall use the *Interrupter Target* field of the Slot Context indexed by the Bandwidth Request Event TRB *Slot ID* field to determine the Event Ring that shall receive the event.

Figure 87: Bandwidth Request Event TRB



Table 91: Offset 08h - Bandwidth Request Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                     |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:0  | RsvdZ.                                                                                                                                                                                                          |
| 31:24 | <b>Completion Code.</b> This field encodes the completion status that can be identified by a TRB. The <i>Completion Code</i> field shall always be set to <i>Success</i> for a <i>Bandwidth Request Event</i> . |

Table 92: Offset 0Ch - Bandwidth Request Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                              |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Dequeue Pointer of an Event Ring.                                                                                                                                            |
| 9:1   | RsvdZ.                                                                                                                                                                                                                   |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Bandwidth Request TRB type ID.                                                                                  |
| 23:16 | RsvdZ.                                                                                                                                                                                                                   |
| 31:24 | <b>Slot ID.</b> The ID of the Device Slot that should evaluate its bandwidth requirements. This is value is used as an index in the Device Context Base Address Array to select the Device Context of the source device. |

### 6.4.2.5 Doorbell Event TRB

A *Doorbell Event TRB* shall be generated by the xHC when an emulated doorbell is written in a VF. A doorbell is emulated if the *Slot Emulated* bit is set to '1' for the respective *VF Device Slot Assignment Register*. Refer to section 7.7.3.

Note: The Primary Event Ring (0) shall receive all Doorbell Events.

Figure 88: Doorbell Event TRB



Table 93: Offset 00h - Doorbell Event TRB Field Definitions

| Bits | Description                                                                                                |
|------|------------------------------------------------------------------------------------------------------------|
| 4:0  | <b>DB Reason.</b> This field contains the value written to the DB Target field of the associated Doorbell. |
| 31:5 | RsvdZ.                                                                                                     |

Table 94: Offset 08h - Doorbell Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:0  | RsvdZ.                                                                                                                                                                                                 |
| 31:24 | <b>Completion Code.</b> This field encodes the completion status that can be identified by a TRB. The <i>Completion Code</i> field shall always be set to <i>Success</i> for a <i>Doorbell Event</i> . |

Table 95: Offset 0Ch - Doorbell Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                   |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Dequeue Pointer of an Event Ring.                                                                                                                                                                                                                 |
| 9:1   | RsvdZ.                                                                                                                                                                                                                                                                                        |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Doorbell Event TRB type ID.                                                                                                                                                          |
| 23:16 | VF ID. The ID of the Virtual Function that generated the event.                                                                                                                                                                                                                               |
| 31:24 | <b>Slot ID.</b> The ID of the Device Slot that generated the event. This is value is used as an index in the Device Context Base Address Array to select the Device Context of the source device. If this Event is due to a Host Controller Command, then this field shall be cleared to '0'. |

### 6.4.2.6 Host Controller Event TRB

A Host Controller Event TRB is a generic TRB, used to report xHC state changes and Error conditions.

Note: The Primary Event Ring (0) or a Secondary Event Ring may receive a Host Controller Event TRB, e.g. *Event Ring Full Error*.

Figure 89: Host Controller Event TRB



Table 96: Offset 08h - Host Controller Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                         |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:0  | RsvdZ.                                                                                                                                                                              |
| 31:24 | <b>Completion Code.</b> This field encodes the completion status that can be identified by a TRB. Refer to section 6.4.5 for an enumerated list of possible completion code values. |

Table 97: Offset 0Ch - Host Controller Event TRB Field Definitions

| Bits  | Description                                                                                                                                 |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Dequeue Pointer of an Event Ring.                                                               |
| 9:1   | RsvdZ.                                                                                                                                      |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Host Controller Event TRB type ID. |
| 31:16 | RsvdZ.                                                                                                                                      |

### 6.4.2.7 Device Notification Event TRB

A *Device Notification Event TRB* is used to report the information received in USB Device Notification (DEV\_NOTIFICATION) Transaction Packets from USB Devices. Refer to section 4.13 for more information on Device Notifications.

Note: The Primary Event Ring (0) or a Secondary Event Ring may receive a Device Notification Event TRB. If enabled in the DNCTRL register (5.4.4), the xHC shall use the *Interrupter Target* field of the Slot Context indexed by the Device Notification Event TRB *Slot ID* field to determine the Event Ring that shall receive the event.

Figure 90: Device Notification Event TRB



Table 98: Offset 00h and 04h - Device Notification Event TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                                     |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RsvdZ.                                                                                                                                                                                                                                                          |
| 7:4  | <b>Notification Type</b> . This field reports the value of the <i>Notification Type</i> field of the received USB Device Notification Transaction Packet.                                                                                                       |
| 63:8 | <b>Device Notification Data.</b> This field reports the value of bytes 05h through 0Bh of the received USB Device Notification Transaction Packet (DNTP), i.e. Device Notification Event (DNE) TRB byte 01h = DNTP byte 05h,, DNE TRB byte 07h = DNTP byte 0Bh. |

Table 99: Offset 08h - Device Notification Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:0  | RsvdZ.                                                                                                                                                                                                |
| 31:24 | <b>Completion Code.</b> This field encodes the completion status of the TRB, and shall always be set to <i>Success</i> . Refer to section 6.4.5 for an enumerated list of the completion code values. |

Table 100: Offset 0Ch - Device Notification Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                    |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Dequeue Pointer of an Event Ring.                                                                                                                  |
| 9:1   | RsvdZ.                                                                                                                                                                                         |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Device Notification Event TRB type ID.                                                |
| 23:16 | RsvdZ.                                                                                                                                                                                         |
| 31:24 | <b>Slot ID.</b> The ID of the Device Slot that generated the event. This value is used as an index in the Device Context Base Address Array to select the Device Context of the source device. |

## 6.4.2.8 MFINDEX Wrap Event TRB

A *MFINDEX Wrap Event TRB* may be used by software to report when the MFINDEX register wrap from 0x3FFFh to 0. Refer to section 4.14.2 for more information.

Note: The Primary Event Ring (0) shall receive all MFINDEX Wrap Events.

Figure 91: MFINDEX Wrap Event TRB



Table 101: Offset 08h - MFINDEX Wrap Event TRB Field Definitions

| Bits  | Description                                                                                                                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:0  | RsvdZ.                                                                                                                                                                                                |
| 31:24 | <b>Completion Code.</b> This field encodes the completion status of the TRB, and shall always be set to <i>Success</i> . Refer to section 6.4.5 for an enumerated list of the completion code values. |

Table 102: Offset 0Ch - MFINDEX Wrap Event TRB Field Definitions

| Bits  | Description                                                                                                                              |
|-------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Dequeue Pointer of an Event Ring.                                                            |
| 9:1   | RsvdZ.                                                                                                                                   |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the MFINDEX Wrap Event TRB type ID. |
| 31:16 | RsvdZ.                                                                                                                                   |

## 6.4.3 Command TRBs

A Command TRB shall be found on a **Command Ring**. A Work Item on a Command Ring is called a **Command Descriptor** (CD) and is comprised of a single Command TRB. This section describes the command related TRBs.

Note: Data buffers referenced by Command TRBs shall not span PAGESIZE boundaries.

## 6.4.3.1 No Op Command TRB

The *No Op Command TRB* provides a simple means for verifying the operation of the Command Ring mechanisms offered by the xHCl. Refer to section 4.6.2 for more information.



Table 103: Offset 0Ch - No Op Command TRB Field Definitions

| Bits  | Description                                                                                                                         |
|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                      |
| 9:1   | RsvdZ.                                                                                                                              |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the No Op Command TRB type ID. |
| 31:16 | RsvdZ.                                                                                                                              |

## 6.4.3.2 Enable Slot Command TRB

The *Enable Slot Command TRB* causes the xHC to select an available Device Slot and return the ID of the selected slot to the host in a Command Completion Event. Refer to section 4.6.3 for more information.

Figure 93: Enable Slot Command TRB



Table 104: Offset 0Ch - Enable Slot Command TRB Field Definitions

| Bits  | Description                                                                                                                               |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                            |
| 9:1   | RsvdZ.                                                                                                                                    |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Enable Slot Command TRB type ID. |
| 31:16 | RsvdZ.                                                                                                                                    |

## 6.4.3.3 Disable Slot Command TRB

The *Disable Slot Command TRB* releases any bandwidth assigned to the disabled slot and frees any internal xHC resources assigned to the slot. Refer to section 4.6.4 for more information.

Figure 94: Disable Slot Command TRB



Table 105: Offset 0Ch - Disable Slot Command TRB Field Definitions

| Bits  | Description                                                                                                                                |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                             |
| 9:1   | RsvdZ.                                                                                                                                     |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Disable Slot Command TRB type ID. |
| 23:16 | RsvdZ.                                                                                                                                     |
| 31:24 | Slot ID. The ID of the Device Slot to disable.                                                                                             |

### 6.4.3.4 Address Device Command TRB

The Address Device Command TRB transitions the selected Device Context from the Default to the Addressed state and causes the xHC to select an address for the USB device in the Default State and issue a SET\_ADDRESS request to the USB device. Refer to section 4.6.5 for more information.

Figure 95: Address Device Command TRB



Table 106: Offset 00h and 04h - Address Device Command TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                             |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                  |
| 63:4 | Input Context Pointer Hi and Lo. This field represents the high order bits of the 64-bit base address of the <i>Input Context</i> data structure associated with this command. Refer to section 6.2.5 for more information on the <i>Input Context</i> data structure.  The memory structure referenced by this physical memory pointer shall be aligned on a 16-byte address boundary. |

Table 107: Offset 0Ch - Address Device Command TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                       |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                                                                                                                                                                                                                                    |
| 8:1   | RsvdZ.                                                                                                                                                                                                                                                                                                                                            |
| 9     | <b>Block Set Address Request (BSR)</b> . When this flag is set to '0' the <i>Address Device Command</i> shall generate a USB SET_ADDRESS request to the device. When this flag is set to '1' the <i>Address Device Command</i> shall not generate a USB SET_ADDRESS request. Refer to section 4.6.5 for more information on the use of this flag. |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Address Device Command TRB type ID.                                                                                                                                                                                                      |
| 23:16 | RsvdZ.                                                                                                                                                                                                                                                                                                                                            |
| 31:24 | Slot ID. The ID of the Device Slot that is the target of this command.                                                                                                                                                                                                                                                                            |

## 6.4.3.5 Configure Endpoint Command TRB

The Configure Endpoint Command TRB evaluates the bandwidth and resource requirements of the endpoints selected by the command. Refer to section 4.6.6 for more information.

Figure 96: Configure Endpoint Command TRB



Table 108: Offset 00h and 04h - Configure Endpoint Command TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                           |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                |
| 63:4 | Input Context Pointer Hi and Lo. This field represents the high order bits of the 64-bit base address of the <i>Input Context</i> data structure associated with this event. Refer to section 6.2.5 for more information on the <i>Input Context</i> data structure.  The memory structure referenced by this physical memory pointer shall be aligned on a 16-byte address boundary. |

Table 109: Offset 0Ch - Configure Endpoint Command TRB Field Definitions

| Bits  | Description                                                                                                                                                                   |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                                                                |
| 8:1   | RsvdZ.                                                                                                                                                                        |
| 9     | <b>Deconfigure (DC)</b> . Set to '1' by software to "deconfigure" the Device Slot. If the <i>DC</i> flag = '1', the <i>Input Context Pointer</i> field is ignored by the xHC. |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Configure Endpoint Command TRB type ID.                              |
| 23:16 | RsvdZ.                                                                                                                                                                        |
| 31:24 | Slot ID. The ID of the Device Slot that is the target of this command.                                                                                                        |

#### 6.4.3.6 Evaluate Context Command TRB

The Evaluate Context Command TRB is used by system software to inform the xHC that the selected Context data structures in the Device Context have been modified by system software and that the xHC shall evaluate any changes. Refer to the Slot and Endpoint Context data structure descriptions (sections 6.2.2.3 and 6.2.3.3, respectively) for more information on how the xHC applies this command. Refer to section 4.6.7 for more information.

Figure 97: Evaluate Context Command TRB



The Evaluate Context Command TRB uses the same format as the Address Device Command TRB, with the following exceptions: 1) the TRB Type field is set to the Evaluate Context Command TRB type ID, and 2) the BSR field is not used. Refer to Table 107 for the definitions of the remaining fields in the Address Device Command Control component.

## 6.4.3.7 Reset Endpoint Command TRB

The Reset Endpoint Command TRB is used by system software to reset a specified Transfer Ring. Refer to section 4.6.8 for more information.

Figure 98: Reset Endpoint Command TRB



Table 110: Offset 0Ch - Reset Endpoint Command TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                          |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                                                                                                                                                                                                                                                                       |
| 8:1   | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                               |
| 9     | <b>Transfer State Preserve (TSP).</b> Set to '1' by software if the Reset operation does not affect the current transfer state of the endpoint. Cleared to '0' by software if the Reset operation resets the current transfer state of the endpoint, i.e. The Data Toggle of a USB2 device or the Sequence Number of a USB3 device is cleared to '0'. Also refer to section 4.6.8.1. |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Reset Endpoint Command TRB type ID.                                                                                                                                                                                                                                         |
| 20:16 | Endpoint ID. This field identifies the DCI of the endpoint to be reset.                                                                                                                                                                                                                                                                                                              |
| 23:21 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                               |
| 31:24 | Slot ID. The ID of the Device Slot.                                                                                                                                                                                                                                                                                                                                                  |

### 6.4.3.8 Stop Endpoint Command TRB

The *Stop Endpoint Command TRB* command allows software to stop the xHC execution of the TDs on a Transfer Ring and temporarily take ownership of TDs that had previously been passed to the xHC. Refer to section 4.6.9 for more information.

Figure 99: Stop Endpoint Command TRB



Table 111: Offset 0Ch - Stop Endpoint Command TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                                                                                                                                                                                                                                                 |
| 9:1   | RsvdZ.                                                                                                                                                                                                                                                                                                                                                     |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Stop Endpoint Command TRB type ID.                                                                                                                                                                                                                |
| 20:16 | <b>Endpoint ID.</b> This field identifies the DCI of the endpoint to be stopped. Valid values are '1' to Slot Context <i>Context Entries</i> .                                                                                                                                                                                                             |
| 22:21 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                     |
| 23    | <b>Suspend (SP)</b> . When '1' this bit indicates that the <i>Stop Endpoint Command</i> is being issued to stop activity on an endpoint that is about to be suspended, and the endpoint shall be stopped for at least 10 ms. The xHC may use this information to power manage the endpoint hardware resources. Refer to section 4.15 for more information. |
| 31:24 | Slot ID. The ID of the Device Slot.                                                                                                                                                                                                                                                                                                                        |

In order to assure proper USB device operation, software shall wait for at least 10 ms. after a port indicates that it is suspended (PLS = '3') before initiating a port resume.

### 6.4.3.9 Set TR Dequeue Pointer Command TRB

The Set TR Dequeue Pointer Command TRB is used by system software to modify the TR Dequeue Pointer and DCS fields of an Endpoint or Stream Context. Refer to section 4.6.10 for more information.

Figure 100: Set TR Dequeue Pointer Command TRB



Table 112: Offset 00h and 04h - Set TR Dequeue Pointer Command TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                                     |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | <b>Dequeue Cycle State (DCS)</b> . This bit identifies the value of the xHC Consumer Cycle State (CCS) flag for the TRB referenced by the <i>TR Dequeue Pointer</i> .                                                                                                                                           |
| 3:1  | <b>Stream Context Type (SCT)</b> . If the <i>Stream ID</i> field is non-zero, this field identifies the type of the Stream Context, otherwise this field shall be '0'. Refer to section Table 60 for the definition the <i>SCT</i> field values.                                                                |
| 63:4 | New TR Dequeue Pointer Hi and Lo. This field represents the high order bits of the 64-bit base address to be written to the TR Dequeue Pointer field in the target Endpoint or Stream Context.  The memory structure referenced by this physical memory pointer shall be aligned on a 16-byte address boundary. |

Table 113: Offset 08h - Set TR Dequeue Pointer Command TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | RsvdZ.                                                                                                                                                                                                                                                 |
| 31:16 | <b>Stream ID.</b> If Streams are enabled for this endpoint, this field identifies the Stream Context that will receive the new <i>TR Dequeue Pointer</i> . Refer to section 4.12.2.1 for the bounds checking that the xHC shall perform on this value. |

Table 114: Offset 0Ch - Set TR Dequeue Pointer Command TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                              |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                                                                                                           |
| 9:1   | RsvdZ.                                                                                                                                                                                                                   |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Set TR Dequeue Pointer Command TRB type ID.                                                                     |
| 20:16 | <b>Endpoint ID.</b> This field identifies the DCI of the endpoint that is the target of this command. If Streams are not enabled for the endpoint, the Endpoint Context will receive the new <i>TR Dequeue Pointer</i> . |
| 23:21 | RsvdZ.                                                                                                                                                                                                                   |
| 31:24 | Slot ID. The ID of the Device Slot.                                                                                                                                                                                      |

Note: This command shall not be issued by software unless the target Transfer Ring is in the *Error* or *Stopped* state or if it is a Streams endpoint and the target Stream ID is active.

### 6.4.3.10 Reset Device Command TRB

The Reset Device Command TRB is used by software to inform the xHC that a USB device has been Reset. The reset operation sets the device slot to the *Default* state, sets the Device Address to '0', and disables all endpoints except for the Default Control Endpoint. Refer to section 4.6.11 for more information.

Figure 101: Reset Device Command TRB



Table 115: Offset 0Ch - Reset Device Command TRB Field Definitions

| Bits  | Description                                                                                                                                |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                             |
| 9:1   | RsvdZ.                                                                                                                                     |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Reset Device Command TRB type ID. |
| 23:16 | RsvdZ.                                                                                                                                     |
| 31:24 | Slot ID. The ID of the Device Slot that is being reset.                                                                                    |

### **6.4.3.11 Force Event Command TRB (Optional Normative)**

The *Force Event Command TRB* allows a VMM to inject an Event TRB on the Event Ring of a selected VF. VMMs utilize this command when emulating a USB device to a VM. Refer to section 8 for more information on virtualization. Refer to section 4.6.12 for more information.

Figure 102: Force Event Command TRB



Table 116: Offset 00h and 04h - Force Event Command TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                         |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RsvdZ.                                                                                                                                                                                                                                                                              |
| 63:4 | <b>Event TRB Pointer Hi and Lo.</b> This field represents the high order bits of the 64-bit address of the Event TRB that will be posted to the target Event Ring.  The memory structure referenced by this physical memory pointer shall be aligned on a 16-byte address boundary. |

Table 117: Offset 08h - Force Event Command TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21:0  | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                          |
| 31:22 | <b>VF Interrupter Target.</b> This field shall indicate the ID of the Interrupter, whose Event Ring will receive the forced event. The Interrupter ID is the virtual value used by the target VF (based on the <i>Interrupter Offset</i> field of the <i>VF Interrupter Range Register</i> ), not a physical value. Refer to section 7.7.2 for more information on virtual Interrupter mapping. |

Table 118: Offset 0Ch - Force Event Command TRB Field Definitions

| Bits  | Description                                                                                                                               |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                            |
| 9:1   | RsvdZ.                                                                                                                                    |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Force Event Command TRB type ID. |
| 23:16 | VF ID. The ID of the Virtual Function who's Event Ring will receive this Event.                                                           |
| 31:24 | RsvdZ.                                                                                                                                    |

### 6.4.3.12 Negotiate Bandwidth Command TRB (Optional Normative)

The Negotiate Bandwidth Command TRB is used by system software to initiate Bandwidth Request Events to periodic endpoints. This command may be used to recover unused USB bandwidth from the system. Refer to section 4.6.13 for more information.

The Negotiate Bandwidth Command TRB uses the same format as the Disable Slot Command (6.4.3.3), with the exception that the *TRB Type* field is set to the *Negotiate Bandwidth Command* TRB type ID, and the *Slot ID* is set to the ID of the slot that requires the bandwidth negotiation. Refer to Table 105 for the definitions of the remaining fields in the Negotiate Bandwidth Command Control component.

### 6.4.3.13 Set Latency Tolerance Value (LTV) Command TRB (Optional Normative)

The Set LTV Command TRB provides a simple means for host software to provide a single Best Effort Latency Tolerance (BELT) value. This command is optional normative, however it shall be supported if the xHC also supports a corresponding host interconnect LTM mechanism. Refer to sections 4.6.14 and 4.13.1 for more information.



Figure 103: Set Latency Tolerance Value Command TRB

Table 119: Offset 0Ch – Set Latency Tolerance Value Command TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                   |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                                                                                                                                                                |
| 9:1   | RsvdZ.                                                                                                                                                                                                                                                                        |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Set Latency Tolerance Value Command TRB type ID.                                                                                                                     |
| 27:16 | Best Effort Latency Tolerance Value. The Best Effort Latency Tolerance (BELT) value provided by software. This value shall be formatted as defined in the section of the <u>USB3</u> Specification describing Device Notification (DEV_NOTIFICATION) Transaction Packet (TP). |
| 31:28 | RsvdZ.                                                                                                                                                                                                                                                                        |

#### 6.4.3.14 Get Port Bandwidth Command TRB

The *Get Port Bandwidth Command TRB* provides a means for host software to identify the bandwidth available on xHC Root Hub Ports. Refer to section 4.6.15 for more information.

Figure 104: Get Port Bandwidth Command TRB



Table 120: Offset 00h and 04h - Get Port Bandwidth Command TRB Field Definitions

| Bits | Description                                                                                                                                                                                                     |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RsvdZ.                                                                                                                                                                                                          |
| 63:4 | <b>Port Bandwidth Context Pointer Hi and Lo.</b> This field represents the high order bits of the 64-bit address of the Port Bandwidth Context data structure that will receive the Port Bandwidth information. |
|      | The memory structure referenced by this physical memory pointer shall be aligned on a 16-byte address boundary.                                                                                                 |

Table 121: Offset 0Ch - Get Port Bandwidth Command TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Cycle bit (C). This bit is used to mark the Enqueue Pointer of a Command Ring.                                                                                                                                                                                                                                                                                                                                                                                                     |
| 9:1   | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Get Port Bandwidth Command TRB type ID.                                                                                                                                                                                                                                                                                                                                   |
| 19:16 | <b>Dev Speed.</b> The bus speed of interest. Refer to the Speed field in Table 35 for a definition of the allowed values. Note: The <i>Undefined</i> and <i>Reserved</i> Speeds are invalid values for this field.                                                                                                                                                                                                                                                                 |
| 23:20 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 31:24 | <b>Hub Slot ID</b> . This field identifies the hub ports that the bandwidth information shall be returned for. A value of '0' shall update the Port Bandwidth Context with the Root Hub port bandwidth information. If this field is set to the Slot ID of a High-speed hub, the Port Bandwidth Context shall be updated with that port's bandwidth information. This field is ignored if <i>SBD</i> = '0'. Refer to section 4.16.2 for more information on the use of this field. |

#### 6.4.3.15 Force Header Command TRB

A Force Header Command TRB is used to generate a USB Transaction or Link Management Packet to a USB Device. Refer to section 4.6.16 for more information.

Figure 105: Force Header Command TRB



Table 122: Offset 00h, 04h, and 08h - Force Header Command TRB Field Definitions

| Bits | Description                                                                                                                                                                                                      |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4:0  | Packet Type (Type). This field identifies the packet type. Refer to section 8.3.1.2 in the USB3 specification for valid values.                                                                                  |  |
| 95:5 | Header Info. This field defines the value of bytes 00h through 0Bh of the transmitted USB Transaction or Link Management Packet.  Refer to Section 8 in the USB3 specification for the definition of this field. |  |

Table 123: Offset 0Ch - Force Header Command TRB Field Definitions

| Bits  | Description                                                                                                                                                                           |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0     | Cycle bit (C). This bit is used to mark the Dequeue Pointer of an Event Ring.                                                                                                         |  |
| 9:1   | RsvdZ.                                                                                                                                                                                |  |
| 15:10 | <b>TRB Type.</b> This field identifies the type of the TRB. Refer to Table 131 for the definition of the Force Header Command TRB type ID.                                            |  |
| 23:16 | RsvdZ.                                                                                                                                                                                |  |
| 31:24 | <b>Root Hub Port Number.</b> This field identifies the number of the Root Hub Port that the header packet shall be issued to. Refer to section 4.19.7 for port numbering information. |  |

### 6.4.4 Other TRBs

#### 6.4.4.1 Link TRB

A *Link TRB* provides support for non-contiguous TRB Rings. Refer to section 4.11.5.1 for more information on *Link TRB*s and the operation of non-contiguous TRB Rings.

Note: Consecutive *Link TRBs* may impact xHC performance and should be avoided by software. Refer to section 4.11.7 for more information on *Link TRB* placement rules.

Figure 106: Link TRB

#### 31 22 21 17 16 15 10 9 4 3 2 1 0 Ring Segment Pointer Lo 03-00H RsvdZ Ring Segment Pointer Hi 07-04H Interrupter Target RsvdZ 0B-08H IOC CH RsvdZ TC C RsvdZ TRB Type RsvdZ0F-0CH

Table 124: Offset 00h and 04h - Link TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                      |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RsvdZ. Ring Segments are TRB aligned (16 Byte boundaries).                                                                                                                                                                       |
| 63:4 | <b>Ring Segment Pointer Hi and Lo.</b> These fields represent the high order bits of the 64-bit base address of the next Ring Segment.  The memory structure referenced by this physical memory pointer shall begin on a 16-byte |
|      | address boundary.                                                                                                                                                                                                                |

Table 125: Offset 08h - Link TRB Field Definitions

| Bits  | Description                                                                                                                                                                                                                |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 21:0  | RsvdZ.                                                                                                                                                                                                                     |  |
| 31:22 | Interrupter Target. This field defines the index of the Interrupter that will receive Transfer Events generated by this TRB. Valid values are between 0 and MaxIntrs-1. This field is ignored by the xHC on Command Rings. |  |

Table 126: Offset 0Ch - Link TRB Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                                                                                           |  |  |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0    | Cycle bit (C). This bit is used to mark the Enqueue Pointer location of a Transfer or Command Ring.                                                                                                                                                                                                                                                                   |  |  |
| 1    | <b>Toggle Cycle (TC).</b> When set to '1', the xHC shall toggle its interpretation of the Cycle bit. When cleared to '0', the xHC shall continue to the next segment using its current interpretation of the Cycle bit.                                                                                                                                               |  |  |
| 3:2  | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 4    | <b>Chain bit (CH).</b> Set to '1' by software to associate this TRB with the next TRB on the Ring. A Transfer Descriptor (TD) is defined as one or more TRBs. The <i>Chain bit</i> is used to identify the TRBs that comprise a TD. Refer to section 4.11.7 for more information on Link TRB placement within a TD. On a Command Ring this bit is ignored by the xHC. |  |  |

Table 126: Offset 0Ch – Link TRB Field Definitions (Continued)

| Bits  | Description                                                                                                                                                                                                                                                            |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5     | Interrupt On Completion (IOC). If this bit is set to '1', it specifies that when this TRB completes, the Host Controller shall notify the system of the completion by placing an Event TRB on the Event ring and sending an interrupt at the next interrupt threshold. |
| 9:6   | RsvdZ.                                                                                                                                                                                                                                                                 |
| 15:10 | <b>TRB Type.</b> This field is set to <i>Link TRB</i> type. Refer to Table 131 for the definition of the Type TRB IDs.                                                                                                                                                 |
| 31:16 | RsvdZ.                                                                                                                                                                                                                                                                 |

#### 6.4.4.2 Event Data TRB

An *Event Data TRB* allows system software to generate a software defined event and specify the Parameter field of the generated Transfer Event.

Note: When applying Event Data TRBs to control transfer: 1) An Event Data TRB may be inserted at the end of a Data Stage TD in order to report the accumulated transfer length of a multi-TRB TD. 2) An Event Data TRB may be inserted at the end of a Status Stage TD in order to provide Event Data associated with the control transfer completion.

Refer to section 4.11.5.2 for more information.

### Figure 107: Event Data TRB



Table 127: Offset 00h and 04h - Event Data TRB Field Definitions

| Bits | Description                                                                                                                                                        |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:0 | <b>Event Data Hi and Lo.</b> This field represents the 64-bit value that shall be copied to the TRB Pointer field (Parameter Component) of the Transfer Event TRB. |

Table 128: Offset 08h - Event Data TRB Field Definitions

| Bits  | Description                                                                                                                                                             |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 21:0  | RsvdZ.                                                                                                                                                                  |  |
| 31:22 | Interrupter Target. This field defines the index of the Interrupter that will receive Transfer Events generated by this TRB. Valid values are between 0 and MaxIntrs-1. |  |

Table 129: Offset 0Ch - Event Data TRB Field Definitions

| Bits             | Description                                                                                                                                                                                                                                                            |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0                | Cycle bit (C). This bit is ignored by the xHC in a Link TRB.                                                                                                                                                                                                           |  |
| 1                | <b>Evaluate Next TRB (ENT)</b> . If this flag is '1' the xHC shall fetch and evaluate the next TRB before saving the endpoint state. Refer to section 4.12.3 for more information.                                                                                     |  |
| 3:2              | RsvdZ.                                                                                                                                                                                                                                                                 |  |
| 4                | <b>Chain bit (CH).</b> Set to '1' by software to associate this TRB with the next TRB on the Transfer Ring. The Chain bit is used to identify the TRBs that comprise a TD. The Chain bit is always '0' in the last TRB of a TD.                                        |  |
| 5                | Interrupt On Completion (IOC). If this bit is set to '1', it specifies that when this TRB completes, the Host Controller shall notify the system of the completion by placing an Event TRB on the Event ring and sending an interrupt at the next interrupt threshold. |  |
| <del>9</del> 8:6 | RsvdZ.                                                                                                                                                                                                                                                                 |  |

Table 129: Offset 0Ch – Event Data TRB Field Definitions (Continued)

| Bits  | Description                                                                                                                                                                                                                             |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9     | <b>Block Event Interrupt (BEI).</b> If this bit is set to '1' and <i>IOC</i> = '1', then the Transfer Event generated by <i>IOC</i> shall not assert an interrupt to the host at the next interrupt threshold. Refer to section 4.17.5. |
| 15:10 | <b>TRB Type.</b> This field is set to <i>Event Data TRB</i> type. Refer to Table 131 for the definition of the Type TRB IDs.                                                                                                            |
| 31:16 | RsvdZ.                                                                                                                                                                                                                                  |

## 6.4.5 TRB Completion Codes

The following TRB Completion Status codes will be asserted by the Host Controller during status update if the associated error condition is detected.

**Table 130: TRB Completion Code Definitions** 

| Value | Definition                    | Description                                                                                                                                                                                                                                                                                                                                                                   |
|-------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Invalid                       | Indicates that the Completion Code field has not been updated by the TRB producer.                                                                                                                                                                                                                                                                                            |
| 1     | Success                       | Indicates successful completion of the TRB operation.                                                                                                                                                                                                                                                                                                                         |
| 2     | Data Buffer Error             | Indicates that the Host Controller is unable to keep up with the reception of incoming data (overrun) or is unable to supply data fast enough during transmission (underrun). Section 4.10.2.5 defines the requirements of the host controller when a <i>Data Buffer Error</i> occurs.                                                                                        |
| 3     | Babble Detected Error         | Asserted when "babbling" is detected during the transaction generated by this TRB.                                                                                                                                                                                                                                                                                            |
| 4     | USB Transaction Error         | Asserted in the case where the host did not receive a valid response from the device (Timeout, CRC, Bad PID, unexpected NYET, etc.).                                                                                                                                                                                                                                          |
| 5     | TRB Error                     | Asserted when a TRB parameter error condition (e.g., out of range or invalid parameter) is detected in a TRB. Refer to section 4.10.2.2 for examples.                                                                                                                                                                                                                         |
| 6     | Stall Error                   | Asserted when a Stall condition (e.g., a Stall PID received from a device) is detected for a TRB. Refer to section 4.10.2.1 for more information on Stalls.  This code also indicates that the USB device has an error that prevents it from completing a command issued through a Control endpoint. Refer to section 8.5.3.1 of the USB2 specification for more information. |
| 7     | Resource Error                | Asserted by a Configure Endpoint Command if there are not adequate xHC resources available to enable the requested set of endpoints. Refer to section 4.11.4.5 for an example.                                                                                                                                                                                                |
| 8     | Bandwidth Error               | Asserted by a Configure Endpoint Command if periodic endpoints are declared and the xHC is not able to allocate the required Bandwidth. Refer to section 4.16 for more information.                                                                                                                                                                                           |
| 9     | No Slots Available<br>Error   | Asserted if a adding one more device would result in the host controller to exceed the maximum <i>Number of Device Slots</i> (MaxSlots) for this implementation. Refer to section 4.6.3 for more information.                                                                                                                                                                 |
| 10    | Invalid Stream Type<br>Error  | Asserted if a invalid <i>Stream Context Type</i> (SCT) value is detected. Refer to section 4.12.2.1 for more information.                                                                                                                                                                                                                                                     |
| 11    | Slot Not Enabled Error        | Asserted if a command is issued to a Device Slot that is in the<br>Disabled state. The Slot ID is reported.                                                                                                                                                                                                                                                                   |
| 12    | Endpoint Not Enabled<br>Error | Asserted if a doorbell is rung for an endpoint that is in the <i>Disabled</i> state. The Slot ID and error Endpoint ID are reported. Also refer to section 4.7.                                                                                                                                                                                                               |

**Table 130: TRB Completion Code Definitions (Continued)** 

| Value | Definition                   | Description                                                                                                                                                                                                                                                                                                                                           |
|-------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13    | Short Packet                 | Asserted if the number of bytes received was less than the TD Transfer Size.                                                                                                                                                                                                                                                                          |
| 14    | Ring Underrun                | Asserted in a Transfer Event TRB if the Transfer Ring is empty when an enabled Isoch endpoint is scheduled to transmit data. Refer to section 4.10.3.1.                                                                                                                                                                                               |
|       |                              | Note that the Transfer Event <i>TRB Pointer</i> field is not valid when this condition is indicated and should be ignored by software.                                                                                                                                                                                                                |
| 15    | Ring Overrun                 | Asserted in a Transfer Event TRB if the Transfer Ring is empty when an enabled Isoch endpoint is scheduled to receive data. Refer to section 4.10.3.1.  Note that the Transfer Event TRB Pointer field is not valid when this                                                                                                                         |
| 16    | VE Event Ding Full           | condition is indicated and should be ignored by software.  Asserted by a Force Event command if the target VE's Event Bing                                                                                                                                                                                                                            |
| 10    | VF Event Ring Full Error     | Asserted by a Force Event command if the target VF's Event Ring is full. Refer to section 4.9.4 for more information.                                                                                                                                                                                                                                 |
|       |                              | Note that the Transfer Event <i>TRB Pointer</i> field is not valid when this error is indicated and should be ignored by software.                                                                                                                                                                                                                    |
| 17    | Parameter Error              | Asserted by a command if a Context parameter is invalid.                                                                                                                                                                                                                                                                                              |
| 18    | Bandwidth Overrun<br>Error   | Asserted during an Isoch transfer if the TD exceeds the bandwidth allocated to the endpoint.                                                                                                                                                                                                                                                          |
| 19    | Context State Error          | Asserted if a command is issued to transition from an illegal context state.                                                                                                                                                                                                                                                                          |
| 20    | No Ping Response<br>Error    | Asserted if the xHC was unable to complete a periodic data transfer associated within the ESIT, because it did not receive a PING_RESPONSE in time. Refer to section 4.23.5.2.1 for more information.                                                                                                                                                 |
| 21    | Event Ring Full Error        | Asserted if the Event Ring is full, the xHC is unable to post an Event to the ring (refer to section 4.9.4). This error is reported in a Host Controller Event TRB.                                                                                                                                                                                   |
| 22    | Incompatible Device<br>Error | Asserted if the xHC detects a problem with a device that does not allow it to be successfully accessed. e.g. due to a device compliance or compatibility problem. This error may be returned by any command or transfer, and is fatal as far as the Slot is concerned. Software shall issue a <i>Disable Slot Command</i> to recover <sup>b,a</sup> . |
| 23    | Missed Service Error         | Asserted if the xHC was unable to service a Isochronous endpoint within the <i>Interval</i> time. Refer to sections 4.9.4 and 4.10.3.2 for more information.                                                                                                                                                                                          |
| 24    | Command Ring<br>Stopped      | Asserted in a <i>Command Completion Event</i> due to a Command Stop (CS) operation. Refer to section 4.6 for more information.                                                                                                                                                                                                                        |
| 25    | Command Aborted              | Asserted in a Command Completion Event of an aborted command if the command was terminated by a Command Abort (CA) operation. Refer to section 4.6 for more information.                                                                                                                                                                              |
| 26    | Stopped                      | Asserted in a <i>Transfer Event</i> if the transfer was terminated by a <i>Stop Endpoint Command</i> . Refer to section 4.6.9 for more information.                                                                                                                                                                                                   |

**Table 130: TRB Completion Code Definitions (Continued)** 

| Value       | Definition                          | Description                                                                                                                                                                                                                                                                                                                   |
|-------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27          | Stopped - Length<br>Invalid         | Asserted in a <i>Transfer Event</i> if the transfer was terminated by a<br>Stop Endpoint Command and the Transfer Event Length field is invalid. Refer to section 4.6.9 for more information.                                                                                                                                 |
| 28          | Reserved                            |                                                                                                                                                                                                                                                                                                                               |
| 29          | Max Exit Latency Too<br>Large Error | Asserted by the <i>Evaluate Context Command</i> if the proposed <i>Max Exit Latency</i> would not allow the periodic endpoints of the Device Slot to be scheduled. Refer to section 4.23.5.2.2.                                                                                                                               |
| 30          | Reserved                            |                                                                                                                                                                                                                                                                                                                               |
| 31          | Isoch Buffer Overrun                | Asserted if the an Isoch TD on an IN endpoint is less than the Max ESIT Payload in size and the device attempts to send more data than it can hold. Refer to section 4.14.2.1.                                                                                                                                                |
| 32          | Event Lost Error                    | Asserted if the xHC internal event overrun condition. If the condition is due to TD related events, then the endpoint shall be halted. The conditions that generate this error are xHC implementation                                                                                                                         |
|             |                                     | specific <sup>b</sup> . Refer to section 4.10.1.                                                                                                                                                                                                                                                                              |
| 33          | Undefined Error                     | May be reported by an event when other error codes do not apply. The conditions that assert this condition code are xHC implementation specific. Refer to section 4.11.6 for more information.                                                                                                                                |
| 34          | Invalid Stream ID Error             | Asserted if a invalid Stream ID is received. Refer to section 4.12.2.1 for more information.                                                                                                                                                                                                                                  |
| 35          | Secondary Bandwidth<br>Error        | Asserted by a Configure Endpoint Command if periodic endpoints are declared and the xHC is not able to allocate the required Bandwidth due to a Secondary Bandwidth Domain. Refer to section 4.16 for more information.                                                                                                       |
| 36          | Split Transaction Error             | Asserted if an error is detected on a USB2 protocol endpoint for a split transaction. Refer to section 4.10.3.3.                                                                                                                                                                                                              |
| 37-191      | Reserved                            |                                                                                                                                                                                                                                                                                                                               |
| 192-<br>223 | Vendor Defined Error                | Asserted by a vendor to indicate an error condition has occurred. Refer to vendor documentation to identify specific error condition(s). If software does not recognize the code, it shall interpret this range of vendor defined values as a <i>Undefined Error</i> condition. Refer to section 4.11.6 for more information. |
| 224-<br>255 | Vendor Defined Info                 | Asserted by a vendor for informational purposes. Refer to vendor documentation to identify specific information reported. If software does not recognize the code, it shall interpret this range of vendor defined values as a <i>Success</i> condition code. Refer to section 4.11.6 for more information.                   |

a. USB system software stacks commonly support a number of "Quirk" devices. A *Quirk* device is any device that is not compliant with the USB spec and requires software or the xHC to make a compliance exception to support it. An *Incompatible Device Error* should be generated if the xHC detects a *Quirk* device that it does not support.

If multiple error conditions occur during the execution of a TRB only the first detected condition will be reported.

b. Refer to the xHC vendor data sheet for more information on the possible sources of this error.

## 6.4.6 TRB Types

TRB Types fall into three categories; Command, Event, or Transfer. These categories relate to the TRB Ring that specific TRB(s) may appear on. Table 131 identifies the specific TRB Types that are "Allowed" on each Ring type.

Note: In Table 131 the *ID* values are uniquely assigned to each TRB Type, however to conserve IDs as new TRB Types are defined in the future the same ID value may identify different TRB types as a function of Ring type. e.g. a new TRB that is only allowed on a Command Ring may use ID = 2.

**Table 131: TRB Type Definitions** 

| Allowed TRB Types |               |                  |       |                                                               |  |
|-------------------|---------------|------------------|-------|---------------------------------------------------------------|--|
| Command<br>Ring   | Event<br>Ring | Transfer<br>Ring | ID    | TRB Name                                                      |  |
|                   |               |                  | 0     | Reserved                                                      |  |
|                   |               | Allowed          | 1     | Normal                                                        |  |
|                   |               | Allowed          | 2     | Setup Stage                                                   |  |
|                   |               | Allowed          | 3     | Data Stage                                                    |  |
|                   |               | Allowed          | 4     | Status Stage                                                  |  |
|                   |               | Allowed          | 5     | Isoch                                                         |  |
| Allowed           |               | Allowed          | 6     | Link                                                          |  |
|                   |               | Allowed          | 7     | Event Data                                                    |  |
|                   |               | Allowed          | 8     | No-Op                                                         |  |
| Allowed           |               |                  | 9     | Enable Slot Command                                           |  |
| Allowed           |               |                  | 10    | Disable Slot Command                                          |  |
| Allowed           |               |                  | 11    | Address Device Command                                        |  |
| Allowed           |               |                  | 12    | Configure Endpoint Command                                    |  |
| Allowed           |               |                  | 13    | Evaluate Context Command                                      |  |
| Allowed           |               |                  | 14    | Reset Endpoint Command                                        |  |
| Allowed           |               |                  | 15    | Stop Endpoint Command                                         |  |
| Allowed           |               |                  | 16    | Set TR Dequeue Pointer Command                                |  |
| Allowed           |               |                  | 17    | Reset Device Command                                          |  |
| Allowed           |               |                  | 18    | Force Event Command (Optional, used with virtualization only) |  |
| Allowed           |               |                  | 19    | Negotiate Bandwidth Command (Optional)                        |  |
| Allowed           |               |                  | 20    | Set Latency Tolerance Value Command (Optional)                |  |
| Allowed           |               |                  | 21    | Get Port Bandwidth Command                                    |  |
| Allowed           |               |                  | 22    | Force Header Command                                          |  |
| Allowed           |               |                  | 23    | No Op Command                                                 |  |
|                   |               |                  | 24-31 | Reserved                                                      |  |
|                   | Allowed       |                  | 32    | Transfer Event                                                |  |

**Table 131: TRB Type Definitions (Continued)** 

| Allowed TRB Types |               |                  |       |                                                          |
|-------------------|---------------|------------------|-------|----------------------------------------------------------|
| Command<br>Ring   | Event<br>Ring | Transfer<br>Ring | ID    | TRB Name                                                 |
|                   | Allowed       |                  | 33    | Command Completion Event                                 |
|                   | Allowed       |                  | 34    | Port Status Change Event                                 |
|                   | Allowed       |                  | 35    | Bandwidth Request Event (Optional)                       |
|                   | Allowed       |                  | 36    | Doorbell Event (Optional, used with virtualization only) |
|                   | Allowed       |                  | 37    | Host Controller Event                                    |
|                   | Allowed       |                  | 38    | Device Notification Event                                |
|                   | Allowed       |                  | 39    | MFINDEX Wrap Event                                       |
|                   |               |                  | 40-47 | Reserved                                                 |
| Optional          | Optional      | Optional         | 48-63 | Vendor Defined                                           |

Note: Only the TRB Types specifically "Allowed" in the **Command Ring** column of Table 131 shall be executed on a Command Ring by the xHC. All other TRB types found on a Command Ring shall generate a Command Completion Event with the Completion Code set to *TRB Error*, the *Command TRB Pointer* set to the address of the TRB in error, and the *Slot ID* field cleared to '0'.

Note: Only the TRB Types specifically "Allowed" in the **Event Ring** column of Table 131 shall be generated on an Event Ring by the xHC.

Note: Only the TRB Types specifically "Allowed" in the **Transfer Ring** column of Table 131 shall be executed on a Transfer Ring by the xHC. All other TRB types found on a Transfer Ring shall generate a Transfer Event with the Completion Code set to *TRB Error*, the *TRB Pointer* set to the address of the TRB in error, and the *Slot ID* and *Endpoint ID* fields cleared to '0'.

Note: The IDs available for the **Vendor Defined** TRB types shall be assigned by the xHC vendor. System software shall qualify all Vendor Defined TRB type IDs with the *Vendor ID* and *Device ID* fields in the PCI Configuration Space Header. If the xHC is not based on PCI, then the xHC vendor shall provide an alternate means of identifying the Vendor and Device Type to system software.

System software should provide interface extensions that allow vendor access to proprietary xHC vendor defined features through the xHCD.

Table 132 defines the allowable Transfer Ring TRB Types as function of endpoint type.

Table 132: Allowed TRB Type as function of Endpoint Type

|          | Allowed <sup>1</sup> | Transfer Ring TRB Type |          |                                       |
|----------|----------------------|------------------------|----------|---------------------------------------|
| Isoch    | Interrupt            | Control                | Bulk     | , , , , , , , , , , , , , , , , , , , |
| Allowed  | Allowed              | Allowed                | Allowed  | Normal                                |
|          |                      | Allowed                |          | Setup Stage                           |
|          | Allowed              |                        |          | Data Stage                            |
|          |                      | Allowed                |          | Status Stage                          |
| Allowed  |                      |                        |          | Isoch                                 |
| Allowed  | Allowed              | Allowed                | Allowed  | Link                                  |
| Allowed  | Allowed              | Allowed                | Allowed  | Event Data                            |
| Allowed  | Allowed              | Allowed                | Allowed  | No-Op                                 |
| Optional | Optional             | Optional               | Optional | Vendor Defined                        |

Note: If the xHC detects a disallowed TRB type on a Transfer Ring, it shall generate Transfer Event for the TD with the *TRB Error* completion code set and set the state of the ring to *Error*.

Table 133 defines the allowable Transfer Ring TRB Types as function of Transaction type.

Table 133: Allowed TRB Types as function of Transfer Descriptor Type

| Transfer Descriptor Type | Allowed TRB Types                                                   |
|--------------------------|---------------------------------------------------------------------|
| Isoch                    | Isoch, Normal, Event Data, No Op                                    |
| Interrupt                | Normal, Event Data, No Op                                           |
| Control                  | Setup Stage, Data Stage, Status Stage,<br>Normal, Event Data, No Op |
| Bulk                     | Normal, Event Data, No Op                                           |
| Vendor Defined           | Vendor Defined, Event Data, No Op                                   |

Note: If the xHC detects a disallowed TRB type on a Transfer Ring, it shall generate Transfer Event for the TD with the *TRB Error* completion code set and set the state of the endpoint to *Error*.

## 6.5 Event Ring Segment Table

The Event Ring Segment Table is used to define multi-segment Event Rings and to enable runtime expansion and shrinking of the Event Ring. The location of the Event Ring Segment Table is defined by the Event Ring Segment Table Base Address Register (5.5.2.3.2). The size of the Event Ring Segment Table is defined by the Event Ring Segment Table Base Size Register (5.5.2.3.1).

This section defines the properties of a single Event Ring Segment Table element. Refer to section 4.9.4 for more information.

 31
 16 15
 6 5
 0

 Ring Segment Base Address Lo
 RsvdZ
 03-00H

 Ring Segment Base Address Hi
 07-04H

 RsvdZ
 Ring Segment Size
 08-08H

 RsvdZ
 0F-0CH

Figure 108: Event Ring Segment Table Entry

Table 134: Offset 00 and 04 - Event Ring Segment Table Entry Field Definitions

| Bits | Description                                                                                                                                                                                                                                       |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0  | RsvdZ.                                                                                                                                                                                                                                            |
| 63:6 | Ring Segment Base Address Hi and Lo. These fields represent the high order bits of the 64-bit base address of the Event Ring Segment.  The memory structure referenced by this physical memory pointer shall begin on a 64-byte address boundary. |

Table 135: Offset 08 - Event Ring Segment Table Entry Field Definitions

| Bits  | Description                                                                                                                                                                                              |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | <b>Ring Segment Size.</b> This field defines the number of TRBs supported by the ring segment, Valid values for this field are 16 to 4096, i.e. an Event Ring segment shall contain at least 16 entries. |
| 32:16 | RsvdZ.                                                                                                                                                                                                   |

Note: The *Ring Segment Size* may be set to any value from 16 to 4096, however software shall allocate a buffer for the Event Ring Segment that rounds up its size to the nearest 64B boundary to allow full cache-line accesses.

## 6.6 Scratchpad Buffer Array

The *Scratchpad Buffer Array* is used to define the locations of statically allocated memory pages that are available for the private use of the xHC.

The location of the *Scratchpad Buffer Array* is defined by entry 0 of the *Device Context Base Address Array* (6.1).

The size of the *Scratchpad Buffer Array* is defined by the *Max Scratchpad Buffers* field in the HCSPARAMS2 Register (5.3.4).

Table 136 defines the properties of a single *Scratchpad Buffer Array* element. All elements in the *Scratchpad Buffer Array* are identical. Refer to section 4.20 for more information.

**Table 136: Scratchpad Buffer Array Element Field Bit Definitions** 

| Bit    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11:0   | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PSZ:12 | RsvdZ.  Valid values for PSZ are 12 to 20, depending on the value of PAGESIZE. Note if PAGESIZE = 4K, then this field is zero bits wide. Refer to section 6.6.1 for how PSZ is calculated. If PSZ = 12, then no bits are reserved by this field.                                                                                                                                                                                                                                      |
| 63:PSZ | Scratchpad Buffer Base Address – RW. Default = '0'. This field contains bits 63 to PSZ of a pointer to a Scratchpad Buffer.  The actual number of bits used for the Scratchpad Buffer Base Address field depends on the value of the PAGESIZE register. If PAGESIZE = 4K then bits 31-12 of the Scratchpad Buffer Base Address field are valid, if PAGESIZE = 8K then bits 31-13 of the Scratchpad Buffer Base Address field are valid, and so on. Valid values for PSZ are 12 to 20. |

### 6.6.1 PSZ

The Page Size register determines the low-order boundary of the Scratchpad Buffer Base Address field of a Scratchpad Buffer Array Element. This boundary is referred to as "**PSZ**". The calculation of the PSZ bit offset equals the Page Size bit offset + 12. For example, if the Page Size register defines a 4K system page size, then the bit offset of PSZ = 12, if the Page Size register defines a 16K system page size, then the bit offset of PSZ = 14.

# 7 xHCl Extended Capabilities

The xHC exports xHCI-specific extended capabilities utilizing a method similar to the PCI extended capabilities. If an xHC implements any extended capabilities, it specifies a non-zero value in the *xHCI Extended Capabilities Pointer (xECP)* field of the HCCPARAMS register (5.3.6). This value is an offset into xHC MMIO space from the *Base*, where the *Base* is the beginning of the host controller's MMIO address space. Each capability register has the format illustrated in Table 137.

Table 137: Format of xHCI Extended Capability Pointer Register

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                   |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | Capability ID – RO. This field identifies the xHCl Extended capability. Refer to Table 138 for a list of the valid xHCl extended capabilities.                                                                                                                                                                                                                |
| 15:8  | <b>Next xHCI Extended Capability Pointer – RO.</b> This field points to the xHC MMIO space offset of the next xHCI extended capability pointer. A value of 00h indicates the end of the extended capability list. A non-zero value in this register indicates a relative offset, in Dwords, from this Dword to the beginning of the next extended capability. |
|       | For example, assuming an effective address of this data structure is 350h and assuming a pointer value of 068h, we can calculate the following effective address: 350h + (068h << 2) -> 350h + 1A0h -> 4F0h                                                                                                                                                   |
| 31:16 | Capability Specific. The definition and attributes of these bits depends on the specific capability.                                                                                                                                                                                                                                                          |

Table 138: xHCI Extended Capability Codes

| ID  | Name                         | Description                                                                                                                                                        | Size                        | Section |
|-----|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------|
| 0   | Reserved                     |                                                                                                                                                                    |                             |         |
| 1   | USB Legacy Support           | This capability provides the xHCl Pre-OS to OS Handoff Synchronization support capability.                                                                         | 8B                          | 7.1     |
| 2   | Supported Protocol           | This capability enumerates the protocols and revisions supported by this xHC. At least one of these capability structures is required for all xHC implementations. | 12B                         | 7.2     |
| 3   | Extended Power<br>Management | This capability is required for all xHC non-PCI implementations.                                                                                                   | Refer to<br>PCI PM<br>spec. | 7.3     |
| 4   | I/O Virtualization           | This capability is optional-normative for xHC implementations that require hardware virtualization support.                                                        | Up to<br>1280B              | 7.7     |
| 5   | Message Interrupt            | Either this or the xHCl Extended Message Interrupt capability is required for all xHC non-PCl implementations.                                                     | Refer to<br>PCI<br>spec.    | 7.5     |
| 6   | Local Memory                 | This capability is optional-normative for xHC implementations that require local memory support.                                                                   | Up to<br>4TB                | 7.8     |
| 7-9 | Reserved                     |                                                                                                                                                                    |                             |         |

**Table 138: xHCI Extended Capability Codes (Continued)** 

| ID          | Name                          | Description                                                                                                  | Size                     | Section |
|-------------|-------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------|---------|
| 10          | USB Debug<br>Capability       | This capability is optional-normative for xHC implementations and describes the xHCl USB Debug Capability.   | 56B                      | 7.6     |
| 11-<br>16   | Reserved                      |                                                                                                              |                          |         |
| 17          | Extended Message<br>Interrupt | Either this or the <i>xHCl Message Interrupt</i> capability is required for all xHC non-PCl implementations. | Refer to<br>PCI<br>spec. | 7.4     |
| 18-<br>191  | Reserved                      |                                                                                                              |                          |         |
| 192-<br>255 | Vendor Defined                | These IDs are available for vendor specific extensions to the xHCI.                                          | Vendor<br>defined        |         |

## 7.1 USB Legacy Support Capability

The USB Legacy Support provided by the xHC is optional normative functionality that is applicable to pre-OS software (BIOS) and the operating system for the coordination of ownership of the xHC.

This capability is chained through the xHCI Extended Capabilities Pointer (xECP) field and resides in MMIO space.

**Table 139: HC Extended Capability Registers** 

| Configuration<br>Offset | Mnemonic     | Register                                       | Power<br>Well | Register<br>Access |
|-------------------------|--------------|------------------------------------------------|---------------|--------------------|
| xECP+0h                 | USBLEGSUP    | USB Legacy Support Capability<br>Register      | Aux           | RO, RWS            |
| xECP+4h                 | USBLEGCTLSTS | USB Legacy Support Control and Status Register | Aux           | RWS,<br>RW1CS      |

The xECP field is in the HCCPARAMS register, refer to Section 5.3.6.

Note: The *USB Legacy Support Capability* registers reside in the Auxiliary power. Refer to section 4.23.1 for reset conditions.

## 7.1.1 USB Legacy Support Capability (USBLEGSUP)

Offset: xECP + 00h

Default Value: Implementation Dependent

Attribute: RO, RWS Size: 32 bits

This register is an xHCl extended capability register. It includes a specific function section and a pointer to the next xHCl Extended Capability. This register is used by pre-OS software (BIOS) and the operating system to coordinate ownership of the xHC. This register is in the Auxiliary Power well.

Table 140: USB Legacy Support Extended Capability (USBLEGSUP)

| Bit   | Description                                                                                                                                                                                                                                                                                                             |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | Capability ID – RO. This field identifies the extended capability. Refer to Table 138 for the value that identifies the capability as Legacy Support.  This extended capability requires one additional 32-bit register for control/status information (USBLEGCTLSTS), and this register is located at offset xECP+04h. |
| 15:8  | <b>Next Capability Pointer - RO</b> . This field indicates the location of the next capability with respect to the effective address of this capability. Refer to Table 137 for more information on this field.                                                                                                         |
| 16    | <b>HC BIOS Owned Semaphore – RW.</b> Default = '0'. The BIOS sets this bit to establish ownership of the xHC. System BIOS will set this bit to a '0' in response to a request for ownership of the xHC by system software.                                                                                              |
| 23:17 | RsvdP.                                                                                                                                                                                                                                                                                                                  |
| 24    | <b>HC OS Owned Semaphore – RW.</b> Default = '0'. System software sets this bit to request ownership of the xHC. Ownership is obtained when this bit reads as '1' and the <i>HC BIOS Owned Semaphore</i> bit reads as '0'.                                                                                              |
| 31:25 | RsvdP.                                                                                                                                                                                                                                                                                                                  |

## 7.1.2 USB Legacy Support Control/Status (USBLEGCTLSTS)

Offset: xECP + 04h Default Value: 0000 0000h

Attribute: RO, RWS, RW1CS

Size: 32 bits

Pre-OS (BIOS) software uses this register to enable System Management Interrupts (SMIs) for every xHCI/USB event it needs to track. Bits [21:16] of this register are simply shadow bit of USBSTS register [5:0]. This register is in the Auxiliary Power well.

Table 141: USB Legacy Support Control/Status (USBLEGCTLSTS)

| Bit   | Description                                                                                                                                                                                                                              |  |  |  |  |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0     | <b>USB SMI Enable – RW.</b> Default = '0'. When this bit is a '1', and the <i>SMI on Event Interrupt</i> bit (below) in this register is a '1', the host controller will issue an SMI immediately.                                       |  |  |  |  |
| 3:1   | RsvdP.                                                                                                                                                                                                                                   |  |  |  |  |
| 4     | <b>SMI on Host System Error Enable – RW.</b> Default = '0'. When this bit is a '1', and the <i>SMI on Host System Error</i> bit (below) in this register is a '1', the host controller will issue an SMI immediately.                    |  |  |  |  |
| 12:5  | RsvdP.                                                                                                                                                                                                                                   |  |  |  |  |
| 13    | <b>SMI on OS Ownership Enable – RW.</b> Default = '0'. When this bit is a '1' AND the OS Ownership Change bit is '1', the host controller will issue an SMI.                                                                             |  |  |  |  |
| 14    | <b>SMI on PCI Command Enable – RW.</b> Default = '0'. When this bit is '1' and SMI on PCI Command is '1', then the host controller will issue an SMI.                                                                                    |  |  |  |  |
| 15    | <b>SMI on BAR Enable – RW. Default</b> = '0'. When this bit is '1' and SMI on BAR is '1', then the host controller will issue an SMI.                                                                                                    |  |  |  |  |
| 16    | <b>SMI on Event Interrupt – RO.</b> Default = '0'. Shadow bit of <i>Event Interrupt</i> (EINT) bit in the USBSTS register. Refer to Section 5.4.2 for definition.                                                                        |  |  |  |  |
|       | This bit follows the state the <i>Event Interrupt</i> (EINT) bit in the USBSTS register, e.g. it automatically clears when EINT clears or set when EINT is set.                                                                          |  |  |  |  |
| 19:17 | RsvdP.                                                                                                                                                                                                                                   |  |  |  |  |
| 20    | <b>SMI on Host System Error – RO</b> . Default = '0'. Shadow bit of <i>Host System Error</i> (HSE) bit in the USBSTS register refer to Section 5.4.2 for definition and effects of the events associated with this bit being set to '1'. |  |  |  |  |
|       | To clear this bit to a '0', system software shall write a '1' to the <i>Host System Error</i> (HSE) bit in the USBSTS register.                                                                                                          |  |  |  |  |
| 28:21 | RsvdZ.                                                                                                                                                                                                                                   |  |  |  |  |
| 29    | <b>SMI on OS Ownership Change – RW1C.</b> Default = '0'. This bit is set to '1' whenever the <i>HC OS Owned Semaphore</i> bit in the USBLEGSUP register transitions from '1' to a '0' or '0' to a '1'.                                   |  |  |  |  |
| 30    | <b>SMI on PCI Command – RW1C.</b> Default = '0'. This bit is set to '1' whenever the PCI Command Register is written.                                                                                                                    |  |  |  |  |
| 31    | <b>SMI on BAR – RW1C.</b> Default = '0'. This bit is set to '1' whenever the Base Address Register (BAR) is written.                                                                                                                     |  |  |  |  |

Note: For all enable register bits, '1' = Enabled, '0' = Disabled.

Note: SMI - System Management Interrupt.

Note: BAR – Base Address Register.

Note: MSE – Memory Space Enable.

Note: SMI's are independent of the interrupt threshold value.

## 7.2 xHCl Supported Protocol Capability

At least one of these capability structures is required for all xHCl implementations. More than one may be defined for implementations that support more that one bus protocol. Refer to section 4.19.7 for more information.

16 15 5 4 3 31 28 27 24 23 03-00H Revision Major Revision Minor **Next Capability Pointer** Capability ID Name String 07-04H **PSIC** Protocol Defined Compatible Port Count Compatible Port Offset 0B-08H RsvdP 0F-0CH PFD PLT Protocol Speed ID Mantissa RsvdP **PSIE** PSIV 13-10H (PSIC\*4)+13-Protocol Speed ID Mantissa RsvdP **PSIE** (PSIC\*4)+10H

Figure 109: xHCl Supported Protocol Capability

Table 142: Offset 00h - xHCl Supported Protocol Capability Field Definitions

| Bits  | Description                                                                                                                                                                                                                        |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | <b>Capability ID – RO.</b> Refer to Table 138 for the value that identifies the capability as Supported Protocol.                                                                                                                  |
| 15:8  | <b>Next Capability Pointer – RO.</b> This field indicates the location of the next capability with respect to the effective address of this capability. Refer to Table 137 for more information on this field.                     |
| 23:16 | <b>Minor Revision – RO.</b> Minor Specification Release Number in Binary-Coded Decimal (i.e., version x.10 is 10h). This field identifies the minor release number component of the specification with which the xHC is compliant. |
| 31:24 | <b>Major Revision – RO.</b> Major Specification Release Number in Binary-Coded Decimal (i.e., version 3.x is 03h). This field identifies the major release number component of the specification with which the xHC is compliant.  |

Table 143: Offset 04h - xHCl Supported Protocol Capability Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                                  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | Name String – RO. This field is a mnemonic name string that references the specification with which the xHC is compliant. Four ASCII characters may be defined. Allowed characters are: alphanumeric, space, and underscore. Alpha characters are case sensitive. Refer to section 7.2.2 for defined values. |

Table 144: Offset 08h - xHCl Supported Protocol Capability Field Definitions

| Bits  | Description                                                                                                                                                                                                    |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | <b>Compatible Port Offset – RO.</b> This field specifies the starting Port Number of Root Hub Ports that support this protocol. Valid values are '1' to MaxPorts.                                              |
| 15:8  | <b>Compatible Port Count – RO.</b> This field identifies the number of consecutive Root Hub Ports (starting at the <i>Compatible Port Offset</i> ) that support this protocol. Valid values are 1 to MaxPorts. |
| 27:16 | <b>Protocol Defined.</b> This field is reserved for protocol specific definitions. Refer to section 7.2.2.1.3.                                                                                                 |
| 31:28 | <b>Protocol Speed ID Count (PSIC)</b> . This field indicates the number of <i>Protocol Speed ID</i> (PSI) Dwords that the <i>xHCI Supported Protocol Capability</i> data structure contains.                   |
|       | If this field is non-zero, then all speeds supported by the protocol shall be defined using <i>PSI</i> Dwords, i.e. no <i>implied</i> Speed ID mappings apply.                                                 |
|       | Refer to section 7.2.2 and its subsections for protocol specific requirements related to this field.                                                                                                           |

## 7.2.1 Protocol Speed ID (PSI)

*Protocol Speed ID (PSI)* Dwords immediately follow the Dword at offset 0Ch in an *xHCI Supported Protocol Capability* data structure. Table 145 defines the fields of a *PSI* Dword.

Table 145: Offset 10h to (PSIC\*4)+10h - xHCl Supported Protocol Capability Field Definitions

| Bits | Description                                                                                                                                                                                                                                                                                                                                       |                 |  |  |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|
| 3:0  | <b>Protocol Speed ID Value (PSIV)</b> . If a device is attached that operates at the bit rate defined by this <i>PSI</i> Dword, then the value of this field shall be reported in the <i>Port Speed</i> field of PORTSC register (5.4.8) of a compatible port.  Note, the <i>PSIV</i> value of '0' is reserved and shall not be defined by a PSI. |                 |  |  |
| 5:4  | <b>Protocol Speed ID Exponent (PSIE)</b> . This field defines the base 10 exponent times 3, that shall be applied to the <i>Protocol Speed ID Mantissa</i> when calculating the maximum bit rate represented by this <i>PSI</i> Dword.                                                                                                            |                 |  |  |
|      | PSIE Value Bit Rate                                                                                                                                                                                                                                                                                                                               |                 |  |  |
|      | 0                                                                                                                                                                                                                                                                                                                                                 | Bits per second |  |  |
|      | 1                                                                                                                                                                                                                                                                                                                                                 | Kb/s            |  |  |
|      | 2                                                                                                                                                                                                                                                                                                                                                 | Mb/s            |  |  |
|      | 3                                                                                                                                                                                                                                                                                                                                                 | Gb/s            |  |  |

Table 145: Offset 10h to (PSIC\*4)+10h - xHCl Supported Protocol Capability Field Definitions

| 7:6   | <b>PSI Type (PLT)</b> . This field identifies whether the <i>PSI</i> Dword defines a symmetric or asymmetric bit rate, and if asymmetric, then this field also indicates if this Dword defines the receive or transmit bit rate. |                          |                                                                |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------------------------|--|
|       | Note that the Asymmetric PSI Dwords shall be paired, i.e. an Rx immediately followed by a Tx, and both Dwords shall define the same value for the <i>PSIV</i> .                                                                  |                          |                                                                |  |
|       | PLT Value Bit Rate Note                                                                                                                                                                                                          |                          |                                                                |  |
|       | 0                                                                                                                                                                                                                                | Symmetric                | Single PSI Dword                                               |  |
|       | 1                                                                                                                                                                                                                                | Reserved                 |                                                                |  |
|       | 2                                                                                                                                                                                                                                | Asymmetric Rx            | Paired with Asymmetric Tx PSI Dword                            |  |
|       | 3                                                                                                                                                                                                                                | Asymmetric Tx            | Immediately follows Rx Asymmetric PSI Dword                    |  |
| 8     | PSI Full-duplex                                                                                                                                                                                                                  | (PFD). If this bit is '1 | ' the link is full-duplex, and if '0' the link is half-duplex. |  |
| 15:9  | RsvdP.                                                                                                                                                                                                                           |                          |                                                                |  |
| 31:16 | <b>Protocol Speed ID Mantissa (PSIM)</b> . This field defines the mantissa that shall be applied to the <i>PSIE</i> when calculating the maximum bit rate represented by this <i>PSI</i> Dword.                                  |                          |                                                                |  |

Note: An xHC implementation that employs an Integrated Hub to provide USB Full-speed and Low-speed support and only provided a USB 2.0 High-speed BI may define a USB2 xHCl Supported Protocol Capability data structure with a single PSI Dword (PSIC = 1), where the PSI Dword at offset 0Ch would define PSIV = 3, PLT = 0, PFD = 0, PSIE = 2, and PSIM = 480.

### 7.2.2 Supported Protocols

Table 146 lists the Supported Protocols defined in this specification.

**Table 146: xHCI Supported Protocols** 

| Name String         | Major<br>Revision | Minor<br>Revision | Specification Reference               |
|---------------------|-------------------|-------------------|---------------------------------------|
| "USB " or 20425355h | 03h               | 00h               | USB 3.0 specification ( <u>USB3</u> ) |
| "USB " or 20425355h | 02h               | 00h               | USB 2.0 specification ( <u>USB2</u> ) |

Note: One xHCI Supported Protocol Capability shall define a Compatible Port Offset of '1'.

Note: Gaps are allowed in the port numbers assigned by xHCl Supported Protocol Capabilities, e.g. the Compatible Port Offset of a xHCl Supported Protocol Capability may not be equal to the sum of the Compatible Port Offset and Compatible Port Offset fields of the previous xHCl Supported Protocol Capability.

Note: Multiple xHCl Supported Protocol Capabilities of the same type (i.e. identical Name String, Major Revision, Minor Revision) may be declared by an xHCl implementation, however the port numbers assigned by them shall not overlap.

Note: Undefined behavior may occur if software references Root Hub port numbers not defined by xHCl Supported Protocol Capabilities.

### 7.2.2.1 USB Protocols

The following subsection define *xHCl Supported Protocol Capability* extensions that are specific to USB protocols.

Note: The set of ports defined by a USB3 xHCl Supported Protocol Capability shall not overlap those defined by a USB2 xHCl Supported Protocol Capability, and vice versa.

#### 7.2.2.1.1 Default USB Speed ID Mapping

The following default mappings apply to the USB 2.0 and USB 3.0 protocols.

Default Equivalent PSI Dword values Speed ID Definition **Bit Rate** Protocol **PLT PFD PSIE PSIM** Value<sup>a</sup> 12 MB/s **USB 2.0** Full-speed 0 0 2 12 1 2 0 0 Low-speed 1.5 Mb/s **USB 2.0** 1 1500 3 480 Mb/s **USB 2.0** 0 0 2 High-speed 480 4 0 3 5 SuperSpeed 5 Gb/s. **USB 3.0** 

**Table 147: Default USB Speed ID Mapping** 

#### 7.2.2.1.2 Protocol Speed ID Count (PSIC) field

USB *xHCl Supported Protocol Capability* data structures may define *PSIC* = '0' field under the following conditions:

- For a **USB 3.0** *xHCl Supported Protocol Capability* data structure (i.e. *Name String* = 20425355h, *Major Revision* = 03h, and *Minor Revision* = 00h) a *PSIC* value of '0' implies that only the default SuperSpeed bit rate is supported. Refer to Table 147 for default USB 3.0 Speed ID mappings.
- For a **USB 2.0** *xHCl Supported Protocol Capability* data structure (i.e. *Name String* = 20425355h, *Major Revision* = 02h, and *Minor Revision* = 00h) a *PSIC* value of '0' implies that the default Full-speed, Low-speed, and High-speed bit rates are supported. Refer to Table 147 for default USB 2.0 Speed ID mappings.
- Only these two protocols/revisions support implied mappings. All other protocols or revisions of these protocols shall define a non-zero *PSIC* value.

#### 7.2.2.1.3 Protocol Defined field

The *Protocol Defined* field only applies to the specific protocol referenced by its *xHCl Supported Protocol Capability*. This section identifies how the *Protocol Defined* field applies to each of the protocols defined in this specification.

#### 7.2.2.1.3.1 USB3

No Protocol Defined fields are reserved by a USB 3.0 xHCl Supported Protocol Capability.

All USB3 ports shall support Link Power Management.

a. Presented in PORTSC Port Speed field.

#### 7.2.2.1.3.2 USB2

The following Protocol Defined fields are reserved by a USB 2.0 xHCl Supported Protocol Capability.

Figure 110: USB 2.0 Protocol Defined fields



**Table 148: USB 2.0 Protocol Defined Field Definitions** 

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 16    | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 17    | <b>High-speed Only (HSO) - RO</b> . Default = Implementation dependent. If this bit is cleared to '0', the USB2 ports described by this capability are Low-, Full-, and High-speed capable. If this bit is set to '1', the USB2 ports described by this capability are High-speed only, e.g. the ports don't support Low- or Full-speed operation. High-speed only implementations may introduce a "Tier mismatch", refer to section 4.24.2 for more information. |  |  |
| 18    | Integrated Hub Implemented (IHI) - RO. Default = Implementation dependent. If this bit is cleared to '0', the Root Hub to External xHC port mapping adheres to the default mapping described in section 4.24.2.1. If this bit is set to '1', the Root Hub to External xHC port mapping does not adhere to the default mapping described in section 4.24.2.1, and an ACPI or other mechanism is required to define the mapping.                                    |  |  |
| 19    | Hardware LMP Capability (HLC) - RO. Default = Implementation dependent. If this bit is set to '1', the ports described by this xHCl Supported Protocol Capability support hardware controlled USB2 Link Power Management. Refer to section 4.23.5.1.1.1.                                                                                                                                                                                                          |  |  |
| 27:20 | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |

## 7.3 xHCl Extended Power Management Capability

This capability is required for all xHC implementations that do not support PCI based system interfaces.

The xHCI Extended Power Management Capability shall utilize the format of the Power Management Register Block Definition defined in section 3.2 of the PCI PM Specification with the following exception. For xHCI the definition of the "Next Capability Pointer" register field is modified from the PCI definition. A non-zero value in the "Next Capability Pointer" register indicates a relative offset, in 32-bit words, from this 32-bit word to the beginning of the first extended capability.

Note: Refer to section 5.2.5 for details on register definition and structure organization.

## 7.4 xHCl Extended Message Interrupt Capability

Either this capability or the *xHCl Message Interrupt Capability* is required for all xHC implementations that do not support PCl based system interfaces. The choice is xHC implementation dependent.

The xHCl Extended Message Interrupt Capability shall utilize the format of the MSI-X Capability and Table Structures defined in section 6.8.2 of the PCl Specification with the following exception. For xHCl the definition of the "Next Capability Pointer" register field is modified from the PCl definition. A non-zero value in the "Next Capability Pointer" register indicates a relative offset, in 32-bit words, from this 32-bit word to the beginning of the first extended capability.

NOTE: Refer to section 5.2.6 for details on register definition and structure organization.

## 7.5 xHCl Message Interrupt Capability

Either this capability or the *xHCl Extended Message Interrupt Capability* is required for all xHC implementations that do not support PCl based system interfaces. The choice is xHC implementation dependent.

The xHCl Message Interrupt Capability shall utilize the format of the MSl Capability Structure defined in section 6.8.1 of the PCl Specification with the following exception. For xHCl the definition of the "Next Capability Pointer" register field is modified from the PCl definition. A non-zero value in the "Next Capability Pointer" register indicates a relative offset, in 32-bit words, from this 32-bit word to the beginning of the first extended capability.

NOTE: Refer to section 5.2.6 for details on register definition and structure organization.

## 7.6 Debug Capability (DbC)

The USB **Debug Capability** provided by the xHC is optional functionality that enables low-level system debug over USB. The xHCl debugging capability provides a means of connecting two systems where one system is a **Debug Host** and the other a **Debug Target** (System Under Test).

This section describes the xHCI USB Debug Capability used by a Debug Target to present a **Debug Device** to a Debug Host. A Debug Device is fully compliant with the USB Framework. A Debug Device provides the equivalent of a very high performance full-duplex serial link between a Debug Host and a Debug Target.

The USB Debug Capability provides an interface that is completely independent of the xHCl interface described in the other sections of this specification. This section describes the required implementation and behavior of a USB3 Debug Capability as part of an xHCl compatible controller. Specific features of the xHCl USB Debug Capability are:

- The interface provided by the xHCl USB Debug Capability is completely independent of the standard xHCl interface utilized by the Operating System, e.g The USBCMD register R/S, and LHCRST flags have no effect on the operation of the Debug Capability.
- A Chip Hardware Reset or the assertion of HCReset (HCRST = '1') shall reset the Debug Capability.
- Only works with a SuperSpeed capable host.
- The Debug Capability is automatically assigned to the first xHCl Root Hub Port on that detects an attach of the downstream facing port of a SuperSpeed capable Root Hub or an external Hub.
- The Root Hub port assigned to the Debug Capability appears through the xHCl as a fully functional Root Hub port that never sees a device attach.
- The Debug Capability is operational anytime the port is not suspended AND the host controller is in D0 power state.
- The Debug Capability works through standard USB3 Hubs, allowing large numbers of systems to be debugged with a single host.
- High bandwidth data transfers are supported.

This capability is chained through the xHCI Extended Capabilities Pointer (xECP) field and resides in MMIO space.

Wherever possible, the Debug Capability attempts to reuse logic blocks defined for the xHCl architecture. For instance, the operation and definition of the Debug Capability Event Ring Management register block is identical to the xHCl Event Ring Registers defined in section 5.5.2.3, except that it provides an Event Ring that is dedicated to the Debug Capability.

Because the Debug Capability presents a "device side" interface to USB, which is used to manage the upstream facing port of a device rather than the downstream facing port of a Root Hub, some of the register definitions in the Debug Capability may appear to be very similar to those in the xHCI, however they may have subtle differences to support "device side" operation. e.g. Many of the fields in the Debug Capability DCPORTSC Register are named the same as fields in the xHCI PORTSC register, however they work differently because the DCPORTSC register shall manage "device side" operation.

The Debug Capability also utilizes xHCl Endpoint Context data structures, however their organization is different than the xHCl's.

Note: Keep the "device side" difference of the Debug Capability in mind when reading the register definitions in the following sections.

### 7.6.1 Debugging Topologies

A Debug Target enumerates as "normal" USB device to the Debug Host, allowing a Debug Host to access a Debug Target through the standard USB software stack. Multiple Debug Targets may be attached to a Debug Host. Debug Targets may be connected to any downstream facing port below a Debug Host (i.e. anywhere in the fabric, refer to Figure 111). A Debug Target may only connect to a Debug Host through a Root Hub port of the target. Connection of a Debug Target to a Debug Host through the ports of an external hub controlled by the Debug Target is not supported.



Figure 111: Example Debugging Topology

In the example illustrated by Figure 111, System 1 is the Debug Host. It is attached to two Debug Targets; Systems 2 and 3. Port 1 (P1) of System 2 is attached to a Root Hub port of System 1 and Port 2 (P2) of System 3 is attached to the downstream facing port of a Hub controlled by System 1. Note that other (non-Debug Target) USB devices may also be attached to a Debug Host or Target system. Device A is attached to System 1, and Devices B and C are attached to System 3. All 3 systems support xHCl Debug Capability hardware, software distinguishes a Debug Target from a Debug Host by enabling the Debug Capability on Targets.

The Debug Host provides a USB Debug Capability class driver, which will manage Debug Targets when they are enumerated and provide an API for debugger applications.

The Debug Target provides software to manage communications between the Debug Device and the Debug Host. The Debug Target software interfaces to the xHCl Debug Capability to manage Debug Device emulation and service Debug Device Class specific requests from the Debug Host.

Note: A Debug Target may only expose its USB Debug Capability through a Root Hub port. A Debug Target *cannot* connect to a Debug Host through the downstream facing port of a hub owned by the Debug Target.

### 7.6.2 Debug Stacks

Figure 112 shows an example of the software stacks in the Debug Host and Debug Target, and their relationships.



Figure 112: Example Debug Software Stacks

In Figure 112, the Debug Host provides a Debug Class Driver which communicates with the System Debug Hooks in the Debug Target, through the Debug Capability (blue path).

On the Debug Target, the Debug Capability Driver is completely independent of the OS Stack (USB Bus Driver, xHCl driver, etc.). The Debug Capability Driver is expected to be loaded immediately after POST so that the OS stack can be debugged. The Debug Capability Driver manages the xHCl Debug Capability register set, and the standard USB OS stack manages all non-Debug USB devices attached to the system.

On the Debug Host, the xHCl Debug Capability is disabled and there is no driver associated with it. And the standard USB OS stack manages all USB devices attached to the system, including the Debug device presented by the Debug Capability Driver on the Debug Target.

The user interface through which a programmer enables a system's xHCI USB Debug Capability or its features are outside the scope of this specification. The Debug Device Class is defined in section <u>7.6.10</u>.

### 7.6.2.1 Debug Software Startup

There are two general cases for debug software startup: 1) when the xHC has not been initialized by the system host controller driver, and 2) when the xHC has been initialized by the system host controller driver. Debug software generally knows what case it has to deal with (typically case 1), but can do further determination by examining the <code>MaxSlotsEn</code> field in the xHC <code>CONFIG</code> register. If the <code>MaxSlotsEn</code> field is non-zero, then the system host controller driver has already initialized the xHC. Generic startup procedures for the two cases are the same. Other than being linked into the xHCI Extended Capabilities list the Debug Capability is able to function completely independently of the xHCI interface used by a system host controller driver. As such, it can be initialized before or after the system host controller driver loads. The only effects that the system host controller driver sees is that one of its Root Hub ports will never generate a Port Status Change Event for a connect, and that port shall report no bandwidth available when querying for bandwidth with a <code>Get Port Bandwidth Command</code>.

### 7.6.3 Memory Map

The xHCl Debug Capability register set resides in the xHCl MMIO space. The MMIO space is located through the xHCl Extended Capability chain.

A variety of data structures required by the Debug Capability reside in System Memory and are accessed by the xHC DMA mechanisms. The DbC Structure contains pointers to the memory based data structures that it utilizes.



Figure 113: Debug Capability Memory Map

### 7.6.3.1 ERST and Event Ring

The Debug Capability supports a dedicated Event Ring, which is managed through an *Event Ring Segment Table* data structure. The format and use of the Debug Capability's *Event Ring Segment Table* data structure is identical to the xHCl Event Ring mechanism described in section 6.5. And the Event Ring Segments referenced by the Debug Capability Event Ring Segment Table work identically to those described in section 4.9.4. More information on the use of the Event Ring data structures by the Debug Capability is described in section 7.6.7.3.

The Event Ring Segment Table is pointed to by the *Debug Capability Event Ring Segment Table Base Address Register* described in section 7.6.8.3.2. The number of entries in the *Event Ring Segment Table* is defined by the *Debug Capability Event Ring Segment Table Size Register* described in section 7.6.8.3.1.

### 7.6.3.2 Endpoint Contexts and Transfer Rings

The Debug Capability maps all its endpoints to two Transfer Rings. *Endpoint Context* data structures (as described in section 6.2.3) are used to define and manage these Transfer Rings. The Debug Capability *Endpoint Contexts* are organized as a two element array, where element '0' defines an OUT Transfer Ring and the element '1' defines an IN Transfer Ring.

The IN and OUT Bulk endpoints presented by a Debug Device to a Debug Host are cross-coupled to the two OUT and IN Transfer Rings, respectively. This is because the USB Debug Device presented by the Debug Capability shall output data when it receives an IN TP from the Debug Host, and it shall input data when it receives an OUT DP from the Debug Host.

The Debug Capability *Endpoint Contexts* are contained in the *Debug Capability Context* data structure (7.6.9) which is pointed to by the *Debug Capability Context Pointer Register* described in section 7.6.8.7.

Note: xHCl power management effects the DbC. Software should shut down all DbC activity prior to transitioning the xHC a D3 state. If not, undefined behavior may occur.

Software shall initialize the fields of the Endpoint Context as follows:

Max Packet Size = 1024.

Max Burst Size = Debug Max Burst Size<sup>40</sup>.

EP Type = 2 for the OUT Bulk endpoint and 6 for the IN Bulk endpoint.

TR Dequeue Pointer = for the OUT Bulk endpoint, a pointer to the Transfer Ring that will contain data to be sent to the Debug Host, and for the IN Bulk endpoint, a pointer to the Transfer Ring that will contain buffers which will receive data from the Debug Host

Average TRB Length = initialized to software defined value.

All other fields shall be initialized to '0'.

The Endpoint Context *Interval*, *LSA*, *MaxPStreams*, *Mult*, *HID*, *CErr*, FE, and *Max ESIT Payload* fields do not apply to the DbC.

The EP State field shall be updated as described in section 4.8.3.

The DbC shall update the Endpoint Context *TR Dequeue Pointer* field, if the *HOT* or *HIT* flags are set to '1', the DbC Port State Machine exits the DbC-Configured state, or *HCRST* is set to '1'.

## 7.6.4 Operational Model

This section describes the general operational model for the xHCl **Debug Capability** (DbC) interface. This model is managed by the xHCl Debug Capability driver. Each significant operational feature of the Debug Capability is discussed in a separate subsection. Each subsection presents the operational model requirements for the Debug Capability hardware. Where appropriate, recommended system software operational models for features are also presented.

The xHCl Debug Capability Structure (or DbC Structure) is located using the methods described at the beginning of section 7. The DbC Structure (section 7.6.8) defines a set of registers that Debug Target software uses to emulate USB Debug Device to a Debug Host.

The DbC Structure is divided into seven register sets; Capability, Doorbell, Event Ring Management, Control, Status, Port Management, and Endpoint Management. The Capability registers allow the DbC to be linked into the xHCl's list of Extended Capabilities and define static features of the DbC. The Doorbell and Endpoint Management registers are used to define and manage the Control and Bulk pipes presented by the DbC. The Event Ring Management, Control, and Status registers provide the Debug Capability driver with the means to track and manage the execution of DbC operations.

Note: The DbC shall respond with a ACK TP to a SetFeature(FUNCTION\_SUSPEND) Setup Stage request.

### 7.6.4.1 Debug Capability Initialization

Typically the DbC will be initialized and enabled prior to the Operating System loading on the target system, however it may be enabled at any time. In this section "software" refers to the code that manages the DbC.

In order to initialize the DbC software should perform the following steps:

- Allocate and initialize all DbC memory data structures
  - The DbC Event Ring Segment Table and the Event Ring Segments that it points to.
  - The DbC IN and OUT Endpoint Contexts and the Transfer Rings that they point to.
- Initialize the *Debug Capability Event Ring Segment Table Size Register* (DCERSTSZ) with number of entries in the *Event Ring Segment Table*.
- Initialize the *Debug Capability Event Ring Segment Table Base Address Register* (DCERSTBA) with the physical memory address of the *Event Ring Segment Table*.

<sup>40.</sup> Note that a DbC implementation may utilize a smaller Max Burst Size than set by software.

- Initialize the *Debug Capability Event Ring Segment Table Dequeue Pointer Register* (DCERDP) with the physical memory address of the Event Ring Segment pointed to by *Event Ring Segment Table* entry 0.
- Initialize the *Debug Capability Context Pointer* (DCCP) with the physical memory address of the *Debug Capability Context*.
- Set the Debug Capability Enable (DCE) bit to '1' in the Debug Capability Control Register (DCCTRL).

At this point, the Debug Capability is initialized, the Root Hub ports are looking for an attached Debug Host, and the DCPORTSC register is enabled to report a Debug Host connection.

When a Debug Host connection is detected, a *Port Status Change Event* will be generated on the DbC Event Ring.

To detect the Debug Host connection, or any event generated by the DbC, software shall periodically poll the *Event Ring Not Empty* bit in the *Debug Capability Status Register* (DCST), or evaluate the DbC Event Ring for change in the Event Ring Enqueue Pointer (i.e. a *Cycle* bit change, refer to section 4.9.4 for more information on the Event Ring Enqueue Pointer).

After the Debug Host connection is detected, software shall wait for the Debug Device to be configured by the Debug Host. The transition of the *DbC Run* (DCR) bit to '1' indicates the successful configuration of the Debug Device.

Software shall impose a timeout between the detection of the Debug Host connection and the *DbC Run* transition to '1'. If the *DbC Run* transition takes too long, software may toggle the *DCE* bit to disable then re-enable the DbC to retry the Debug Device enumeration process.

Note: If the OS code that is being debugged resets the xHC (e.g. asserts HCRST), then the Debug Capability will also be reset. This condition may be detected by the Debug Capability Driver if DCE = '0', after having previously been enabled (set to '1'). If this condition occurs, the Debug Capability Driver is required to re-initialize the Debug Capability to continue communication with the Debug Host.

#### 7.6.4.2 Event Generation

There are five DCPORTSC status change bits in the PORTSC register Connect Status Change (CSC),, Port Reset Change (PRC), Port Link State Change (PLC), and Port Config Error Change (CEC), refer to section 7.6.8.6 for more information on these bits.

DCPORTSC status change bits may be set due to hardware or software initiated conditions. When set, these bits remain set until cleared by a system software write to the DCPORTSC register with the appropriate status change bit(s) set to '1', a Chip Hardware Reset, or disabling the Debug Capability (DCE = '0').

All DCPORTSC status change bits are ORed together to form an internal Debug Capability DCPORT Port Status Change Event Generation variable (DCPSCEG). When a DCPORTSC status change bit is set, if the assertion of a status change bit results in a '0' to '1' transition of DCPSCEG, the Debug Capability responds by generating a Port Status Change Event (as described in section 6.4.2.3).

The Port ID field of the Port Status Change Event TRB (shown in Figure 86) is always '0' for Port Status Change Events found on the Debug Capability's Event Ring.

System software shall acknowledge Debug Capability status change(s) by clearing the respective DCPORTSC status change bit(s). The acknowledgment clears the change state so future status changes may reported.

Note: DbC Event Ring management is performed identically to xHCl Event Ring management, as described in section 4.9.4.

Note: Possible Completion Codes for Transfer Event are Success, Babble Detected Error, TRB Error, Short Packet, Undefined Error, Event Ring Full Error, and Vendor Defined Error (refer to Table 130).

### 7.6.4.3 Halted DbC Endpoints

If a bulk endpoint is transferring data when its *Halt Out Transfer Ring* (HOT) or *Halt In Transfer Ring* (HIT) flags is set to '1', the following actions shall occur:

- The current value of the TR Dequeue Pointer for the endpoint shall be written to its Endpoint Context.
- A Transfer Event shall be generated and:
  - The *TRB Pointer* field of the Transfer Event shall reference the Transfer TRB that the error occurred on.
  - The *TRB Transfer Length* field of the Transfer Event may indicate that the Transfer TRB had been partially completed.
  - The Completion Code field of the Transfer Event shall indicate Stall Error.
  - This Transfer Event shall be generated whether the IOC flag was set or not in the associated Transfer TRB.

If a bulk endpoint is not transferring data when its *HOT* or *HIT* flags are set to '1', the current value of the *TR Dequeue Pointer* for the endpoint shall be written to its Endpoint Context.

The reception of a ClearFeature(ENDPOINT\_HALT) request by the DbC shall clear the *HIT* or *HOT* flag for the respective endpoint, and shall clear any internal endpoint state, such that the address stored in the *TR Dequeue Pointer* field of the Endpoint Context shall point to the next TRB that shall be executed the next time the doorbell is rung.

Refer to Table 155 for more information on the HOT and HIT flags.

Note: The DbC is not required to advance the Dequeue Pointer of an endpoint to the next TD boundary when the HIT or HOT flag is asserted.

## 7.6.5 Port Routing and Control

Figure 114 provides a detailed view of the state of the Debug Capability Port Multiplexing mechanism after a Root Hub port (P1) is assigned to the Debug Capability

Debug Capability Driver XHCI Driver Debug Capability Driver XHCI Driver PORTSC Register Root Hub ports P1 P2 P3 P4 P4 Port Mux Debug Host

Figure 114: Debug Port Multiplexing

The xHCl Driver accesses the xHCl Port Status and Control (PORTSC) registers (5.4.8) and the Debug Capability Driver accesses the Debug Capability Port Status and Control (DCPORTSC) register (7.6.8.6). When the Root Hub port (P1 in Figure 114) is assigned to the Debug Capability, the associated PORTSC register (PORTSC 1 in Figure 114) shall mimic operations as if no device is attached it. Refer to section 4.19.1.2.4.3 for the states presented by PORTSC register to system software during this condition. The remaining PORTSC registers are still associated with their respective Root Hub ports and are fully operational through the xHCl.

After the Root Hub port is assigned to the DbC, the xHC shall begin emulating a USB Debug Class device, responding to enumeration related USB requests from the Debug Host, transitioning the Debug Device emulator through the standard USB Device States described in section 8.1 of the USB3 specification.

### 7.6.6 DbC Port State Machine

This section describes the DbC Port state machine. The following state machines utilize the following notation:



Where the **State Name** is an informative name defined by the xHCl specification, the *Port Link State* identifies the possible values for the DCPORTSC *PLS* field, and *Signal State* values are:

DCCTRL Debug Capability Enable (DCE), DCPORTSC Current Connect Status (CCS), DCPORTSC Port Enabled/Disabled (PED), DCPORTSC Port Reset (PR), and DCCTRL DbC Run (DCR), respectively, e.g. 0,0,0,0,0 all signals are '0'.



Figure 115: DbC Port State Machine

Note that in all states except for **DbC-Off** and **DbC-Disconnected**, the Root Hub port is assigned to the Debug Capability (Debug Port Number > '0') and in operating in a Upstream facing mode.

#### 7.6.6.1 DbC-Off

This is the initial state after a Chip Hardware Reset or the assertion of *HCRST*. In this DbC port state:

- The DbC Capability is off.
- All Root Hub ports act as normal downstream facing ports, i,e, only assert the Downstream Direction

flag in the Port Capability LMPs that they generate and the Debug Capability Port Multiplexing mechanism will not switch the link to the DbC Port if a Downstream *Direction* flag is detected in a received Port Capability LMP.

- The Debug Port Number = '0'.
- The DbC Capability shall be in the Attached USB Device State.
- The ports' LTSSM is not applicable.

A write to the DCCTRL register with *DCE* cleared to '0' or a write to the USBCMD register with the *HCRST* flag set to '1' shall transition from the DbC port from any state to the **DbC-Off** state (*Wr(DCE=0)*).

A write to the DCCTRL register with *DCE* set to '1' shall transition from the DbC port to the **DbC-Disconnected** state (*Wr(DCE=1)*).

#### 7.6.6.2 DbC-Disconnected

In this DbC port state:

- The DbC Capability shall be in the Attached USB Device State.
- The ports' LTSSM state is not applicable
- The Debug Port Number = '0'.

A transition of the *USB3 Root Hub Port Polling substate machine* (4.19.1.2.4) from the **CfgExg** state to the **DbC** state shall transition the DbC port to the **DbC-Enabled** state (*DbC Port LMP Exchange Successful*). This transition shall set the *CSC* flag to '1'.

A Disconnect Detect in the any state, except **DbC-Off**, shall transition the DbC port to the **DbC-Disconnected** state (*Disconnect Detect*). This transition shall set the *CSC* flag to '1'.

#### 7.6.6.3 DbC-Enabled

In this DbC port state:

- The Debug Host enumerates the DbC Capability, and the *USB Device State* of the DbC Capability attempts to advance from the *Powered* state, through the *Default* and *Address* states, to the *Configured* state. Refer to section 9.1 of the USB3 spec for more information on USB Device States.
- The ports' LTSSM shall not be in the SS.Inactive or SS.Disabled states.
- The Debug Port Number > '0'.

If the *USB Device State* of the DbC Capability successfully advances to the *Configured* state, the DbC Port shall transition to the **DbC-Configured** state (*Set\_Config Successful*).

If the *USB Device State* of the DbC Capability fails to enumerate successfully (i.e. the DbC USB Device State fails to advance to the *Configured* state), the DbC Port shall transition to the **DbC-Error** state (*Enum Error*).

If any LTSSM Polling substate times out or if a tPortCongfigurationTimeout occurs, the DbC Port shall transition to the **DbC-Disabled** state (*Error*). An LTSSM Polling timeout shall set the *PLC* flag to '1' (PLC Condition: Training Error or Error). A tPortCongfigurationTimeout shall set the *CEC* flag to '1'.

If a Hot or Warm Reset is detected, the DbC Port shall transition to the **DbC-Resetting** state (Reset Rcvd).

### 7.6.6.4 DbC-Configured

In this DbC port state:

- DCR is asserted ('1').
- The USB Device State of the DbC Capability is the Configured state.
- The ports' LTSSM may be in the U0, U1, U2, U3, or Recovery states.

If the Debug Host deconfigures the device (i.e. issues a SET\_CONFIGURATION(0) request), the DbC Port shall transition to the **DbC-Enabled** state (*Deconfigure*).

If the LTSSM exits the Recovery state after a timeout, the DbC Port shall transition to the **DbC-Error** state (*Timeout*). This transition shall set the PLC flag to '1' (PLC Condition: Error).

If a Hot or Warm Reset is detected, the DbC Port shall transition to the **DbC-Resetting** state (Reset Rcvd).

Note: While in this state the *PLC* flag shall be set to '1' if the DbC enters or exits the suspend state (PLC Condition: U0 -> U3 or U3 -> U0).

### 7.6.6.5 DbC-Resetting

In this DbC port state:

- The Debug Host is signaling a Hot or Warm reset.
- PED = '0' and PR = '1'.
- The USB Device State of the DbC Capability is the Powered state.
- The ports' LTSSM shall be in the Rx.Detect or Hot Reset state.

When the reset signaling is complete, the DbC Port shall transition to the **DbC-Enabled** state, and *PED* and *PRC* shall be asserted ('1') (*Reset Cmp*).

#### 7.6.6.6 DbC-Disabled

Software may place the DbC Port in this state to disconnect from the Debug Host but maintain ownership of the Root Hub Port (i.e. the *USB3 Root Hub Port Polling substate machine* remains in the *DbC* state).

In this DbC port state:

- The USB Device State of the DbC Capability is the Attached state.
- The ports' LTSSM shall be in the SS.Disabled state.

A write to the DCPORTSC register with *PED* cleared to '0' shall transition from the DbC port from the **DbC-Enabled**, **DbC-Configured**, **DbC-Resetting**, or **DbC-Error** state to the **DbC-Disabled** state (*Wr(PED=0)*).

A write to the DCPORTSC register with *PED* set to '1' shall transition the DbC port to the **DbC-Enabled** state (*Wr(PED=1)*).

### 7.6.6.7 **DbC-Error**

This state is entered due to the detection of an error condition detected in the DbC port **DbC-Enabled** or **Configured** states.

In this DbC port state:

- The PED flag shall maintain the value asserted by the previous state.
- The USB Device State of the DbC Capability shall maintain the value asserted by the previous state.
- The ports LTSSM shall be in the SS.Inactive state.

If a Hot or Warm Reset is detected, the DbC Port shall transition to the **DbC-Resetting** state (Reset Rcvd).

## 7.6.7 The USB Debug Device

A USB Debug Device is a standard USB device, in the sense that it supports a Default Control Endpoint, which responds to standard USB requests, e.g. SET\_ADDRESS, GET\_DESCRIPTOR, GET\_CONFIGURATION, etc. Additionally, the debug device supports a single configuration with a single interface that contains a pair of bulk endpoints (one IN and one OUT). The xHC hardware provides the necessary logic to enumerate a Debug Device to a Debug Host and advance the Debug Device to the

Configured state, where the two bulk endpoints are enabled. When the Debug Device is configured and the bulk endpoints are operational, the *DbC Run* bit in the DCCTRL register shall transition to '1'.

The Debug Host will expect the SS Debug Device to be ready to accept standard requests (GET DESCRIPTOR, SET ADDRESS, etc.) as soon as an attach is detected.

The USB descriptors presented by the Debug Device during the enumeration process are defined in section 7.6.10.

The protocol used to move debugger information between a Debug Host and a Debug Target is outside the scope of this specification.

#### 7.6.7.1 Enumeration Mode

The transition of the Debug Capability Enable flag from '0' to '1' sets the Debug Capability into *Enumeration Mode*.

While in *Enumeration Mode*, debug capability logic services the standard USB enumeration related requests from the Debug Host (GET\_DESCRIPTOR, SET\_ADDRESS, SET\_FEATURE, CLEAR\_FEAURE, and SET\_CONFIGURATION) though its Default Control Endpoint.

In Enumeration Mode, the IN and OUT Transfer Rings of the Debug Capability are disabled.

After the Debug Device software successfully completes a SET\_CONFIGURATION request, the *DbC Run* bit in the DCCTRL register shall transition to '1'.

#### 7.6.7.2 Run Mode

When the *DbC Run* bit is '1', the Debug Capability is in *Run Mode*.

While in *Run Mode*, Debug Capability software services Debug Capability IN and OUT data transfer requests from the Debug Host though the Data Endpoints of the Debug Capability. A Debug Device always declares a pair if Data endpoints, one bulk IN and one bulk OUT endpoint, which respond to TPs and DPs addressed to Endpoint Number 1.

In Run Mode, the IN and OUT Transfer Rings of the Debug Capability are dedicated to the OUT and IN Bulk endpoints of the Debug Device, respectively. Any IN TP or OUT DP targeted at a Data Endpoint of the Debug Device while it is in Run Mode, shall automatically be flow controlled, e.g. transmit a NRDY TP if the target Transfer Ring is empty.

Software rings the Debug Capability *Doorbell Register* with the *DB Target* field set to *Data EP 1 OUT Enqueue Pointer Update* to inform the xHC that data is available to transfer to the Debug Host. And sets the *DB Target* field set to *Data EP 1 IN Enqueue Pointer Update* to inform the xHC that buffers are available to receive data from the Debug Host.

#### 7.6.7.2.1 Data Transfers

Software use *Normal TRB*s on the IN and OUT Transfer Rings to transfer data from/to the Debug Host. Software rings the Debug Capability Data IN or OUT doorbells to notify the xHC that work items are available on the respective Transfer Ring.

The operation of a Debug Capability Data endpoint is identical to a standard xHCl bulk endpoint, with the following exception: The Debug Capability Transfer Ring direction is the **opposite** of the TP/DP direction responded to by the Debug Capability. i.e. the Debug Capability IN Transfer Ring is used to receive data transferred by OUT DPs from the Debug Host, and the OUT Transfer Ring is used to send data transferred by Debug Host IN TPs.

If a DbC Bulk pipe had previously sent an NRDY, a doorbell ring shall cause the xHC to generate an ERDY. If an IN TP or OUT DP had not been received, the xHCl shall wait for the TP/DP transaction from the Debug Host. Software may use the TRB *IOC* flag to generate a *Transfer Event* on the Debug Event Ring when a Data TD completes.

#### 7.6.7.3 Event Generation

### 7.6.7.3.1 Data Transfers

Software shall use the TRB *IOC* flag to generate *Transfer Events* on the Debug Event Ring when a TD completes.

### 7.6.7.3.2 Debug Capability Status Changes

The Debug Capability automatically generates *Port Status Change Events* to report Debug Capability port state changes. Refer to section 7.6.4.2 for a discussion on Event Generation, and section 7.6.8.6 for more information on the individual Debug Capability status change flags.

### **7.6.7.4** Port Reset

Detection of Reset Signaling from the Debug Host by the Debug Device shall set the *Port Reset* (PR) flag to '1' and clear the *DbC Run* bit, the DbC *Port Enabled/Disabled* (DCPORTSC:PED) bit, and the DbC *Device Address* field to '0'. When the Reset Signaling completes the *Port Reset* (PR) bit shall be cleared to '0' and the DbC *Port Enabled/Disabled* bit shall be set to '1' in the DBPORTSC register. When the DbC *Port Enabled/Disabled* bit transitions to '1', the Debug Device shall be ready to receive standard USB requests and enumerate itself.

When the Debug Capability reports a port reset operation by the Debug Host to software, software is responsible for resetting the state of its USB Debug Device emulator.

When the port assigned to the Debug Capability is reset by the Debug Host, the Debug Capability Transfer Rings are automatically disabled. Any Debug Host generated TP or DP will not be responded to by the Debug Capability while the Transfer Rings are disabled and will time out. This action allows software to remove TDs that were pending before the port reset, reinitialize its internal Debug Device state, and cleanly restart Transfer Ring operation. Software re-enables the Transfer Rings by ringing their doorbells.

## 7.6.8 Debug Capability Structure

The xHCl Extended Capability List is used to provide a standard method for software to find and use the xHCl Debug Capability. Figure 116 illustrates the Debug Capability register layout, which consists of seven register sets; Capability, Doorbell, Event Ring Management, Control, Status, Port Management, and Endpoint Management.

31 30 24 23 22 21 20 18 17 16 15 14 13 5 4 3 2 1 0 RsvdP DCERST Max Next Capability Pointer Capability ID = Debug Port 03-00H RsvdZ DB Target RsvdZ 07-04H RsvdZ Event Ring Segment Table Size 0B-08H RsvdZ 0F-0CH Event Ring Segment Table Base Address Lo RsvdZ 14-10H Event Ring Segment Table Base Address Hi 17-14H Event Ring Dequeue Pointer Lo RsvdZ 1B-18H 1F-1CH Event Ring Dequeue Pointer Hi DCE Debug Max Burst Size DRC HIT HOT LSE DCR Device Address RsvdP 23-20H Debug Port Number RsvdP 27-24H CEC PLC PRC csc RsvdZ PED CCS 2B-28H RsvdZ RsvdZ RsvdZ Port Speed PLS 2F-2CH RsvdP 33-30H Debug Capability Context Pointer Lo RsvdZ 37-34H Debug Capability Context Pointer Hi DbC Protocol 3B-38H Vendor ID RsvdZ 3F-3CH Device Revision Product ID

Figure 116: Debug Capability Register Layout

**Table 149: Debug Capability Structure** 

| Register Name                         | Offset | Mnemonic | Section   |
|---------------------------------------|--------|----------|-----------|
| Capability ID                         | 0x00h  | DCID     | 7.6.8.1   |
| Doorbell                              | 0x04h  | DCDB     | 7.6.8.2   |
| Event Ring Management                 |        |          |           |
| Event Ring Segment Table Size         | 0x08h  | DCERSTSZ | 7.6.8.3.1 |
| Event Ring Segment Table Base Address | 0x10h  | DCERSTBA | 7.6.8.3.2 |
| Event Ring Dequeue Pointer            | 0x18h  | DCERDP   | 7.6.8.3.3 |
| Control                               | 0x20h  | DCCTRL   | 7.6.8.4   |
| Status                                | 0x24h  | DCST     | 7.6.8.5   |
| Port Management                       |        |          |           |
| Port Status and Control               | 0x28h  | DCPORTSC | 7.6.8.6   |
| Endpoint Management                   |        |          |           |
| Debug Capability Context Pointer      | 0x30h  | DCCP     | 7.6.8.7   |
| Device Descriptor Information         |        |          |           |
| Device Descriptor Info Register 1     | 0x38h  | DCDDI1   | 7.6.8.8   |
| Device Descriptor Info Register 2     | 0x3Ch  | DCDDI2   | 7.6.8.9   |

## 7.6.8.1 Debug Capability ID Register (DCID)

Address: Debug Capability Base + 0h

Default Value: Refer to Table 150.

Attribute: RO Size: 32 bits

The Debug Capability *ID Register* links the USB Debug Capability into the xHCl list of Extended Capabilities and defines its basic capabilities.

Table 150: Offset 00h - Debug Capability Field Definitions (DCID)

| Bits  | Description                                                                                                                                                                                                                                                                         |  |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7:0   | <b>Capability ID – RO.</b> Refer to Table 138 for the value that identifies that the function supports a Debug Device.                                                                                                                                                              |  |  |
| 15:8  | <b>Next Capability Pointer – RO.</b> Default = Implementation defined. This field indicates the location of the next capability with respect to the effective address of this capability. Refer to Table 137 for more information on this field.                                    |  |  |
| 20:16 | <b>Debug Capability Event Ring Segment Table Max (DCERST Max) – RO.</b> Default = implementation dependent. Valid values are 0 – 15. This field determines the maximum value supported the <i>Debug Capability Event Ring Segment Table Base Size</i> registers (7.6.8.3.1), where: |  |  |
|       | The maximum number of Event Ring Segment Table entries = 2 DCERST Max.                                                                                                                                                                                                              |  |  |
|       | e.g. if DCERST Max = 7, then the <i>Debug Capability Event Ring Segment Table(s)</i> supports up to 128 entries, 15 then 32K entries, etc.                                                                                                                                          |  |  |
| 31:21 | RsvdP.                                                                                                                                                                                                                                                                              |  |  |

## 7.6.8.2 Debug Capability Doorbell Register (DCDB)

Address: Debug Capability Base + 04h

Default Value: 0000 0000

Attribute: RW Size: 32 bits

Table 151: Offset 04h - Debug Capability Field Definitions (DCDB)

| Bits  | Description                                                                                                                                                                                            |                                      |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--|
| 7:0   | RsvdP.                                                                                                                                                                                                 |                                      |  |
| 15:8  | <b>Doorbell Target (DB Target) – RW.</b> This field defines the target of the doorbell reference. The table below defines the Debug Capability notification that is generated by ringing the doorbell. |                                      |  |
|       | Value                                                                                                                                                                                                  | Definition                           |  |
|       | 0                                                                                                                                                                                                      | Data EP 1 OUT Enqueue Pointer Update |  |
|       | 1                                                                                                                                                                                                      | Data EP 1 IN Enqueue Pointer Update  |  |
|       | 2:255                                                                                                                                                                                                  | Reserved                             |  |
|       | This field returns '0' when read and the value should be treated as undefined by software.                                                                                                             |                                      |  |
| 23:16 | RsvdP.                                                                                                                                                                                                 |                                      |  |

### 7.6.8.3 Debug Capability Event Ring Registers

### 7.6.8.3.1 Debug Capability Event Ring Segment Table Size Reg (DCERSTSZ)

Address: Debug Capability Base + 08h

Default Value: 0000 0000h

Attribute: RW Size: 32 bits

The Debug Capability *Event Ring Segment Table Size Register* defines the number of segments supported by the Debug Capability Event Ring Segment Table.

Table 152: Offset 08h - Debug Capability Bit Definitions (DCERSTSZ)

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15:0  | <b>Event Ring Segment Table Size – RW.</b> Default = '0'. This field identifies the number of valid Event Ring Segment Table entries in the Event Ring Segment Table pointed to by the <i>Debug Capability Event Ring Segment Table Base Address</i> register. The maximum value supported by an xHC implementation for this register is defined by the <i>DCERST Max</i> field in the DCID register (7.6.8.1).  Software shall initialize this register before setting the <i>Debug Capability Enable</i> field in the DCCTRL register to '1'. |  |  |
| 31:16 | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

### 7.6.8.3.2 Debug Capability Event Ring Segment Table Base Address Register (DCERSTBA)

Address: Debug Capability Base + 10h
Default Value: 0000 0000 0000 0000h

Attribute: RW

Size: 64 bits

The Debug Capability Event Ring Segment Table Base Address Register identifies the start address of the Debug Capability Event Ring Segment Table.

Table 153: Offset 10h - Debug Capability Bit Definitions (DCERSTBA)

| Bit  | Description                                                                                                                                                                                                                                                                                                             |  |  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3:0  | RsvdP.                                                                                                                                                                                                                                                                                                                  |  |  |
| 63:4 | <b>Event Ring Segment Table Base Address Register – RW.</b> Default = '0'. This field defines the high order bits of the start address of the Debug Capability Event Ring Segment Table. Software shall initialize this register before setting the <i>Debug Capability Enable</i> field in the DCCTRL register to '1'. |  |  |

### 7.6.8.3.3 Debug Capability Event Ring Dequeue Pointer Register (DCERDP)

Address: Debug Capability Base + 18h
Default Value: 0000 0000 0000 0000h

Attribute: RW Size: 64 bits

The Debug Capability Event Ring Dequeue Pointer Register is written by software to define the Debug Capability Event Ring Dequeue Pointer location to the xHC. Software updates this pointer when it has finished the evaluation of an Event(s) on the Debug Capability Event Ring.

Table 154: Offset 18h - Debug Capability Bit Definitions (DCERDP)

| Bit  | Description                                                                                                                                                                                                                                                                                                            |  |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 2:0  | <b>Dequeue ERST Segment Index (DESI)</b> . Default = '0'. This field may be used by the xHC to accelerate checking the Event Ring full condition. This field is written with the low order 3 bits of the offset of the ERST entry which defines the Event Ring segment that the Event Ring Dequeue Pointer resides in. |  |  |
| 3    | RsvdP.                                                                                                                                                                                                                                                                                                                 |  |  |
| 63:4 | <b>Dequeue Pointer - RW.</b> Default = '0'. This field defines the high order bits of the 64-bit address of the current Debug Capability Event Ring Dequeue Pointer.                                                                                                                                                   |  |  |
|      | Software shall initialize this register before setting the <i>Debug Capability Enable</i> field in the DCCTRL register to '1'.                                                                                                                                                                                         |  |  |

### 7.6.8.4 Debug Capability Control Register (DCCTRL)

Address: Debug Capability Base + 20h

Default Value: 0000 0000.
Attribute: RW
Size: 32 bits

The Debug Capability Control Register is used to manage the Debug Capability.

Table 155: Offset 20h - Debug Capability Field Definitions (DCCTRL)

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0    | <b>DbC Run (DCR) – RO.</b> Default = 0. When '0', Debug Device is not in the Configured state. When '1', Debug Device is in the Configured state and bulk Data pipe transactions are accepted by Debug Capability and routed to the IN and OUT Transfer Rings. A '0' to '1' transition of the <i>Port Reset</i> (DCPORTSC:PR) bit will clear this bit to '0'.                                                                                                                              |  |  |
| 1    | <b>Link Status Event Enable (LSE) - RW.</b> Default = '0'. Setting this bit to a '1' enables the Debug Capability to generate Port Status Change Events due the <i>Port Link Status Change</i> bit transitioning from a '0' to a '1'. Refer to section 4.19.2 for more information.                                                                                                                                                                                                        |  |  |
| 2    | Halt OUT TR (HOT) - RW1S. Default = 0. While this bit is '1' the Debug Capability shall generate STALL TPs for all IN TPs received for the OUT TR. The Debug Capability shall clear this bit when a ClearFeature(ENDPOINT_HALT) request is received for the endpoint. This field is valid <i>only</i> when the Debug Capability is in Run Mode ( <i>DCR</i> = '1'). When not in Run Mode, this field shall return '0' when read, and writes will have no effect. Refer to section 7.6.4.3. |  |  |

Table 155: Offset 20h - Debug Capability Field Definitions (DCCTRL) (Continued)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3     | Halt IN TR (HIT) - RW1S. Default = 0. While this bit is '1' the Debug Capability shall generate STALL TPs for all OUT DPs received for the IN TR. The Debug Capability shall clear this bit when a ClearFeature(ENDPOINT_HALT) request is received for the endpoint. This field is valid only when the Debug Capability is in Run Mode (DCR = '1'). When not in Run Mode, this field shall return '0' when read, and writes will have no effect. Refer to section 7.6.4.3. |  |  |
| 4     | <b>DbC Run Change (DRC) - RW1C</b> . Default = 0. This bit shall be set to '1' when DCR bit is cleared to '0', i.e. by any DbC Port State transition that exits the <b>DbC-Configured</b> state. While this bit is '1' the <i>Debug Capability Doorbell Register</i> (DCDB) is disabled. Software shall clear this bit to re-enable the <i>DCDB</i> .                                                                                                                      |  |  |
| 15:5  | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 23:16 | <b>Debug Max Burst Size - RO.</b> Default = xHC Vendor defined. This field identifies the maximum burst size supported by the bulk endpoints of this DbC implementation.                                                                                                                                                                                                                                                                                                   |  |  |
| 30:24 | <b>Device Address – RO.</b> Default = 0. This field reports the USB device address assigned to the Debug Device during the enumeration process. This field is valid when the <i>DbC Run</i> bit is '1'.                                                                                                                                                                                                                                                                    |  |  |
| 31    | <b>Debug Capability Enable (DCE) – RW.</b> Default = 0. Setting this bit to a '1' enables xHCl USB Debug Capability operation. This bit is a '0' if the USB Debug Capability is disabled. Clearing this bit releases the Root Hub port assigned to the Debug Capability, and terminates any Debug Capability Transfer or Event Ring activity.                                                                                                                              |  |  |

## 7.6.8.5 Debug Capability Status Register (DCST)

Address: Debug Capability Base + 24h

Default Value: 0000 0000

Attribute: RO Size: 32 bits

The Debug Capability Status Register reports capability related status information to software.

Table 156: Offset 24h - Debug Capability Field Definitions (DCST)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                               |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0     | <b>Event Ring Not Empty (ER) – RO.</b> Default = '0'. When '1', this field indicates that the Debug Capability Event Ring has a Transfer Event on it. It is automatically cleared to '0' by the xHC when the Debug Capability Event Ring is empty, i.e. the Debug Capability Enqueue Pointer is equal to the <i>Debug Capability Event Ring Dequeue Pointer</i> register. |  |  |
| 23:1  | RsvdP.                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 31:24 | <b>Debug Port Number – RO.</b> Default = 0. This field provides the ID of the Root Hub port that the Debug Capability has been automatically attached to. The value is '0' when the Debug Capability is not attached to a Root Hub port.                                                                                                                                  |  |  |

### 7.6.8.6 Debug Capability Port Status and Control Register (DCPORTSC)

Address: Debug Capability Base + 28h

Default Value: 0000 0000 (field dependent)

Attribute: RO, RW, RW1C (field dependent)

Size: 32 bits

The fields of the *Debug Capability PORTSC Register* are defined below and provide information about the state of the Root Hub port that is assigned to the Debug Capability. Note that the fields in this register function differently than those in a normal *Port Status and Control Register* (described in section 5.4.8) because the Root Hub port assigned to the Debug Capability is acting as an Upstream Facing Port, not a Downstream Facing Port.

Table 157: Offset 28h - Debug Capability Field Definitions (DCPORTSC)

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0    | Current Connect Status (CCS) – RO. Default = '0'. '1' = A Root Hub port is connected to a Debug Host and assigned to the Debug Capability. '0' = No Debug Host is present. This value reflects the current state of the port, and may not correspond to the value reported by the Connect Status Change (CSC) field in the Port Status Change Event that was generated by a '0' to '1' transition of this bit.  This flag is '0' if Debug Capability Enable (DCE) is '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 1    | This flag is '0' if <i>Debug Capability Enable</i> (DCE) is '0'. <b>Port Enabled/Disabled (PED) – RW.</b> Default = '0'. '1' = Enabled. '0' = Disabled. This flag shall be set to '1' by a '0' to '1' transition of <i>DBC</i> or a '1' to '0' transition of the <i>PR</i> . When <i>PED</i> transitions from '0' to '1' the port's link shall transition to the Rx.Detect state. This flag may be used by software to enable or disable the operation of the Root Hub port assigned to the Debug Capability. The Debug Capability Root Hub port operation may be disabled by a fault condition (disconnect event or other fault condition, e.g. a LTSSM Polling substate timeout, tPortConfiguration timeout error, etc.), the assertion of DCPORTSC <i>PR</i> , or by software.  0 = Debug Capability Root Hub port is disabled.  1 = Debug Capability Root Hub port is enabled.  When the port is disabled ( <i>PED</i> = '0') the port's link shall enter the SS.Disabled state and remain there until <i>PED</i> is reasserted ('1') or <i>DCE</i> is negated ('0'). Note that the Root Hub port is remains mapped to Debug Capability while <i>PED</i> = '0'. While <i>PED</i> = '0' the Debug Capability will appear to be disconnected to the Debug Host.  Note, this bit is not affected by PORTSC <i>PR</i> bit transitions. |  |  |
| 3:2  | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 4    | Port Reset (PR) – RO. Default = '0'. '1' = Port is in Reset. '0' = Port is not in Reset. This bit is set to '1' when the bus reset sequence as defined in the USB Specification is detected on the Root Hub port assigned to the Debug capability. It is cleared when the bus reset sequence is completed by the Debug Host, and the DbC shall transition to the USB Default state.  A '0' to '1' transition of this bit shall clear DCPORTSC PED ('0').  This field is '0' if DCE or CCS are '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |

Table 157: Offset 28h - Debug Capability Field Definitions (DCPORTSC) (Continued)

| Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                              |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|
| 8:5   | <b>Port Link State (PLS) – RO.</b> Default = undefined. This field reflects its current link state. This field is only relevant when a Debug Host is attached ( <i>Debug Port Number</i> > '0').                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                              |  |  |
|       | Value Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                              |  |  |
|       | 0 Link is in the <b>U0</b> State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                              |  |  |
|       | 1 Link is in the <b>U1</b> State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                              |  |  |
|       | 2 Link is in the <b>U2</b> State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                              |  |  |
|       | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Link is in the <b>U3</b> State (Device Suspended)                            |  |  |
|       | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Link is in the <b>Disabled</b> State                                         |  |  |
|       | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Link is in the <b>RxDetect</b> State                                         |  |  |
|       | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Link is in the Inactive State                                                |  |  |
|       | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Link is in the <b>Polling</b> State                                          |  |  |
|       | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Link is in the <b>Recovery</b> State                                         |  |  |
|       | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Link is in the <b>Hot Reset</b> State                                        |  |  |
|       | 15:10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reserved                                                                     |  |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | petween different states are not reflected until the transition is complete. |  |  |
| 9     | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                              |  |  |
| 13:10 | <b>Port Speed (Port Speed) – RO.</b> Default = '0'. This field identifies the speed of the port. This field is only relevant when a Debug Host is attached ( <i>CCS</i> = '1') in all other cases this field shall indicate <i>Undefined Speed</i> .                                                                                                                                                                                                                                                                                                                                                                                              |                                                                              |  |  |
|       | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Meaning                                                                      |  |  |
|       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Undefined Speed                                                              |  |  |
|       | 1-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved                                                                     |  |  |
|       | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SuperSpeed host attached                                                     |  |  |
|       | 5-15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Reserved                                                                     |  |  |
|       | Note: The Debug Capability only supports SS operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                              |  |  |
| 16:14 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                              |  |  |
| 17    | Connect Status Change (CSC) – RW1C. Default = '0'. '1' = Change in Current Connect Status. '0' = No change. Indicates a change has occurred in the port's <i>Current Connect Status</i> . The xHC sets this bit to '1' for all changes to the Debug Device connect status, even if system software has not cleared an existing DbC Connect Status Change. For example, the insertion status changes twice before system software has cleared the changed condition, hardware will be "setting" an already-set bit (i.e., the bit will remain '1'). Software shall clear this bit by writing a '1' to it.  This field is '0' if <i>DCE</i> is '0'. |                                                                              |  |  |
| 00.40 | David 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                              |  |  |
| 20:18 | RsvdZ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                              |  |  |
| 21    | <b>Port Reset Change (PRC) – RW1C.</b> Default = '0'. This bit is set when reset processing on this port is complete (i.e. a '1' to '0' transition of <i>PR</i> ). '0' = No change. '1' = Reset complete.Software shall clear this bit by writing a '1' to it.                                                                                                                                                                                                                                                                                                                                                                                    |                                                                              |  |  |
|       | This field is '0' if <i>DCE</i> is '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                              |  |  |

Table 157: Offset 28h - Debug Capability Field Definitions (DCPORTSC) (Continued)

| Bits  | Description                                                                                                                                                                                                                                |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 22    | <b>Port Link Status Change (PLC) = RW1C.</b> Default = '0'. This flag is set to '1' due to the following <i>PLS</i> transitions:                                                                                                           |  |  |  |
|       | Transition U0 -> U3 Suspend signaling detected from Debug B U3 -> U0 Polling -> Disabled Training Error Ux or Recovery -> Inactive  Condition Suspend signaling detected from Debug B Resume complete Training Error                       |  |  |  |
|       | Software shall clear this bit by writing a '1' to it.  This field is '0' if <i>DCE</i> is '0'.                                                                                                                                             |  |  |  |
| 23    | <b>Port Config Error Change (CEC) – RW1C</b> . Default = '0'. This flag indicates that the port failed to configure its link partner. 0 = No change. 1 = Port Config Error detected. Software shall clear this bit by writing a '1' to it. |  |  |  |
| 31:24 | RsvdZ.                                                                                                                                                                                                                                     |  |  |  |

Note: If the Debug Capability Event Ring is full, the xHC will be unable to generated Port Status Change Events due to transitions in the Change bits. In this case, a Change bit will remain set until cleared by software.

### 7.6.8.7 Debug Capability Context Pointer Register (DCCP)

Address: Debug Capability Base + 30h

Default Value: 0000 0000 0000 0000

Attribute: RW Size: 64 bits

The *Debug Capability Context Pointer Register* identifies the start address of the array of data structures that are used to manage the Debug Capability Transfer Rings.

Table 158: Offset 30h - Debug Capability Field Definitions (DCCP)

| Bits                                                                                                                                                                                                                           | Description                                                                                                                                           |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 3:0                                                                                                                                                                                                                            | RsvdP.                                                                                                                                                |  |  |  |  |  |
| 63:4 <b>Debug Capability Context Pointer Register – RW.</b> Default = '0'. This field define order bits of the start address of the Debug Capability Context data structure (refe 7.6.9) associated with the Debug Capability. |                                                                                                                                                       |  |  |  |  |  |
|                                                                                                                                                                                                                                | Software shall initialize this register before setting the <i>Debug Capability Enable</i> bit in the <i>Debug Capability Control Register</i> to '1'. |  |  |  |  |  |

### 7.6.8.8 Debug Capability Device Descriptor Info Register 1 (DCDDI1)

Address: Debug Capability Base + 38h

Default Value: 0000 0000

Attribute: RW Size: 32 bits

The *Debug Capability Device Descriptor Register 1* identifies the Device Protocol and Vendor ID values that shall be reported by DbC in its Device Descriptor when it is enumerated by a Debug Host. Refer to section 9.6.1, Table 9-8 in the <u>USB3</u> spec.

This register shall be initialized before enabling the DbC (DCE = '1').

Table 159: Offset 38h - Debug Capability Field Definitions (DbCIC)

| Bits  | Description                                                                                                                             |  |  |  |  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7:0   | <b>DbC Protocol – RW</b> . This field is presented by the Debug Device in the USB Interface Descriptor <i>bInterfaceProtocol</i> field. |  |  |  |  |  |  |  |
|       | Value Function                                                                                                                          |  |  |  |  |  |  |  |
|       | 0 Debug Target vendor defined.                                                                                                          |  |  |  |  |  |  |  |
|       | 1 GNU Remote Debug Command Set supported.                                                                                               |  |  |  |  |  |  |  |
|       | 2-255 Reserved.                                                                                                                         |  |  |  |  |  |  |  |
| 15:8  | RsvdZ.                                                                                                                                  |  |  |  |  |  |  |  |
| 31:16 | <b>Vendor ID – RW</b> . This field is presented by the Debug Device in the USB Device Descriptor idVendor field.                        |  |  |  |  |  |  |  |

### 7.6.8.9 Debug Capability Device Descriptor Info Register 2 (DCDDI2)

Address: Debug Capability Base + 3Ch

Default Value: 0000 0000

Attribute: RW Size: 32 bits

The *Debug Capability Device Descriptor Register 2* identifies the Device Revision and Product ID values that shall be reported by DbC in its Device Descriptor when it is enumerated by a Debug Host. Refer to section 9.6.1, Table 9-8 in the <u>USB3</u> spec.

This register shall be initialized before enabling the DbC (DCE = '1').

Table 160: Offset 3Ch - Debug Capability Info Context Field Definitions (DbCIC)

| Bits  | Description                                                                                                                    |  |  |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 15:0  | <b>Product ID – RW</b> . This field is presented by the Debug Device in the USB Device Descriptor <i>idProduct</i> field.      |  |  |  |  |  |  |  |
| 31:16 | <b>Device Revision – RW</b> . This field is presented by the Debug Device in the USB Device Descriptor <i>bcdDevice</i> field. |  |  |  |  |  |  |  |

### 7.6.9 Data Structures

The Debug Capability Context Pointer Register (DCCP) references the Debug Capability Context, which is a data structure that contains a Debug Capability Info Context (DbC Info) data structure followed by 2 Endpoint Context data structures. The Endpoint Context entry at offset 40h defines the Endpoint Context for the OUT Transfer Ring, and the entry at offset 80h defines the Endpoint Context for the IN Transfer

Ring. The Transfer Rings referenced by the Endpoint Contexts are Bulk endpoints as described in section 7.6.3.2.

Figure 117: Debug Capability Context Data Structure



Note: Figure 117 illustrates the Debug Capability Context, which includes 64 byte *DbC Info* and *Endpoint Contexts*. The *Context Size* (CSZ) field in the HCCPARAMS register does *not* apply to DbC related contexts. All DbC data structure consume 64 bytes. Refer to section 6.2.3 for more information on the Endpoint Context data structure.

The *Debug Capability Event Ring Registers* work identically to the normal Event Ring Registers described in section 4.9.4. i.e. the *Debug Capability Event Ring Segment Table Base Address Register* references an *Event Ring Segment Table* data structure as described in section 6.5.

The *Debug Capability Context* data structures are initialized by software. While the *Debug Capability Enable* (DCE) bit in the *Debug Capability Control Register* (DCCTRL) is '1', the xHC maintains ownership of the data structures.

### 7.6.9.1 Debug Capability Info Context (DbCIC)

The 64 byte Debug Device Info Context data structure defines parameters that are presented by the Debug Device when it is enumerated.

Note: Software sets the values in the DbCIC to reflect the specific debugging environment that it supports, e.g. if software supported the *GDB Remote Debug* protocol, then the *Manufacturer String* may = "Linux", the *Product String* may = "Remote GDB". If a vendor does not have a USB-IF assigned Vendor ID, then they could use the development reserved *Vendor ID* = FFFFh. The *Device Revision* field would reflect the revision of remote debug protocol, etc,

Figure 118: Debug Capability Info Context Data Structure (DbCIC)

The String referenced by this field shall be returned when the Debug Device receives a GET\_DESCRIPTOR(STRING, 0) request.

Table 161: Offset 00h - Debug Capability Info Context Field Definitions (DbCIC)

| Bits | Description                                                                                                                                                                                       |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | RsvdZ.                                                                                                                                                                                            |
| 63:1 | <b>String 0 Descriptor Address</b> . This field represents the high order bits of the 64-bit pointer to a USB String Descriptor that contains which specifies the Languages Supported by the DbC. |

The String referenced by this field shall be returned when the Debug Device receives a GET\_DESCRIPTOR(STRING, 1) request.

Table 162: Offset 08h - Debug Capability Info Context Field Definitions (DbCIC)

| Bits | Description                                                                                                                                                                                |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | RsvdZ.                                                                                                                                                                                     |
| 63:1 | <b>Manufacturer String Descriptor Address</b> . This field represents the high order bits of the 64-bit pointer to a USB String Descriptor that contains which describes the manufacturer. |

The String referenced by this field shall be returned when the Debug Device receives a GET\_DESCRIPTOR(STRING, 2) request.

Table 163: Offset 10h - Debug Capability Info Context Field Definitions (DbCIC)

| Bits | Description                                                                                                                                                                      |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | RsvdZ.                                                                                                                                                                           |
| 63:1 | <b>Product String Descriptor Address</b> . This field represents the high order bits of the 64-bit pointer to a USB String Descriptor that contains which describes the product. |

The String referenced by this field shall be returned when the Debug Device receives a GET\_DESCRIPTOR(STRING, 3) request.

Table 164: Offset 18h - Debug Capability Info Context Field Definitions (DbCIC)

| I | Bits | Description                                                                                                                                                                                           |
|---|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ľ | 0    | RsvdZ.                                                                                                                                                                                                |
|   | 63:1 | <b>Serial Number String Descriptor Address</b> . This field represents the high order bits of the 64-bit pointer to a USB String Descriptor that contains which describes the device's serial number. |

Note: If a string is not defined for a specific attribute (Manufacture, Product, or Serial Number), software shall point the respective String Length to '0' and the String Descriptor Address field shall be ignored by the xHC.

Table 165: Offset 20h - Debug Capability Info Context Field Definitions (DbCIC)

| Bits  | Description                                                             |  |  |  |  |  |  |
|-------|-------------------------------------------------------------------------|--|--|--|--|--|--|
| 7:0   | tring 0 Length. The size of String 0 in bytes.                          |  |  |  |  |  |  |
| 15:8  | Manufacturer String Length. The size of Manufacturer String in bytes.   |  |  |  |  |  |  |
| 23:16 | Product String Length. The size of Product String in bytes.             |  |  |  |  |  |  |
| 31:24 | Serial Number String Length. The size of Serial Number String in bytes. |  |  |  |  |  |  |

### 7.6.9.2 Debug Capability Endpoint Context

The Debug Device utilizes the Endpoint Context data structure defined in section 6.2.3 with following exceptions:

- The DbC does not support Streams, so the *MaxPStreams*, *LSA*, and *HID* fields are reserved and shall be set to '0'.
- The DbC endpoints are bulk, so the *Interval*, *Mult*, and *Max ESIT Payload* fields are reserved and shall be set to '0'.
- Figure 73 illustrates a 32 byte *Endpoint Context* data structure. When used by the DbC it is always a 64 byte data structure, where bytes (14-1Fh) are dedicated for exclusive use by the DbC and shall be treated by system software as Reserved and Opaque (RsvdO).

## 7.6.10 USB Descriptors for Debug Class Device

This section defines the USB descriptors that shall be returned by a USB Debug Device when it receives GET\_DESCRIPTOR requests.

The Debug Device is built using one interface which declares 2 Bulk endpoints, an IN and an OUT. Refer to section 8 of the <u>USB3</u> specification for more information on the following descriptor types.

### 7.6.10.1 Device Descriptor

This section defines the USB Device Descriptor that shall be returned by a USB Debug Device when it receives a GET\_DESCRIPTOR(DEVICE) request.

**Table 166: DbC Device Descriptor** 

| Part               | Offset<br>(Byte) | Size<br>(Bytes) | Description                                                                            | Value                                                   |
|--------------------|------------------|-----------------|----------------------------------------------------------------------------------------|---------------------------------------------------------|
| bLength            | 0                | 1               | Numeric expression specifying the size of this descriptor in bytes.                    | 12h                                                     |
| bDescriptorType    | 1                | 1               | Device Descriptor Type (assigned by USB)                                               | 01h                                                     |
| bcdUSB             | 2                | 2               | USB 3.0 Specification                                                                  | 0300h                                                   |
| bDeviceClass       | 4                | 1               | Class code (Defined in the Interface descriptor).                                      | 00h                                                     |
| bDeviceSubClass    | 5                | 1               | Subclass code (Defined in the Interface descriptor).                                   | 00h                                                     |
| bDeviceProtocol    | 6                | 1               | Protocol code (Defined in the Interface descriptor).                                   | 00h                                                     |
| bMaxPacketSize0    | 7                | 1               | Maximum packet size for endpoint zero.                                                 | 09h                                                     |
| idVendor           | 8                | 2               | Vendor ID (assigned by USB).                                                           | DCDDI1<br>Vendor ID <sup>a</sup>                        |
| idProduct          | 10               | 2               | Product ID.                                                                            | DCDDI2<br>Product ID <sup>b</sup>                       |
| bcdDevice          | 12               | 2               | Device release number                                                                  | DCDDI2<br><i>Device</i><br><i>Revision</i> <sup>b</sup> |
| iManufacturer      | 14               | 1               | Index of String descriptor describing manufacturer. xHCl vendor defined.               | 01h                                                     |
| iProduct           | 15               | 1               | Index of String descriptor describing the product.                                     | 02h                                                     |
| iSerialNumber      | 16               | 1               | Index of String descriptor describing the device's serial number. xHCl vendor defined. | 03h                                                     |
| bNumConfigurations | 17               | 1               | Number of possible configurations.                                                     | 01h                                                     |

a. Refer to section 7.6.8.8, Table 159.

### 7.6.10.2 Configuration Descriptor

The USB Configuration Descriptor declared by a USB Debug Device.

b. Refer to section 7.6.8.9, Table 160.

**Table 167: DbC Configuration Descriptor** 

| Part                | Offset<br>(Byte) | Size<br>(Bytes) | Description                                                                                                                                                                              | Value                     |
|---------------------|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| bLength             | 0                | 1               | Numeric expression specifying the size of this descriptor in bytes.                                                                                                                      | 09h                       |
| bDescriptorType     | 1                | 1               | Configuration Descriptor Type (assigned by USB)                                                                                                                                          | 02h                       |
| wTotalLength        | 2                | 2               | Total length of data returned for this configuration. Includes the combined length of all returned descriptors (configuration, interface, and endpoint) returned for this configuration. | 002Ch                     |
| bNumInterfaces      | 4                | 1               | Number of interfaces supported by this configuration.                                                                                                                                    | 01h                       |
| bConfigurationValue | 5                | 1               | Value to use as an argument to Set Configuration to select this configuration.                                                                                                           | 01h                       |
| iConfiguration      | 6                | 1               | Index of string descriptor describing this configuration. (None defined)                                                                                                                 | 00h                       |
| bmAttributes        | 7                | 1               | Configuration characteristics  Bit Function  7 Bus Powered  6 Self Powered  5 Remote Wakeup  4-0 Reserved (reset to 0)                                                                   | C0h                       |
| bMaxPower           | 8                | 1               | Maximum power consumption of USB device from bus in this specific configuration when the device is fully operational.                                                                    | xHCI<br>vendor<br>defined |

## 7.6.10.3 Interface Descriptor

The USB Interface Descriptor declared by a USB Debug Device.

**Table 168: DbC Interface Descriptor** 

| Part               | Offset<br>(Byte) | Size<br>(Bytes) | Description                                                                             | Value                                           |
|--------------------|------------------|-----------------|-----------------------------------------------------------------------------------------|-------------------------------------------------|
| bLength            | 0                | 1               | Numeric expression specifying the size of this descriptor in bytes.                     | 09h                                             |
| bDescriptorType    | 1                | 1               | Interface Descriptor Type (assigned by USB)                                             | 04h                                             |
| bInterfaceNumber   | 2                | 1               | Number of interfaces.                                                                   | 00h                                             |
| bAlternateSetting  | 3                | 1               | Value used to select alternate setting for the interface identified in the prior field. | 00h                                             |
| bNumEndpoints      | 4                | 1               | Number of endpoints used by this interface (excluding endpoint zero).                   | 02h                                             |
| bInterfaceClass    | 5                | 1               | Class code.                                                                             | Assigned by USB-IF                              |
| bInterfaceSubClass | 6                | 1               | Subclass code.                                                                          | 00h                                             |
| bInterfaceProtocol | 7                | 1               | Protocol code.                                                                          | DCDDI1<br>DbC<br>Protocol<br>field <sup>a</sup> |
| ilnterface         | 8                | 1               | Index of string descriptor describing this interface.                                   | 00h                                             |

a. Refer to section 7.6.8.8, Table 159.

## 7.6.10.4 Endpoint Descriptor 1 (Bulk OUT)

The USB Endpoint Descriptor declared for the Bulk OUT endpoint by a USB Debug Device.

Table 169: DbC Endpoint Descriptor 1 OUT

| Part            | Offset<br>(Byte) | Size<br>(Bytes) | Description                                                         | Value |
|-----------------|------------------|-----------------|---------------------------------------------------------------------|-------|
| bLength         | 0                | 1               | Numeric expression specifying the size of this descriptor in bytes. | 07h   |
| bDescriptorType | 1                | 1               | Endpoint Descriptor Type (assigned by USB)                          | 05h   |

Table 169: DbC Endpoint Descriptor 1 OUT (Continued)

| Part             | Offset<br>(Byte) | Size<br>(Bytes) | Description                                                                                                                                | Value |
|------------------|------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|
| bEndpointAddress | 2                | 1               | The address of the endpoint on the USB device described by this descriptor.                                                                | 01h   |
| bmAttributes     | 3                | 1               | This field describes the endpoint's attributes when it is configured using the bConfigurationValue. Transfer Type = Bulk, Direction = OUT. | 02h   |
| wMaxPacketSize   | 4                | 2               | Maximum packet size this endpoint is capable of sending or receiving when this configuration is selected. Size = 1KB.                      | 0400h |
| bInterval        | 6                | 1               | Interval for polling endpoint for data transfers                                                                                           | 00h   |

## 7.6.10.5 SuperSpeed Endpoint Companion Descriptor 1 (Bulk OUT)

The USB SuperSpeed Endpoint Companion Descriptor declared for the Bulk OUT endpoint by a USB Debug Device.

Table 170: DbC SuperSpeed Endpoint Companion Descriptor 1 OUT

| Part              | Offset<br>(Byte) | Size<br>(Bytes) | Description                                                                                                                              | Value                                    |
|-------------------|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| bLength           | 0                | 1               | Numeric expression specifying the size of this descriptor in bytes.                                                                      | 06h                                      |
| bDescriptorType   | 1                | 1               | SuperSpeed Endpoint Companion Descriptor Type (assigned by USB)                                                                          | 30h                                      |
| bMaxBurst         | 2                | 1               | The maximum number of packets the endpoint can send or receive as part of a burst. Valid values are from 0 to 15.                        | DCCTRL Debug Max Burst Size <sup>a</sup> |
| bmAttributes      | 3                | 1               | This field describes the endpoint's SuperSpeed attributes when it is configured using the bConfigurationValue. Mult = 0, MaxStreams = 0. | 0                                        |
| wBytesPerInterval | 4                | 2               | The total number of bytes this endpoint will transfer every service interval. This field is only valid for periodic endpoints.           | 0000h                                    |

a. Refer to section 7.6.8.4, Table 155.

## 7.6.10.6 Endpoint Descriptor 2 (Bulk IN)

The USB Endpoint Descriptor declared for the Bulk IN endpoint by a USB Debug Device.

**Table 171: DbC Endpoint Descriptor 2 IN** 

| Part             | Offset<br>(Byte) | Size<br>(Bytes) | Description                                                                                                                               | Value |
|------------------|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|
| bLength          | 0                | 1               | Numeric expression specifying the size of this descriptor in bytes.                                                                       | 07h   |
| bDescriptorType  | 1                | 1               | Endpoint Descriptor Type (assigned by USB)                                                                                                | 05h   |
| bEndpointAddress | 2                | 1               | The address of the endpoint on the USB device described by this descriptor.                                                               | 81h   |
| bmAttributes     | 3                | 1               | This field describes the endpoint's attributes when it is configured using the bConfigurationValue. Transfer Type = Bulk, Direction = IN. | 02h   |
| wMaxPacketSize   | 4                | 2               | Maximum packet size this endpoint is capable of sending or receiving when this configuration is selected. Size = 1KB.                     | 0400h |
| bInterval        | 6                | 1               | Interval for polling endpoint for data transfers                                                                                          | 00h   |

## 7.6.10.7 SuperSpeed Endpoint Companion Descriptor 2 (Bulk IN)

The SuperSpeed Endpoint Companion Descriptor declared for the Bulk IN endpoint by a USB Debug Device.

Table 172: DbC SuperSpeed Endpoint Companion Descriptor 2 IN

| Part              | Offset<br>(Byte) | Size<br>(Bytes) | Description                                                                                                                              | Value                                    |
|-------------------|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| bLength           | 0                | 1               | Numeric expression specifying the size of this descriptor in bytes.                                                                      | 06h                                      |
| bDescriptorType   | 1                | 1               | SuperSpeed Endpoint Companion Descriptor Type (assigned by USB)                                                                          | 30h                                      |
| bMaxBurst         | 2                | 1               | The maximum number of packets the endpoint can send or receive as part of a burst. Valid values are from 0 to 15.                        | DCCTRL Debug Max Burst Size <sup>a</sup> |
| bmAttributes      | 3                | 1               | This field describes the endpoint's SuperSpeed attributes when it is configured using the bConfigurationValue. Mult = 0, MaxStreams = 0. | 0                                        |
| wBytesPerInterval | 4                | 2               | The total number of bytes this endpoint will transfer every service interval. This field is only valid for periodic endpoints.           | 0000h                                    |

a. Refer to section 7.6.8.4, Table 155.

## 7.6.10.8 Binary Object Store (BOS) Descriptor

This section defines the BOS descriptor and Device Capability Descriptors that shall be returned by a USB Debug Device when it receives a GET\_DESCRIPTOR(BOS) request.

**Table 173: BOS Descriptor** 

| Part            | Offset<br>(Byte) | Size<br>(Bytes) | Description                                                         | Value |
|-----------------|------------------|-----------------|---------------------------------------------------------------------|-------|
| bLength         | 0                | 1               | Numeric expression specifying the size of this descriptor in bytes. | 5h    |
| bDescriptorType | 1                | 1               | BOS Descriptor Type (assigned by USB)                               | 0Fh   |
| wTotalLength    | 2                | 2               | Length of this descriptor and all of its sub descriptors.           | 10h   |
| bNumDeviceCaps  | 4                | 1               | The number of separate device capability descriptors in the BOS.    | 01h   |

**Table 174: BOS SS Device Capability Descriptor** 

| Part                    | Offset<br>(Byte) | Size<br>(Bytes) | Description                                                             | Value                    |
|-------------------------|------------------|-----------------|-------------------------------------------------------------------------|--------------------------|
| bLength                 | 0                | 1               | Numeric expression specifying the size of this descriptor in bytes.     | 0Ah                      |
| bDescriptorType         | 1                | 1               | Device Capability Descriptor Type (assigned by USB)                     | 0Fh                      |
| bDeviceCapabilityType   | 2                | 1               | Capability Type: SUPERSPEED_USB.                                        | 03h                      |
| bmAttributes            | 3                | 1               | Not LTM Capable.                                                        | 00h                      |
| wSpeedsSupported        | 4                | 2               | This device only supports operation at 5 Gbs.                           | 08h                      |
| bFunctionalitySupported | 6                | 1               | All functionality available only at 5Gbs.                               | 03h                      |
| bU1DevExitLat           | 7                | 1               | U1 Device Exit Latency. Worst case latency to transition from U1 to U0. | xHC<br>Vendor<br>Defined |
| wU2DevExitLat           | 8                | 2               | U2 Device Exit Latency. Worst case latency to transition from U2 to U0. | xHC<br>Vendor<br>Defined |

## 7.6.10.9 String Descriptors

Refer to the String Descriptor section (9.6.8) in the <u>USB3</u> spec.

Note: Only a single LANGID definition is supported by the DbC in String 0.

## 7.7 xHCl I/O Virtualization (xHCl-IOV) Capability

The xHCI-IOV Extended Capability Structure defines required parameters for managing xHC instances in a virtualized environment. The xHCI-IOV Extended Capability Structure is an optional normative capability defined for the xHCI. The registers defined by the xHCI-IOV capability complement those defined by the PCIe SR-IOV Extended Capability Structure. Both capability structures shall be defined if the xHC supports virtualization. Refer to section 8.2.1 for more information on the PCIe SR-IOV Extended Capability.

The xHCI-IOV Extended Capability Structure consists of two arrays of registers: the VF Interrupter Range and the VM Device Slot Assignment.

This capability is chained through the xHCI Extended Capabilities Pointer (xECP) field and resides in MMIO space.

An xHC implementation shall provide one **VF Interrupter Range Register** for each **Virtual Function** (VF) (as defined by the SR-IOV Extended Capabilities structure *TotalVF*s field). Each VF Interrupter Range Register defines **Interrupter Base Offset** and **Interrupter Count** fields. These fields allow the **Virtual Machine Manager** (VMM) to assign a specific subset of the available Interrupters to a VF. After hardware reset all VF Interrupter Range Registers = '0', i.e. no Interrupters are owned by VFs.

 31
 0

 Capability Header
 003-000h

 VF Interrupter Range Register 1
 007-004h

 ...

 WF Interrupter Range Register (NumVFs)
 0FF-0FCh

 RsvdP
 103-100h

 VF Device Slot Assignment Register 1
 107-104h

 ...

 VF Device Slot Assignment Register 255
 4FF-4FCh

Figure 119: xHCI-IOV Capability Structure

Note: No VF Interrupter Range Register 0 is defined. VM Interrupter Range Register 0 would logically reference **Physical Function 0** (PF0), however PF0 provides the pool from which all Interrupters are allocated.

Note: The xHCl limits the maximum number of VFs supported to 63, i.e. the SR-IOV Extended Capabilities structure *TotalVFs* field shall be <= 63 for xHCl implementations.

For example, Logically the PF0 Interrupter Base Offset and Interrupter Count are initialized to '0' and *MaxIntrs*, respectively. As Interrupters are allocated to VFs, the number of Interrupters available to PF0 are reduced accordingly. At any time, the number of Interrupters available to PF0 is equal to the *MaxIntrs* – SUM(Interrupter Count 1-1024).

Interrupter 0 shall not be assigned to a VF.

An xHC implementation shall provide MaxSlots **VF Device Slot Assignment Registers**. Each VF Device Slot Assignment Register defines a **Slot Emulated** and **Device Slot n VF** field. The *VM Device Slot Assignment Registers* shall be used by the VMM to assign a Device Slot to a VF. The *Device Slot n VF* field contains the VF ID of the PF or VF that owns the Device Slot. After hardware reset all Device Slots are assigned the Physical Function 0 (*Device Slot n VF* = 0). The *Slot Emulated* field identifies whether a Device Slot is being emulated by the VMM for a VM or direct-assigned to a VM. Refer to section 8.1.1 for more information on device emulation.



## **IMPLEMENTATION NOTE**

### **Page Size Management**

The page size selected by software affects the following registers:

- The RTOFF and DBOFF registers If virtualization is enabled, then the Capability/Operational, Runtime, and Doorbell registers are all required to reside on separate memory pages. The boundaries between them depend on the selected page size and affect the size of the required MMIO space. If virtualization is not supported, the register sets may be packed on a single page.
- PCI Configuration Space BAR0 register The page size may affect the size of the MMIO space declared by the BAR0 register.
- SR-IOV Page Size register The page size defined in the SR-IOV Page Size register shall be identical
  the page size defined in the Operational Page Size register.
- Operational Registers *Page Size* and *Supported Page Sizes* registers These registers are defined to provide the page size definition for non-PCI implementation xHCI implementations.

To ensure page size consistency, the following rules shall be followed:

- 1) If the xHC is a PCI implementation:
  - a. The xHCl PCl System Page Size and PCl Supported Page Sizes registers exist in the PCl Configuration Register space at offsets 64h and 68h, respectively. When the xHCl PCl System Page Size register is written:
    - i) BAR0 shall reflect a MMIO size of 4 times the value of the PCI System Page Size register.
       Note, the PCI System Page Size register shall be written prior to reading BAR0.
    - ii) The Operational Register Supported Page Sizes Register shall define a single supported page size which is equal to that defined in the PCI System Page Size register.
    - iii) The RTOFF register shall indicate a value of 1x the value of the PCI System Page Size register. And the PSZ value used by the RTOFF register shall reflect the value of the PCI System Page Size register.
    - iv) The *DBOFF* register shall indicate a value of 3x the value of the *PCI System Page Size* register. The PSZ value used by the *DBOFF* register shall reflect the value of the *PCI System Page Size* register.
  - a) If the SR-IOV Capability is defined, then:
    - The SR-IOV System Page Size register Register shall define a single supported page size which is equal to that defined in the PCI System Page Size register.
- 2) Else, a non-PCI xHC implementation shall:
  - a. The Operational *Supported Page Sizes* register shall define the page sizes supported by the xHC. When the xHCl *Page Size* register is written:
    - The PSZ value used by the RTOFF register shall reflect the value of the xHCl Page Size register.
    - The PSZ value used by the DBOFF register shall reflect the value of the xHCl Page Size register.

## 7.7.1 Capability Header

Offset: xECP + 00h

Default Value: Implementation Dependent

Attribute: RO Size: 32 bits

This register is an xHCl Extended Capability register. It includes a specific function section and a pointer to the next xHCl Extended Capability. This register is used by a VMM to configure and manage the xHC virtual functions.

Figure 120: xHCI-IOV Capability Header



Table 175: xHCl\_IOV Capability Header Field Definitions

| Bits  | Description                                                                                                                                                                                                    |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | <b>Capability ID – RO.</b> Refer to Table 138 for the value that identifies the capability as xHCl I/O Virtualization.                                                                                         |
| 15:8  | <b>Next Capability Pointer – RO.</b> This field indicates the location of the next capability with respect to the effective address of this capability. Refer to Table 137 for more information on this field. |
| 31:16 | RsvdP.                                                                                                                                                                                                         |

## 7.7.2 VF Interrupter Range Registers

Offset: xECP + (4 \* VF ID)

where: VF ID is 1, 2, 3, ... TotalVFs

Default Value: 0000 0000h

Attribute: RW Size: 32 bits

One VF Interrupter Range Register exists for each VF supported by the xHC. The number of VFs supported by an xHC implementation is defined by the *TotalVF*s field in the SR-IOV Extended Capability Structure. These registers are addressed by the VF ID. They are used by a VMM to assign physical Interrupters to VFs.

After hardware reset, all Interrupters are assigned to PF0. The VMM shall use the *Interrupter Count* and *Interrupter Offset* fields of this register to allocate the PF0 Interrupters to the associated VF.

Figure 121: VF Interrupter Range Register



#### For a particular VF:

The *Interrupter Count* field establishes the number of Interrupters that shall be mapped to the VF. The value of the *Interrupter Count* field shall be identical to the value of the *MaxIntrs* field in the emulated HCSPARAMS1 register presented by the VMM to a VM.

The *Interrupter Offset* field defines the physical to **virtual Interrupter mapping**. The value of the *Interrupter Offset* field shall be used by the xHC to map the PF0 Interrupter Registers *Interrupter Offset* to *Interrupter Offset + Interrupter Count – 1*, to VF Interrupters 0 to *Interrupter Count – 1*.

The xHC uses these register values to translate and filter VM references to the Interrupter Registers. For example, if the xHC supports 16 interrupters and 3 VFs. VF Interrupter Range registers 4-63 would be invalid. If the *Interrupter Count* fields for VF Interrupter Range Registers 1-3 were set to 4 and the *Interrupter Offset* fields were 4, 8, and 12, respectively. Then PF0 would own Interrupters 0-3, VF 1 Interrupters 4-7, VF 2 Interrupters 8-11, and VF 3 Interrupters 12-15. The VMM would be required to present *MaxIntrs* = 4 in the HCSPARAMS1 registers that it emulates to each VM.

Software uses these registers to manage the state and Interrupter resources of a VF. Software shall not modify the *Interrupter Count* and *Interrupter Offset* fields if *VFH* = '0'.

**Table 176: VM Interrupter Range Register Field Definitions** 

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:0   | Interrupter Offset (IRROFF) – RW. Default = '0'. This field specifies the zero-based, starting Interrupter ID of PF0 Interrupters allocated to the VF. Valid values set by software are '0' to <i>MaxIntrs</i> -1. A value of '0' "unmaps" the Interrupters from the VF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 19:10 | Interrupter Count (IRRCNT) – RW. Default = '0'. This field identifies the number of PF0 Interrupters allocated to the VF. Valid values set by software are '1' to MaxIntrs-1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 20    | <b>VF Run (VFR) – RW</b> . Default = '0'. '1' = Run. '0' = Stop. When set to '1', the Host Controller places endpoints associated with this VF on its Pipe Schedule. When this bit is cleared to '0', the xHC completes the current and any actively pipelined transactions on the USB associated with this VF, then removes all endpoints associated with this VF from its Pipe Schedule. The Host Controller shall halt VF endpoints within 16 microframes after software clears the <i>VFR</i> bit. The <i>VF Halted</i> bit indicates when the xHC has finished its pending pipelined transactions and has entered the stopped state for this VF. Software shall not write a '1' to this field unless the VF is in the Halted state (i.e. <i>VF Halted</i> is a '1'). Doing so will yield undefined results. |
| 21    | <b>VF Halted (VFH) – RO</b> . Default = '1'. This bit is a '0' whenever the <i>VF Run</i> bit is a '1'. The xHC sets this bit to '1' after it has stopped executing as a result of the <i>VF Run</i> bit being cleared to '0', either by software or by the xHC hardware (e.g. internal error).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 31:22 | RsvdP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Note: Interrupter 0 is always owned by PF0.

## 7.7.3 VF Device Slot Assignment Registers

Offset: xECP + (04h + (4 \* *TotalVFs*)) + (4 \* Slot ID))

where: Slot ID is 1, 2, 3, ... MaxSlots

Default Value: 0000 0000h

Attribute: RW Size: 32 bits

These registers are used by the VMM to assign a Doorbell Register (i.e. Device Slot) to a VF. All device slots are assigned to the PF0 (0) after reset.

Figure 122: VF Device Slot Assignment Register



**Table 177: VF Device Slot Assignment Register Field Definitions** 

| Bit  | Description                                                                                                                                                                                                                                                                                                                                                                   |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0  | <b>Device Slot VF ID (DSAVFID) – RW.</b> Default = '0' (all slots are assigned to PF0). This field specifies the ID of VM that the respective Device Slot is allocated. Valid values set by software are '0' to NumVFs (defined in the <u>SR-IOV</u> Capability). A value of '0' reassigns this Device Slot to PF0.                                                           |
| 6    | <b>Slot Emulated (DSASE) – RW.</b> Default = '0'. This field specifies if the Device Slot is emulated or direct-assigned. A value of '1' shall cause the host controller to generate a <i>Doorbell Event</i> to the PF0 Primary Event Ring when the doorbell is rung. A value of '0' shall cause the host controller to process the DB Target code when the doorbell is rung. |
| 31:7 | RsvdP.                                                                                                                                                                                                                                                                                                                                                                        |

Note: The USB Device Address for the slot shall be cleared to '0' by the xHC when this register is

Note: The VMM shall issue a *Slot Enable Command* to obtain an emulated (DSASE = '1') Device Slot to assign to a VF.

# 7.8 xHCI Local Memory Capability

An xHCI implementation may define this optional normative xHCI Extended Capability to provide RAM for debug port execution prior to initializing system memory.

Figure 123: xHCI Local Memory Capability



Table 178: Offset 00h - xHCl Local Memory Capability Field Definitions

| Bits  | Description                                                                                                                                                                                                    |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | Capability ID – RO. Refer to Table 138 for the value that identifies the capability as Local Memory Protocol.                                                                                                  |
| 15:8  | <b>Next Capability Pointer – RO.</b> This field indicates the location of the next capability with respect to the effective address of this capability. Refer to Table 137 for more information on this field. |
| 16    | Local Memory Enable (LME) - RW. Default = '0'. Setting this bit to a '1' enables the Local Memory Capability. Clearing this bit to a '0' disables the Local Memory Capability.                                 |
| 31:17 | RsvdZ.                                                                                                                                                                                                         |

Table 179: Offset 04h - xHCl Local Capability Field Definitions

| Bits | Description                                                                                                          |
|------|----------------------------------------------------------------------------------------------------------------------|
| 31:0 | <b>Size – RO.</b> This field identifies the size of the Local Memory space exposed by this capability in 1KB blocks. |

Table 180: Offset 08h - xHCl Local Capability Field Definitions

| Bits               | Description                                                                                                                                                  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Size*256)<br>31:0 | <b>Local Memory – RW.</b> This field is a byte addressable array of read/write memory locations that is exposed by the <i>xHCl Local Memory Capability</i> . |

Note: The xHCl Debug Capability requires that the data structures necessary to manage it (Debug Capability Data Structure, Transfer Rings, Event Ring, etc.) are set up in read/write memory. This is problematic if attempting to debug the code that initializes the system memory controller, and system memory is not available. This capability allows the xHC to temporarily map a portion of its internal SRAM in to MMIO space for use by the debugger prior to system memory being available.

# 8 Virtualization

Virtualization allows multiple **Operating System Instances** (OSI) to concurrently run within a platform. The default interface (i.e. virtualization is disabled) presented by the xHC to the host system is a single **Physical Function** (PF or PF0) or eXtensible Host Controller Interface (e.g. Figure 3). When the xHC virtualization capabilities are turned on, multiple **Virtual Functions** (VF) are enabled. To minimize hardware requirements, the physical interface presented by an xHC VF is a subset of that presented by the PF and the virtualization software shall emulate portions of the VF interface to fill the gaps.

Only the PF shall present xHC virtualization capabilities, i.e. SR-IOV and xHCI-IOV Capability Structures. All VFs appear as non-virtualization capable xHC instances.

Note that the xHC virtualization capabilities discussed in this document rely heavily on the virtualization concepts and mechanisms defined in the PCIe Single Root – I/O Virtualization (SR-IOV) specification.

This specification assumes three principal classes of software are supported under the virtual machine architecture:

- Virtual Machine Manager (VMM): The VMM acts as a host and has full control of the processor(s) and other platform hardware. The VMM presents guest software (refer to the Virtual Machine (VM) description below) with an abstraction of a virtual processor and allows it to execute directly on a logical processor. There is only one instance of a VMM in a virtualized environment, and it is able to retain selective control of platform resources: processor resources, physical memory, interrupt management, I/O, etc. A VMM may own a physical resource and provide services to share that resource across multiple VMs. Or it may *Direct-Assign* a physical resource exclusively to a VM.
- Virtual Machine (VM): Each Virtual Machine (VM) is a guest software environment that supports a stack consisting of operating system (OS) and application software. Each VM operates independently of other VMs and uses the same interface to processor(s), memory, storage, graphics, and I/O provided by a physical platform. The VM software stack (or OSI) may act as if it were running on a platform with no VMM. Software executing in a VM shall operate with reduced privilege so that the VMM can retain control of platform resources.
- Hypervisor: The hypervisor is a transport mechanism, which provides a communication path between VMs and the VMM. Features of the hypervisor allow it to trap VM requests for platform resources and forward those requests to the VMM.

Some virtualization environments combine the VMM and Hypervisor functionality into a single entity.

To reduce hardware requirements, the xHC architecture depends on the VMM to emulate the PCI Configuration Space, the xHCl Capability and Operational Registers, and several other features of a Virtual Function (VF).

To minimize the hardware requirements associated with a VF the xHCl architecture partitions its registers in to "low touch" and "high touch". Low touch registers are referenced infrequently, i.e. only at initialization time or when a USB device is enumerated. High touch registers are referenced regularly during the normal operation of the xHC.

Low touch registers can be trapped and emulated by the VMM because the performance impact of VMM intervention is minimal. The xHCl Capability Registers and Operational Registers are considered to be Low Touch registers. The Capability Registers are generally only referenced at initialization time, and the Operational Registers are referenced infrequently during runtime, i.e. during initialization or when a USB device is attached or detached.

The high touch registers are the Interrupt and Event Ring management registers, and the Doorbell registers. The Interrupt and Event Ring registers reside in the *Runtime Register Space*. The Runtime and Doorbell Registers are physically presented by the xHC to each VF.

The xHCl is designed such that the interface presented by a combination of xHC hardware and VMM hardware emulation to a VM may be indistinguishable from the interface that the VM would see though the PF if it exclusively owned the xHC. This is accomplished through VMM emulation of the Capability and Operation registers, and xHC hardware support for filtering VF access to the physical Doorbell and Runtime register sets. The result allows a VMM to handle the emulation of the xHCl registers associated with device enumeration and other non-time critical xHCl operations, and the xHC to present hardware registers to a VM for the time critical USB device control and data transfer management.

The xHCl defines independent base addresses in MMIO space for the Runtime and Doorbell Registers so that they can be positioned on page boundaries to allow easy mapping to a VM.

Additionally, the xHCl supports the ability for the VMM to emulate a USB device to a VM. In cases were the resources of single USB device needs to be shared across multiple VMs, the VMM may own the physical device and emulate the operation of that device to multiple VMs. For example, the VMM would own the Device Slot assigned to a USB keyboard, and create emulated versions of that keyboard for each of the VM. The VMM will manage switching the keystroke stream to the VM that currently has user focus. The USB device emulation support of the xHCl also allows the VMM to emulate external USB hubs to VMs, the importance of which will be discussed below.

# 8.1 Operation

For the VMM to provide xHCl functionality to a VM, it shall present an xHC VF in the VM's address space. To enable the xHC virtualization capabilities the VMM shall perform the following basic steps:

- Create the VFs by enabling and configuring the PCle Single Root IO Virtualization (<u>SR-IOV</u>)
  capability.
- Assign xHC resources to a VF (Interrupters and Device Slots) by enabling and configuring the xHCI IO Virtualization (xHCI-IOV) capability.
- Allocate PCI Configuration Space and Memory Mapped I/O (MMIO) Space in the VMs address space for the VF.
- Establish Hypervisor traps for VM references to the emulated VF registers.

These steps allow the combination of xHC hardware and VMM register-level emulation to present a fully functional xHC to a VM, without requiring hardware support for every feature of a VF. They also allow the VMM to act as an intermediary, managing the shared xHC resources across many VMs.

# 8.1.1 Resource Assignment

To minimize VMM overhead, Device Slots and Interrupters may be "direct-assigned" to Virtual Functions.

The VMM shall always own PF0. And only PF0 shall present the SR-IOV and xHCI-IOV Extended Capabilities Structures.

### **8.1.1.1 MMIO Space**

The PCI Configuration space *BAR0* and *BAR1* fields contain a 64 bit address that points to the base of the xHC PF0 MMIO space. This pointer will be referred to as **PBAR0**.

The SR-IOV VF Enable field shall be set to '1' to enable xHC virtualization support.

The SR-IOV TotalVFs field identifies the maximum number of VFs that can be associated with the PF.

The SR-IOV *NumVFs* field identifies the number of VFs that shall be visible in the MMIO space after both *NumVFs* is set to a valid value and *VF Enable* is set to '1'. Valid values for *NumVFs* are 1 to *TotalVFs*, SR-IOV *VF BAR0* and *VF BAR1* fields contain a 64 bit address that points to the base of the xHC VF MMIO space. This pointer will be referred to as *VFBAR0*. These fields behave as normal PCI BARs, as described in the <u>PCI</u> specification section 6.2.5. They can be sized by writing all 1's and reading back the contents of the BARs as described in the <u>PCI</u> Specification, complying with the low order bits that define the BAR type

fields. The size decoded by VFBAR0 is referred to as **VFBAR0.Size**. The amount of address space decoded by VFBAR0 shall be an integral multiple of SR-IOV System Page Size field. **VFBAR0** determines the alignment requirement and size (VFBAR0.Size) for a <u>single</u> VF. The total MMIO space consumed by the xHC is VFBAR0.Size \* NumVFs. The MMIO space associated with each VF begins on a page boundary as defined by the System Page Size field of the <u>SR-IOV</u> Extended Capability structure.

i.e. if *VFBAR0.size* = 16KB and NumVFs = 4, then the MMIO space allocated to all VFs is 64KB (16K \* 4) bytes.

### PF0 MMIO Register locations:

- Capability Registers reside at PBAR0.
- Operational Registers reside at PBAR0 + CAPLENGTH.
- Runtime Registers reside at PBAR0 + RTSOFF.
- Doorbell Register Array resides at PBAR0 + DBOFF.

#### VF n MMIO Register locations, where n = 1 to NumVFs:

- Capability Registers reside at VFBAR0 + (VFBAR0.Size \* (n-1)).
- Operational Registers reside at VFBAR0 + (VFBAR0.Size \* (n-1)) + CAPLENGTH.
- Runtime Registers reside at VFBAR0 + (VFBAR0.Size \* (n-1)) + RTSOFF.
- Doorbell Register Array resides at VFBAR0 + (VFBAR0.Size \* (n-1)) + DBOFF.



Figure 124: VF MMIO Space

Figure 124 illustrates an xHC implementation that supports two VFs. Note that the MMIO address space allocated for VFs is a contiguous array. Each VFBAR0. Size space may also be referred to as an "aperture".

Note: The SR-IOV VF MSE field shall be set to '1' for the xHC to respond to VF MMIO memory space accesses.

### 8.1.1.2 Device Slots

The VF Device Slot Assignment Registers allow the VMM to map specified Doorbell Registers out of its (PF0) Doorbell Array and into a VFs Doorbell Array.

Virtualization is not enabled (default Doorbell Register addressing):

```
n = Slot ID, valid values = 1 to MaxSlots
```

Address of Doorbell n = PBAR0 + DBOFF + (n \* 4)

If Virtualization is enabled:

x = VF Device Slot Assignment Register: Device Slot VF ID, valid values = 0 to NumVFs

n = VF Device Slot Assignment Register index, valid values = 1 to MaxSlots

If x = 0:

Address of Doorbell n = PBAR0 + DBOFF + (n \* 4)

If x > 0:

Address of Doorbell n = VFBAR0 + (VFBAR0.Size \* (x-1)) + DBOFF + (n \* 4)

Note: All Doorbell addresses are physical addresses.

When a Device Slot n is remapped from PF0 MMIO space to a VF's MMIO space, the associated Doorbell Register shall be inaccessible by the VMM through the PF0 Doorbell Array. Device Slot n shall be accessible to the VM through the Doorbell Register n of the VF assigned to the VM.

### 8.1.1.3 Interrupters

The VF Interrupter Range Registers (section 7.7.2) allow the VMM to map specified Interrupters out of its (PF0) Runtime Register space and into a VFs Runtime Register space. The Primary Interrupter Register Set (0) is always assigned to PF0. Only secondary Interrupter Register Sets (1 to MaxIntrs-1) may be assigned to a VF. Assignment of an Interrupter Register Set to a VF is exclusive.

Virtualization is not enabled (default Interrupter Register Set addressing):

n = Physical Interrupter Register Set ID (0 to MaxIntrs-1)

Interrupter Register Set n shall be located at physical address:

PBAR0 + RTSOFF + (n \* 32), where 32 is the size of the Interrupter Register Set.

If Virtualization is enabled:

IRROFF = VF Device Interrupter Range Register:Interrupter Offset, valid values = 1 to MaxIntrs-1

IRRCNT = VF Device Interrupter Range Register:Interrupter Count, valid values = 1 to MaxIntrs-1

IRRINDX = VF Device Interrupter Range Register index, valid values = 0 to TotalVFs

n<sub>p</sub> = Physical Interrupter Register Set ID, valid values = 0 to *MaxIntrs* 

n<sub>v</sub> = VM Interrupter Register Set ID, valid values = 0 to IRRCNT-1

Interrupter Register Set n<sub>p</sub> + IRROFF shall be located at physical address:

VFBAR0 + (VFBAR0.Size \* (IRRINDX -1)) + RTSOFF + (n<sub>v</sub> \* 32)

The sum of IRRCNT values for all *VF Device Interrupter Range Registers* shall not exceed *MaxIntrs* - 1.

Note: Interrupter Register Sets are mapped exclusively. i.e. If virtualization is enabled and Interrupter Register Set n<sub>p</sub> is remapped via a *VF Interrupter Range Register*, then Interrupter Register Set n<sub>p</sub> is no longer accessible at PBAR0 + RTSOFF + (n<sub>p</sub> \* 32).

Note: The Event Ring of physical Interrupter Register Set 0 shall receive all non-Transfer Events generated by the xHC. And until reassigned by the VMM or a VM, the Event Ring of physical Interrupter Register Set 0 shall also receive all Transfer Events generated by the xHC.

Note: A minimum of one Interrupter Register Set shall be implemented per supported VF. System software is responsible for mapping the Interrupter Register Sets to VFs when VFs are enabled.

Note: Only secondary Interrupter Register Sets may be assigned to VFs, therefore only Transfer Events may be redirected to an Interrupter owned by a VF, including its Interrupter Register Set 0. All other Event types presented on the VFs' ("Primary") Interrupter Register Set 0 Event Ring are generated by the VMM through Force Event Commands.

Note: All Events generated by a Force Event Command are automatically directed to Interrupter Register Set 0 Event Ring of the VF specified in the Force Event Command. e.g. if the *Interrupter Offset* field for *VF Interrupter Range Register 1* = 4, then the Event Ring of Interrupter 4 shall receive the Event TRBs pointed to by all Force Event Commands targeted at VF 1.

If more than one Interrupter Register Set is available to a VF, a VM can direct the Transfer Events of selected device slots to the alternate Interrupters (1-n), using the *Interrupter Target* field in Transfer TRBs.

The xHC shall translate the *Interrupter Target* field of TRBs associated with Device Slots owned by a VF with the following formula:

Physical Interrupter Register Set index = VF Interrupter Target + IRROFF

### 8.1.2 Device Enumeration and Handoff

The enumeration of a USB device in virtualized environment is a four step process: The VMM, 1) enumerates a device when it detects an attach event, 2) determines the VM that the device will be assigned to, 3) emulates an attach event of the same device to the VM, and 4) the VM enumerates the device following the steps described in section 4.3.

By default, all Device Slots are assigned to PF0, hence they are all owned by the VMM. Since the VMM owns PF0, it also has access to the physical Root Hub ports of the xHC. When a device is attached on a Root Hub Port, the VMM also follows the steps described in section 4.3, up to the point of configuring the device. The VMM only needs to retrieve enough information from a USB device to determine how it should be managed. That is, whether the device is to be owed by the VMM and emulated to VMs, direct-assigned to a VM, or simply owned and used by the VMM itself.

In the latter case, the VMM will configure the device and manage it like any other USB device in a non-virtualized environment.

In the direct-assigned case the VMM, which is emulating the PORTSC registers and Command Ring of the VM, shall emulate an attach event for the device to the VM, then map the Device Slot that it used to enumerate the device to the VF owned by the VM.

If the device is to be emulated to VMs, then the VMM should load a "master" driver that is capable of sharing the resources of the device across multiple VMs, and for each VF that the device will be shared with, emulate an attach event for the device to the VM, establish an emulated Device Slot, and map that slot to the VF owned by the respective VM. Subsequent work items generated by VFs will be processed by VMM's master driver for the device and forwarded to the physical USB device owned by the VMM.

Note: Undefined behavior may occur if the VMM does not ensure that no more than one VM has a USB device in the Default state.

### 8.1.2.1 Root Hub Attach Emulation

The device enumeration process of non-virtualized environments is described in section 4.3. Much of that process also applies in virtualized environments. The VMM owns the physical Root Hub so when a device is attached; it is the entity that receives the notification. When a device is attached the VMM should decide which VM to allocate it to. The device allocation policies are outside the scope of this specification, however the VMM will be required to retrieve the Device Descriptor and possibly Configuration Descriptors from the device to determine the target VM. The VMM hub driver will follow the steps described in section 4.3 up to but not including, configuring the device (step 8).

Once the target VM has been identified, the following steps should be performed to pass the device to the VM:

- 1) The VMM generates a *Port Status Change Event* to the VM.
  - a. Issue a *Force Event Command* on its Command Ring. The *Force Event Command* points to a Port Status Change Event TRB, and identifies the VM whose Event Ring will receive the TRB.
- 2) Upon reception of the *Port Status Change Event* TRB, the VM will begin initiating the steps described in section 4.3. The first step requires the VM to reset the device.
  - a. Reset a USB2 device by setting the *Port Reset* (PR) bit to '1' in the PORTSC register that was indicated by the *Port Status Change Event*. Not necessary for USB3 devices because they are implicitly reset.
- 3) The VMM traps the VM's reference to its PORTSC register.

- a. When the VMM detects the PR bit set in the VM reference to the emulated PORTSC register it will assert the PR bit in the physical PORTSC register. Note that the VMM may filter VM references to physical PORTSC registers, e.g. in a case where the VM is attempting to reset a Root Hub Port attached to a hub, as some of the devices attached to that hub are owned by other VMs.
- 4) After the appropriate timeout the VM will obtain a Device Slot for the "newly" attached device.
  - a. It does this by placing an *Enable Slot Command* on its Command Ring, and writing the Host Controller (VM Device Slot 0) *Doorbell* register with a *DB Target* code of *Host Controller Command*.
- 5) The VM reference to the Doorbell register generates a *Doorbell Event* to the VMM.
  - a. The VMM parses the Doorbell Event and determines that the Command Ring has been modified.
  - b. The VMM retrieves the Command TRB from the VM's Command Ring, updating the VM Command TRB Status field and advancing the Ring Indices appropriately.
- 6) The VMM examines the retrieved Command TRB, decoding the *Enable Slot Command*, and processes it for the VM.
  - a. The VMM uses the appropriate *VM Slot Assignment Register* to map the Device Slot that it used to enumerate the device to the VF owned by the VM.
  - b. Releases any data structures that it was using to manage the device.
  - c. Generates a Command Completion Event to the VM by issuing a Force Event Command. The Force Event Command points to a Command Completion Event TRB. The Command Response field of the Command Completion TRB will include the ID of the Device Slot that the VMM had assigned to the VM.
- 7) Upon reception of the *Command Completion Event*, the VM will proceed to initialize its Device Context data structures, Device Context Base Address Array, etc., finally issuing an *Address Device Command* to enable the control endpoint of the device.
- 8) When the VMM examines VM's Command Ring it finds the *Address Device Command* and processes it for the VM. The *Address Device Command* informs the xHC that the Device Context data structures associated with the Device Slot have changed.
  - a. The VMM forwards the *Address Device Command* to the xHC by placing the identical command on the PF0 Command Ring.
  - b. Then returns the PF0 Command Completion Event to the VM using a Force Event Command.
- 9) After receiving the *Command Completion Event*, the VM will then issue several requests directly to the device's control endpoint, reading Device and Configuration Descriptors to determine the configuration that it wants to select.
- 10) When a decision has been made, the VM shall issue a *Configure Endpoint Command* to enable the endpoints defined by the target configuration.
- 11) Again, the VMM which is trapping VM Command Ring operations simply forwards the *Configure Endpoint Command* to the xHC on the PF0 Command Ring and returns the returned *Command Completion Event* to the VM using a *Force Event Command*. This operation also informs the xHC that the Endpoint Context data structures associated with the Device Slot have changed.

From this point on, unless the device is detached or the VM attempts to power manage or reconfigure the device, the VMM is not involved. The direct-assignment feature of the xHCI allows the VM to communicate directly with the xHC hardware interface and the device.

### 8.1.2.2 External Hub Attach Emulation

All external hubs shall be owned and managed by the VMM, which enables the VMM to manage the overall USB bus topology.

A VMM implementation may choose whether or not it exposes external hubs to a VM. For instance, a VMM could present a "flat" topology to a VM, where a VM never sees an attach event for a hub and the number of Root Hub Ports that the VMM declares for the emulated xHC instance is equal to the *Number of Device Slots* (i.e. MaxSlots = MaxPorts). In this case the VM will power manage a device by manipulating the PORTSC registers. The VMM would have to translate the VM PORTSC register references into Root Hub or external hub port registers. Note that a VMM shall provide "flattened" devices with a means of asserting the correct values for their Slot Context *Route String, MTT, TT Port Number,* and *TT Hub Slot ID* fields (e.g. reflect the physical topology). This mechanism is outside the scope of this specification. The advantage of this approach is that Device Slots are not consumed by emulating external hubs to VMs.

If the VMM does present external hubs to a VM, then the physical hub shall be assigned to the VMM and the VMM shall present an emulated instance of the hub to VMs. As described above, when a device is attached the VMM shall evaluate it and selectively assign it to a VM, however in this case the VMM will emulate an attach event on the VM's emulated external hub instance, rather than generating a Port Status Change Event on the VMs Event Ring.

The VMM uses an additional feature of the xHCl to emulate external hubs to VMs. An external hub is enumerated to a VM by the VMM the same way that any other USB device is (as described above). To emulate a hub (or device) to a VM, the VMM utilizes the *Doorbell Event TRB*. To enable Doorbell Events the VMM shall set the *Slot Emulated* (SE) flag in the *VM Slot Assignment Register* when it assigned the Device Slot to the VM. If the *Slot Emulated* flag is '1', the xHC shall not process the DB Target field when the VM rings the doorbell associated with an emulated slot, but shall generate a Doorbell Event to Event Ring 0, which is owned by the VMM. The *Slot ID*, *VM ID*, and *DB Reason* fields of the Doorbell Event TRB will indicate the source VM and value of the DB Target written to the Doorbell register.

The VMM shall manage all Transfer Rings associated with an emulated device, retrieving information from them when the doorbell is rung, and emulating their operation. The VMM shall use the *Force Event Command* to generate *Transfer Events* to the VM. The device interface presented to a VM by the xHC/VMM emulation shall be indistinguishable from the interface presented by the xHC for the equivalent direct-assigned device.

Note, that to eliminate VMM involvement for direct-assigned devices, all Event Rings are managed by xHC hardware. Transfer Events for direct-assigned and emulated Device Slots are placed on an Event Ring. To ensure Event Ring consistency, the xHCl provides the *Force Event Command* for a VMM to insert a *Transfer Event* generated for an emulated slot on the same Event Ring that is used by the xHC hardware for Transfer Events generated by direct-assigned slots.

The VMM is also responsible for hiding a USB device assigned to one VM from another. Consider a case where Device A is attached to Port 1 of a physical hub and Device B is attached to Port 2 of the same hub, however the devices are assigned to VMs A and B, respectively. Figure 124 illustrates the views of the USB topology seen by the VMM and each of the VMs. Each VM sees an emulated instance of the physical hub. But the VMM will have generated an attach event for Device A on Port 1 to VM A, and an attach event for Device B on Port 2 to VM B. As far as VM A is concerned, Port 2 of its emulated hub has no device attached, and VM B thinks that Port 1 has no device attached. The Devices themselves are direct-assigned to the respective VMs.

VMM VM A VM B

Physical Hub
P1 P2

Device A Device B Device A Device B

Figure 125: Emulated Hub Device Attachment Example

If VM B decides to place the Device B into suspend mode, it will generate the appropriate requests to its emulated hub. Since as far as VM B is concerned there are no other devices attached to the hub, it will attempt to propagate the power state up the topology by placing the hub in suspend mode as well. The VMM shall filter these requests to ensure that Device A remains operational for VM A. Since the VMM owns the physical external hub, it determines whether the hub will be placed in the suspend state or not. The VMM can fake a response back to VM B for the emulated hub, allowing the VM to think that it has placed the emulated hub in the suspend state.

# 8.2 SR-IOV Extended Capability

This section defines how the PCIe Single Root–I/O Virtualization (<u>SR-IOV</u>) capability is interpreted in an xHC implementation.

The SR-IOV capability structure is used to discover and configure a Physical Function's (PF) virtualization capabilities. These virtualization capabilities include the number of Virtual Functions (VF) the PCIe Device will associate with a PF and the type of BAR mechanism supported by those VFs.

When VFs are enabled, the PF MMIO space pointed to by a BAR is replicated for each VF. The replication of the PF MMIO space is in the form of an array of **MMIO Apertures**. The base of the VF Aperture array is pointed to by a VF BAR in the SR-IOV capability. The size of an MMIO Aperture is defined by the standard BAR sizing mechanism. The number of MMIO Apertures is defined by the *NumVFs* field in the SR-IOV capability structure. The **Aperture ID** is the index of a specific MMIO Aperture in the array. Valid *Aperture ID* values are 1 to *NumVFs*.

The VMM emulates a PF-like Configuration Space to each VM. The <u>SR-IOV</u> specification defines the mapping between the PCI defined *Configuration Space Header* and the <u>SR-IOV</u> defined *PF/VF Configuration Space Headers* (<u>SR-IOV</u> spec, section 3.4). The <u>SR-IOV</u> specification requires that a subset of the fields in the PFs Configuration Space Header be replicated in the VF Configuration Space Headers by xHC hardware. The xHCI VF Configuration Space is used by the VMM to manage VFs and not accessed by VMs. Refer to the <u>SR-IOV</u> specification for details.



Figure 126: xHCl BAR Space Example

Figure 126 illustrates the VF MMIO Aperture configuration for the xHC. To minimize the hardware requirements for virtualization, many of the xHC MMIO registers are emulated by the VMM. The SR-IOV and xHCI-IOV Extended Capability structures (blue bordered) exists only for PF0. The SR-IOV capability defines the starting memory space address of VF1 MMIO Aperture. The xHCI-IOV Extended Capability defines the xHC registers needed to manage the individual Virtual Functions. The (orange bordered) xHCI Capability Registers, Operational Registers, and Extended Capabilities presented by a VF are emulated by the VMM. The (green bordered) xHCI Extended Runtime Registers and Doorbell arrays are physical registers presented by a VF. The (orange bordered) PCI Configuration Space as seen by the VMs is emulated by the VMM.

The physical VF register spaces (Operational, Runtime, etc.) reside on *System Page Size* boundaries. The details of their mapping are described below.

### 8.2.1 SR-IOV Extended Capability Structure

The xHC PF and each VF requires a unique **Requester Identifier** (RID) to distinguish its respective DMA activity. The **First VF Offset** and **VF Stride** fields in the SR-IOV Capability Structure shall define the xHC RID to PF0/VFn assignment. Refer to the <u>SR-IOV</u> spec for the definition and use of RIDs and all other SR-IOV Capability Structure fields.

xHCl support for *VF Migration* is outside the scope of this specification, and left to definition by specific implementations.

Note: The PCI Express Capability Structure is required by the SR-IOV capability.

### 8.2.2 xHCI-IOV Extended Capability Structure

The xHCI-IOV Extended Capability Structure defines required parameters for managing xHC instances in a virtualized environment. The xHCI-IOV Extended Capability Structure is an optional normative capability defined for the xHCI. Refer to section 7.7 for detailed information on the xHCI-IOV Extended Capability Structure.

### 8.3 Doorbell Registers and Virtualization

This section describes how an xHC implementation shall interpret Doorbell Register References when virtualization is enabled. The VM Device Slot Assignment Register *Device Slot VF ID* field allows a Device Slot to be assigned to a VF. If a Device Slot is assigned to a VF, then the *Slot Emulated* flag determines whether the xHC interprets references to a Device Slot's Doorbell Register as direct-assigned or emulated.

A **Valid VF Doorbell Register Reference** is defined as a *Doorbell Register* reference through an *MMIO Aperture*, where the *Aperture ID* is equal to the value of the *Device Slot VF ID* field for the referenced Device Slot (n).

The xHC shall respond to Valid VF Doorbell Register References through MMIO Apertures.

The xHC shall not respond to *Doorbell Register* references through MMIO Apertures, if the value of a VM Device Slot Assignment Register *Device Slot VF ID* field is equal to '0' or if the value is greater than *NumVFs*.

The *Doorbell Register* of any Device Slot <u>not</u> assigned to a VF by the VM Device Slot Assignment Register *Device Slot VF ID* field, shall be accessible by through the PF0 Doorbell Array.

### 8.3.1 Direct-Assigned Device Slot

System software rings the Doorbell Register of a Device Slot to indicate to the xHC that it has changed the slot's Device Context or the added work items to a Transfer Ring.

If for a *Valid VF Doorbell Register Reference* the *Slot Emulated* flag equals '0', then the xHC shall process the Doorbell Register reference normally. i.e. process the Doorbell Register *DB Target* field.

### 8.3.2 Emulated Device Slot

If for a *Valid VF Doorbell Register Reference* the *Slot Emulated* flag equals '1', then the xHC shall not process the Doorbell Register *DB Target* field, but capture the value of the field and pass it to the VMM through Event Ring 0 in the *DB Reason* field of a *Doorbell Event*.

# 8.4 Interrupter Mapping

If virtualization is supported, then the following requirements shall be met:

- The Max Interrupters (MaxIntrs) field shall be equal to or greater than TotalVFs + 1.
- The VM Interrupter Range Registers shall be implemented.

A minimum of one Interrupter shall be assigned to each VF. The VMM may allocate remaining Interrupters to VFs as desired by presenting the appropriate values in the Interrupter Range Registers, and the emulated Structural Parameters 2 (HCSPARAMS2) register *MaxIntrs* field and the Capability Parameters (HCCPARAMS) register Interrupter Mapping Capability flag.

If Interrupter Mapping is provided to a VF, the VMM shall emulate the **Interrupter Mapping Enable** bit in the Configure (CONFIG) register (section 5.4.7) to enable or disable it. If Interrupter Mapping is disabled for VF, the VMM shall set the *Interrupter Count* field to '1'. If the *Interrupter Count* field is set to '1', the xHC

shall ignore the Transfer TRB *Interrupter Target* field and all Transfer Events for the VF are targeted at the Interrupter identified by the *Interrupter Offset* field.

Refer to section 6.4.1 for more information on the *Interrupter Target* field.

Interrupter Mapping may be used to facilitate distribution of interrupts across cores in a multi-core platform.

# 8.5 Register Space Emulation

The VMM traps and emulates all xHCl Capability and Operational registers for all VFs.

The VF Run (VFR) and VF Halted (VFH) bits in the VM Interrupter Range Register provide the VMM with ability to manage the state of each VF. These bits provide for a VF, what the Run/Stop (R/S) and HCHalted (HCH) bits provide for the xHC as a whole. When the VMM detects a VM manipulating the Run/Stop (R/S) bit in their emulated USBCMD register, it shall reflect that state in the VFR bit for the respective VF.

The VMM shall monitor the associated *VFH* bit and reflect its status in *HCHalted* (HCH) bit of the emulated USBSTS register.

# Appendix A - xHCI PCI Power Management Interface

An advanced power management capabilities interface compliant with PCI Bus Power Management Interface Specification (PCI PM) is incorporated into the xHCI. This interface allows the xHCI to be placed in various power management states offering a variety of power savings for a host system.

Table 181 highlights the xHCl support for power management states and features supported for each of the power management states. An xHC implementation may internally gate-off USB clocks and suspend the USB transceivers (low power consumption mode) to provide these power savings. The methods utilized by each xHC vendor to achieve the required behavior, is implementation specific. The xHC will assert PME# and retain chip context in accordance with the rules defined in the <u>PCI PM</u> Specification and this specification.

The controller software driver shall place all enabled downstream USB ports of the xHC in the USB suspended state before exiting the D0 state. This is to ensure all downstream devices are in an inactive, low-power mode.

| PCI Power<br>Management<br>State | State Required/<br>Optional by<br>Spec | Comments                                                                                                                                                                                               |
|----------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0                               | Required                               | Fully awake backwards compatible state. All logic in full power mode.                                                                                                                                  |
| D1                               | Optional                               | USB Sleep state with xHC bus master capabilities disabled. All USB ports in suspended state. All logic in low latency power savings mode because of low latency returning to D0 state.                 |
| D2                               | Optional                               | USB Sleep state with xHC bus master capabilities disabled. All USB ports in suspended state.                                                                                                           |
| D3hot                            | Required                               | Deep USB Sleep state with xHC bus master capabilities disabled. All USB ports in suspended state.                                                                                                      |
| D3cold                           | Required                               | Fully asleep backwards compatible state. All downstream devices are either suspended or disconnected based on the implementation's capability to supply downstream port power within the power budget. |

**Table 181: xHCI Support for Power Management States** 

# A.1 PCI Power Management Register Interface

xHC implementations follow the PCI Power Management register interface specified in the PCI PM Specification. Specific requirements and clarifications for xHCI implementations are:

- The host controller should be capable of asserting PME# when in any supported device state. However, if the host controller supports systems in which the PME# assertion from D3cold is not possible (i.e. insufficient or non-existent Auxiliary power), then the "PME\_Support" bit for D3cold (bit 15 of the PMC Register) shall be modifiable. Motherboard-down devices may use a software (BIOS) scheme for modifying the value reported in this read-only bit, while other devices may use a pin-strapping to determine the value that is reported.
- The Aux\_Current or Data Register value reported by the xHC should represent the maximum current that the host controller device will consume. It shall not include power consumed by devices connected to the downstream USB ports. Note that if the host controller has been configured to not generate

PME# from D3cold, then the Aux\_Current field or Data Register (D3 Power Consumed, D3 Power Dissipated) shall report "000".

All other registers and field should follow the PCI PM specification.

### A.1.1 Power State Transitions

The xHC enters the D0 power state from the D3cold power state when Vcc is applied and a hardware or software reset occurs. A software reset shall not affect the PCI power management registers. The hardware reset may be either a PCI reset input or an optional power-on reset input.

Power management software transitions the xHC through D0, D1, D2, and D3hot power states via xHC-owned PCI Power Management register accesses. Additional power management policy may be implemented to switch or continuously apply an auxiliary power supply, Vaux, to the xHC when Vcc is removed. While in this power state, referred to as D3cold, the xHC exhibits identical behavior as the D3hot power state (except that configuration space accesses are not supported) and no additional xHC hardware is required to distinguish between the D3hot and D3cold states.

Per the PCI PM specification, the xHC function asserts an internal reset during the D3hot to D0 transition. The host controller shall retain all relevant wake context when transitioning from D3hot to D0 in order for system software to process a wake request. In PCI configuration space, this means that the PMCSR.PME\_Status and PMCSR.PME\_En bits shall be maintained. Additionally, the PMC.PME\_Support(D3cold) bit shall be maintained.

Additionally, the xHC shall retain function-specific context that meets any of the following criteria:

- 1) BIOS-configured registers that are programmed during system initialization
- 2) Context needed to avoid USB re-enumeration
- 3) Context needed for properly generating wake events
- 4) Status bits for software to determine the source of a wake event

Specifically, the following xHC registers shall not be reset during the D3hot to D0 transition and shall be maintained in the Auxiliary power well (refer to section A.1.2):

- USB Legacy Support Registers
- · Port Status and Control Registers

Note that all of the registers described above are only reset upon initial Aux power-up or software reset. Software should specifically clear any of these bits during subsequent initialization sequences, if desired. The memory-space bits may also be cleared using the *Host Controller Reset* (HCRST) mechanism in the USB Command Register.

### A.1.2 Power State Definitions

This section defines the xHC behavior per power state when programmed using *PMCSR.PowerState*. Power management software may use alternate register mechanisms to place the xHC in similar states. The xHC shall support the D0, D3hot, and D3cold power states and is recommended that the D1, D2 power states are also supported.

Any wakeup events as specified in Table 182 will set *PMCSR.PME\_Status* when the xHC is programmed with *PMCSR.Power\_State* set to D0, and a PCI PME# wake-up shall be signaled if enabled via *PMCSR.PME\_En*. It is possible for one interrupt event, which is also a wakeup event to cause the xHC, to signal both a PCI interrupt and a PME# to the host. Power management software shall either be designed to handle this condition or to mask the PME# signal when the xHC is in D0.

Software shall place each downstream USB port with power enabled into the Suspend or Disabled state before it attempts to move the xHC out of the D0 power state.

All xHC contexts are retained in all power states except D3cold. For D3cold, the same context that is described in the previous section relative to the D3hot-to-D0 internal reset shall be retained.

The functional and wake-up characteristics for the xHC power states are summarized in Table 182.

**Table 182: xHCI Power State Summary** 

| Power<br>State | Functional Characteristics                                                                                                                             | Wake-up Characteristics<br>(Associated Enables shall be Set)                                              |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| D0             | Fully functional xHC device state. Unmasked interrupts are fully functional.                                                                           | Resume Detected on suspended port. Connect or Disconnect detected on port. Over Current detected on port. |
| D1             | xHC shall preserve PCI configuration. xHC shall preserve USB configuration. Hardware masks functional interrupts. All ports are disabled or suspended. | Resume Detected on suspended port. Connect or Disconnect detected on port. Over Current detected on port. |
| D2             | xHC shall preserve PCI configuration. xHC shall preserve USB configuration. Hardware masks functional interrupts. All ports are disabled or suspended. | Resume Detected on suspended port. Connect or Disconnect detected on port. Over Current detected on port. |
| D3hot          | xHC shall preserve PCI configuration. xHC shall preserve USB configuration. Hardware masks functional interrupts. All ports are disabled or suspended. | Resume Detected on suspended port. Connect or Disconnect detected on port. Over Current detected on port. |
| D3cold         | PME Context in PCI Configuration space is preserved. Wake Context in xHC Memory Space is preserved. All ports are disabled or suspended.               | Resume Detected on suspended port. Connect or Disconnect detected on port. Over Current detected on port. |

Note: Software is responsible for placing root hub ports associated with devices that have been enabled for Remote Wakeup into the suspend before transitioning to a non-D0 state.

# A.2 PCI PME# Signal

The PCI PME# signal shall be implemented as an open drain, active low signal that is driven low by the xHC to request a change in its current power management state. PME# has additional electrical requirements over and above standard open drain signals that allow it to be shared between devices that are powered off and those which are powered on. Refer to the PCI PM specification for more details.

# Appendix B - High Bandwidth Isochronous Rules

# **B.1** High-speed

High-speed High Bandwidth isochronous streams utilize addition PIDs in the <u>USB2</u> protocol. The tables in this appendix completely enumerate all of the required responses an xHC shall make in the execution of a high-bandwidth isochronous data stream.

Each table is organized with the following fields:

- Inputs: lists the inputs or initial conditions for the behavioral data point. The input values are:
  - Burst: this is the value of the Max Burst Size field in an instantiation of an Endpoint Context. This
    is a constant value for the lifetime of the Endpoint Context. It serves as the initial value for Cnt (see
    below). This field is set based on USB framework parameters provided by the device. It is not set
    relative to buffer size, etc.
  - Cnt: this is the transaction iterator. It is the current value of an internal transaction counter that for an OUT, is initially loaded with the contents of Burst. For an IN, Cnt is initially set from the first bus transaction's PID response (see below).
  - Remaining Buffer: the amount of buffer remaining is indicated by the current value of the Transaction X Length field in the current transaction record. The initial value of this field is set by software to indicate the amount of buffering available for this transaction record. It is adjusted by the xHC as transactions are executed and data is moved.
- Response: lists the response from the device (PID code and data size) and the effects on the Transfer Event Completion Code field and transaction iterator (Cnt).
  - PID/(data size): indicates the host stimulus, data PID or other response from the device.
  - Maxpacket = value of Endpoint Context Max Packet Size field.
- Result: list the effects of the response on the bits in the Status field and the iterator.
  - Advance = Advance Dequeue Pointer to the next TD. Refer to section 4.10.1 for more information on advancement rules.
  - Babble = The assertion of a Babble Detected Error. Refer to section 4.10.2.4.
  - BufErr = The assertion of a Data Buffer Error. Refer to section 4.10.2.5.
  - XactEr = The assertion of a USB Transaction Error for the TRB associated with the error. Refer to section 4.10.2.3.

Each row in each table illustrates the required xHC behavior for all of the inputs/response combinations for a HS high-bandwidth isochronous transaction. There are two tables in this appendix. The first enumerates the required behavior for OUT transactions and the second enumerates the required behavior for IN transactions.

**Table 183: HS High-Bandwidth Behavior for OUT Transactions** 

| Inputs      |     | outs                | Response                                                                   |                   |                                                                                                                                          |  |
|-------------|-----|---------------------|----------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| Burst       | Cnt | Remaining<br>Buffer | PID (data size)                                                            | Results           | Explanation                                                                                                                              |  |
| 1<br>2<br>3 | 1   | ≥ Maxpacket         | PID → DATA0(Maxpacket) PID → DATA1(Maxpacket) PID → DATA2(Maxpacket)       | Advance           | Normal completion (for micro-<br>frame) of 1, 2 or 3 high<br>bandwidth transaction; send<br>Maxpacket bytes. <sup>a</sup>                |  |
| 1<br>2<br>3 | 1   | < Maxpacket         | PID → DATA0(Xfer Length) PID → DATA1(Xfer Length) PID → DATA2(Xfer Length) | Advance           | Normal completion (for frame) of 1, 2, or 3 high-bandwidth transaction; send as many bytes as are available in the buffer.               |  |
| 2,3         | 2   | > Maxpacket         | PID → MDATA(Maxpacket)                                                     | No<br>Advance     | Intermediate transaction in high-bandwidth sequence; send Maxpacket bytes with an MDATA PID.                                             |  |
| 3           | 2   | ≤ Maxpacket         | PID → DATA0(Xfer Length) PID → DATA1(Xfer Length)                          | Advance           | Software did not have Burst*Maxpacket bytes to send for this transaction (microframe).                                                   |  |
| 3           | 3   | > Maxpacket         | PID → MDATA(Maxpacket)                                                     | No<br>Advance     | Intermediate transaction in high-bandwidth sequence; send Maxpacket bytes with an MDATA PID.                                             |  |
| 3           | 3   | ≤ Maxpacket         | PID → DATA0(Xfer Length)                                                   | Advance           | Software did not have<br>Burst*Maxpacket bytes to<br>send for this transaction<br>(microframe).                                          |  |
| 3,2,1       | >1  | ≥ Maxpacket         | PID → MDATA(buffer error)                                                  | Advance<br>BufErr | xHC experienced a buffer error before being able to deliver all of the data. It shall not execute any further requests on this endpoint. |  |

a. Note that the ≥ Maxpacket where the > applies is just to account for the case where software has incorrectly programmed Burst or *Max Packet Size*.

Any time there is a buffer error (in this case a buffer under-run), the host controller will abandon the remaining portions of a high-bandwidth transaction. For example, if the current PID was an MDATA, and there was a buffer error on getting the data from main memory to the HC in a timely fashion, then the host controller will set the Buffer Error status bit to a '1' and immediately clear the Active status bit to '0'. This will cause the host controller to effectively skip the remaining bus transactions (if there was any pending, based on the value of Cnt).

The xHC's requirements for managing a high-bandwidth IN bus transaction sequence are described using a state machine model. The model is summarized in the state-transition table Table 184. This is only an example state machine whose intent is to define the operational requirements of the host controller.

The intent of this section is to clearly define the appropriate data PID sequences for a high bandwidth isochronous data stream and set a priority on detection and reporting of errors that are detectable during a high-bandwidth transaction sequence.

The premise of the high-bandwidth PID tracking state machine is that the sequence of DATA PIDs for the current microframe is determined by the device's response to the first IN of the microframe. Based on PID response, the host controller sets an internal count variable (Cnt) that is used to drive the state machine through the remaining phases (states) of the high-bandwidth transaction sequence.

Each microframe, the machine is initialized to the Start state. In this state, the value of the internal counter is a don't care (X). The host controller issues the initial IN, and then sets the internal counter (Cnt) to the value number (Y) of the data PID received. For example, if the PID response is DATA2, then Cnt is loaded with the value '2'. When the PID is a DATA1 or DATA2, then two additional checks are performed. If neither of these checks fail, then the host controller transitions to the Next state.

- 1) The size of the data payload shall be equal to maximum packet length (Maxpacket), and
- 2) The host controller shall check that the starting PID response is in the range configured for this endpoint, as specified in Mult. If the PID value number (Y) is less than the value of Burst, then the received data PID is in the appropriate range. For example, if Burst is 2 and the device returns a DATA1, then Y=1 is less than Burst so the received PID is acceptable.

When the PID received in the Start state is DATA0, then the high-bandwidth transaction is complete for this microframe and the host controller shall set the Active to Inactive. A valid DATA0 PID is allowed to have a data payload size less than or equal to Maxpacket. If a babble error is detected, then the host controller will additionally set the Babble bit to a '1'.

| Curr<br>Sta |   | Endpoint Response PID[Y] |              | Results     | Next<br>State       | Explanation |                                                                       |
|-------------|---|--------------------------|--------------|-------------|---------------------|-------------|-----------------------------------------------------------------------|
|             |   |                          |              |             |                     |             |                                                                       |
| Start       | X | PID←<br>DATA[2,1]        | Y <<br>Burst | = Maxpacket |                     | Cnt = [2,1] | Acceptable PID response. If no babble error, then go to Next state.   |
|             |   |                          |              | < Maxpacket | Advance,<br>XactErr | Done        | Data payload shall be equal to maximum packet size.                   |
|             |   |                          |              | > Maxpacket | Advance,<br>Babble  | Done        | Data payloads larger than maximum packet size are a babble condition. |
|             |   |                          | Y ≥<br>Burst | Don't care  | Advance,<br>XactErr | Done        | Starting DATA PID is larger than allowed for this endpoint.           |
|             |   | PID← DAT                 | A0           | ≤ Maxpacket | Advance             | Done        | Acceptable PID response. If no babble error, then go to Next state.   |
|             |   |                          |              | > Maxpacket | Advance,<br>Babble  | Done        | Data payloads larger than maximum packet size are a babble condition. |

**Table 184: HS High-Bandwidth Behavior for IN Transactions** 

Current **Endpoint Response** Next **State** Results **Explanation** State Cnt PID[Y] 2 Don't care Advance, Done Endpoint responded twice Next PID← DATA2 XactEr with DATA2 PID. = Maxpacket Cnt = Acceptable PID response. If PID← DATA1 no babble error, then go to Next state. < Maxpacket Advance. Done Data payload shall be equal XactErr to maximum packet size. > Maxpacket Advance. Done Data payloads larger than Babble maximum packet size are a babble condition. Don't care Done Device went from DATA2 to Advance, PID← DATA0 XactErr DATA0: invalid transition. 1 PID← DATA[2,1] Don't care Advance. Done Endpoint repeated a DATA2 XactErr1 or DATA1 PID. Acceptable PID response. If ≤ Maxpacket Advance Done PID← DATA0 no babble error, transaction sequence completed normally. Data payloads larger than > Maxpacket Advance. Done Babble maximum packet size are a

Table 184: HS High-Bandwidth Behavior for IN Transactions (Continued)

In the **Next** state, the xHC issues an IN token and checks the value number (Y) of the PID response against the value of the internal counter (Cnt). If the value number (Y) is equal to (Cnt - 1), then the PID response is correct and the host controller sets the internal counter (Cnt) to the value number of the data PID received.

babble condition.

When the received PID response is acceptable and is a DATA1, then the xHC shall also check that the size of the data payload is equal to the configured maximum packet length (Maxpacket). If the length check passes, the PID check has passed and the xHC does a final babble check. If no babble error, the xHC remains in the Next state and executes another bus transaction. If there was an error, the xHC flags the error and advances to the next TD. If the length check fails, the xHC generates a Transaction Error (XactErr) for the TD. If the babble check fails, the xHC shall generate a Babble Error (Babble) for the TD.

When the received PID response is acceptable and is a DATA0, then the high-bandwidth transaction is complete for this microframe and the xHC shall advance to the next TD and wait for the next Interval. The data payload is allowed to be less than or equal to the configured maximum packet size. If a babble error is detected, then the xHC shall generate a Babble Error (Babble) for the TD.

Any time the individual transaction completes in a Timeout, the xHC shall Advance to the next TD and generate a Transaction Error (XactErr $\rightarrow$ 1) for the TD.

Note that this state machine is for illustrative purposes. Implementations may optimize appropriately to avoid arithmetic operations where possible, as long as the resultant behavior is correct.

# **Appendix C - Stream Usage Models**

The Stream Protocol may be used by USB disk drives to provide Command Queuing and First-party DMA (FPDMA) support through the xHCI. By tying a disk command with a particular Stream ID, the data associated with the command may be directed by the device to specific buffers in host memory.



Figure 127: Mass Storage Stream Usage Model

USB Mass Storage devices utilize a three phase command execution sequence; Command, Data, And Status. Figure 127 illustrates an example where 4 USB pipes are employed to support read and write commands to the disk; a Command OUT (Cmd) pipe, Data IN and OUT pipes, and a Status IN pipe. All are Bulk pipes, however the Data pipes also support Streams.

Consider a disk read: Before posting a disk command to the Cmd pipe, system software would first post a buffer to the Status pipe to receive the completion status for the command, and set up a Stream to receive the data associated with the command. Once both the Data and Status were set up for the command, software would post the Command to the Cmd pipe.

To post the Status buffer, software simply adds a TD to the Status IN Transfer Ring.

To set up the Stream associated with the Read Data transfer, software would select an available *Stream ID*, initialize a Transfer Ring to point to the host memory that will receive the read data, load a pointer to the Transfer Ring into the *TR Dequeue Pointer* field of the *Stream Context* in the *Stream Array* associated with the selected Stream ID, and ring the doorbell for the Data IN Endpoint. Note that the selected *Stream ID* is written to the Doorbell register when software rings the Data IN doorbell, however it is not necessary for basic Stream Protocol operation.

To post the Command, software adds a TD to the Cmd OUT Transfer Ring. The data portion of the Command packet will include the Stream ID allocated for the Command.

When the Device returns the Read Data for the Command, it uses the Stream ID provided by the Command to set the *Current Stream* in the xHC for the pipe, then moves the Read Data. The xHC uses the Current Stream to select a Stream Context in the Stream Array. The Transfer Ring referenced by the Stream Context will be used to move the Read Data into host memory.

When the Data transfer is complete, the Device sends the completion Status up the waiting Status pipe. After software receives the completion Status for the command it can free the associated Stream ID for reuse by another disk command.

Disk **Command Queuing** allows software to queue multiple Commands to a drive and the drive to decide on their order of execution. Due to the physical geometry of the disk or other internal parameters, the disk reorders Commands to minimize latency and maximize throughput. The ability for the drive to complete commands out of order is critical for Command Queuing to work. Because the disk can control Stream

selection in the xHC and a different Stream ID is associated with each Command, the disk may set the *Current Stream* in xHC as function of the Command that it is currently completing.

**FPDMA** is enabled by the fact that separate data buffers may be assigned to each Stream. This allows the disk, as the "First Party", to direct the data associated with a particular Command to specific buffers in host memory as a function of the Stream ID.

Streams may also be used for **Core Targeting**. Core Targeting is the ability to direct the interrupt associated with a transfer (or Command) to a specific core in a multi-core system. The fact that separate Transfer Rings may be specific for each Stream and that the Transfer Event for a TRB in a Transfer Ring can be directed at any Interrupter via the Interrupter Target field allows the device to direct completions at specific cores as function of the *Current Stream* that it selects.

# **Appendix D - Port to Connector Mapping**

This section describes an ACPI method that allows a platform to communicate to the operating system, certain USB host controller capabilities that are not provided for through the xHCl specification (e.g. If implemented, software may examine these characteristics at boot time in order to gain knowledge about the platform USB topology, mapping of xHC root hub ports to platform connectors, etc. This method is also applicable to topologies that include USB hubs that are integrated with the xHC silicon or implemented as discrete components on the motherboard.

This method utilizes the ACPI USB Port Capabilities (\_UPC, refer to section 9.14 in the <u>ACPI</u> spec) and Physical Device Location ( PLD, refer to section 6.1.6 in the <u>ACPI</u> spec) objects.

Note: The \_UPC declarations for LS/FS/HS and SS ports that are paired to form a USB 3.0 compatible connector. A "pair" is defined by two ports that declare \_PLDs with identical **Panel**, **Vertical Position**, **Horizontal Position**, **Shape**, **Group Orientation** and **Group Token** parameter values.

# D.1 Example

The following is an example of the ACPI objects defined for an xHC that implements a High-speed and SuperSpeed Bus Instance, that are associated with USB2 and USB3 Protocol Root Hub Ports, respectively. The xHC also supports an integrated High-speed hub to provide Low- and Full-speed functionality. The External Ports defined by the xHC implementation provide either a USB2 data bus (i.e. a D+/D- signal pair) or a SuperSpeed (or future USB speed) data bus (i.e. SSRx+/SSRx- and SSTx+/SSTx-signal pairs).

#### Where:

- The motherboard presents 5 user visible connectors C1 C5.
  - Motherboard connectors C1 and C2 support USB2 (LS/FS/HS) devices.
  - Motherboard connectors C3, C4 and C5 support USB3 (LS/FS/HS/SS) devices.
- The xHC implements a High-speed Bus Instance associated with USB2 Protocol Root Hub ports, e.g. HCP1 and HCP2 are High-speed only, i.e. they provide no Low- or Full-speed support.
- The xHC presents 7 External Ports (P1 P7).
  - External Port 1 (P1) is HS only and is not visible or connectable.
  - External Ports 2 5 (P2 P5) support LS/FS/HS devices.
    - P2 is attached to motherboard USB2 connector C1.
    - P3 is attached to motherboard USB2 connector C2.
    - P4 is attached to the USB 2.0 logical hub of the Embedded USB3 Hub on the motherboard. The USB 2.0 logical hub supports the LS/FS/HS connections for 2 ports (EP1 EP2).
      - The USB 2.0 connections of motherboard hub ports EP1 and EP2 are attached to motherboard connectors C3 and C4 respectively, providing the LS/FS/HS support for the USB3 connectors.
    - P5 is attached to motherboard connector C5, providing the LS/FS/HS support to the motherboard USB3 connector C5.
    - External Port 6 (P6) is attached to the SuperSpeed logical hub of the Embedded USB3 Hub on the motherboard. The SuperSpeed logical hub supports the SS connections of 2 ports (EP1 – EP2).
      - The SuperSpeed connections of motherboard hub ports EP1 and EP2 are attached to motherboard connectors C3 and C4 respectively, providing the SS support for the USB3 connectors.
  - External Port 7 (P7) is attached to motherboard connectors C5, providing the SS support for the USB3 connector.

- The xHC implements 4 internal HS Root Hub ports (HCP1 HCP4), 2 High-speed and 2 SuperSpeed.
  - Internal Port 1 (HCP1) maps directly to External Port 1 (P1).
  - Internal Port 2 (HCP2) is attached to a HS Integrated Hub. The Integrated Hub supports 4 ports (IP1 – IP4).
    - Ports 1 to 4 (IP1-IP4) of the Integrated Hub attach to External Ports 2 to 5 (P2-P5), respectively.
  - Internal Ports 3 and 4 (HCP3, HCP4) attach to External Ports 6 and 7 (P6, P7), respectively.
- All connectors are located on the back panel and assigned to the same Group.
- Connectors C1 and C2 are USB2 compatible and their color is not specified. Connectors C3 to C5 are USB3 compatible and their color is specified.
- External Ports P1 P5 present a USB2 data bus (i.e. a D+/D- signal pair). External Ports P6 and P7 present a SuperSpeed data bus (i.e. SSRx+/SSRx- and SSTx+/SSTx- signal pairs).



Figure 128: Root Hub Port to USB Connector Mapping Example

## **D.1.1** ACPI Code Example

```
Scope( \_SB ) {
   Device( PCI0 ) {
      // Host controller ( xHCI )
      Device( USB0 ) {
          // PCI device#/Function# for this HC. Encoded as specified in the ACPI
          // specification
          Name( \_ADR, 0xyyyyzzzz )
          // Root hub device for this HC #1.
          Device( RHUB ) {
             Name( _ADR, 0x00000000 ) // must be zero for USB root hub
             // Root Hub port 1 ( HCP1 )
             Device( HCP1 ) { // USB0.RHUB.HCP1
                Name( \_ADR, 0x0000001 )
                // USB port configuration object. This object returns the system
                // specific USB port configuration information for port number 1
                Name( _UPC, Package() {
                                 // Port is connectable but not visible
                    0x01,
                    0xFF,
                                 // Connector type (N/A for non-visible ports)
                    0x00000000, // Reserved 0 - must be zero
                    0x00000000 ) // Reserved 1 - must be zero
             } // Device( HCP1 )
             // Root Hub port 2 ( HCP2 )
             Device( HCP2 ) { // USB0.RHUB.HCP2
                Name( \_ADR, 0x00000002 )
                Name( _UPC, Package() {
                    0x00,
                                 // Port is not connectable
                    0x00,
                                 // Connector type - (N/A for non-visible ports)
                    0x00000000, // Reserved 0 - must be zero
                    0x00000000 ) // Reserved 1 - must be zero
                // Declare the Integrated HS Hub object
                Device( IHUB ) {
                    // Address object for the hub. This value must be 0
                    Name( _ADR, 0x0000000 )
                    // Integrated hub port 1 ( IP1 )
                    Device( IP1 ) { // USB0.RHUB.HCP2.IHUB.IP1
                       // Address object for the port. Because the port is
                       // implemented on integrated hub port #1, this value must be 1
                       Name( \_ADR, 0x00000001 )
                       Name( _UPC, Package() {
                           0xFF,
                                        // Port is connectable
                                        // Connector type - Type 'A'
                           0x00000000, // Reserved 0 - must be zero
                           0x00000000 ) // Reserved 1 - must be zero
                       // provide physical connector location info
                       Name( _PLD, Buffer( 0x10) {
                           0x00000081, // Revision 1, Ignore color
                                        // Color (ignored), width and height not
                           0x00000000,
                                       // required as this is a standard USB 'A' type
                                        // connector
                           0x00800c69,
                                       // User visible, Back panel, Center, left,
                                        // shape = vert. rect, Group Token = 0,
                                        // Group Position 1 (i.e. Connector C1)
                           0x00000003} ) // ejectable, requires OPSM eject assistance
                    } // Device( IP1 )
                    // Integrated Hub port 2 ( IP2 )
```

```
Device( IP2 ) { // USB0.RHUB.HCP2.IHUB.IP2
   // Address object for the port. Because the port is
   // implemented on integrated hub port #2, this value must be 2
   Name( _ADR, 0x00000002 )
   Name( _UPC, Package() {
                    // Port is connectable
      0xFF,
                    // Connector type - Type 'A'
      0x00,
      0x00000000, // Reserved 0 - must be zero
      0x00000000 ) // Reserved 1 - must be zero
   // provide physical connector location info
   Name( _PLD, Buffer( 0x10) {
      0x00000081,
                   // Revision 1, Ignore color
                    \ensuremath{//} Color (ignored), width and height not
      0x00000000,
                    // required as this is a standard USB 'A' type
                    // connector
      0x01000c69,
                   // User visible, Back panel, Center, Left,
                    // Shape = vert. rect, Group Token = 0,
                    // Group Position 2 (i.e. Connector C2)
      0x0000003} ) // ejectable, requires OPSM eject assistance
} // Device( IP1 )
// Integrated Hub port 3 ( IP3 )
Device( IP3 ) {    // USB0.RHUB.HCP2.IHUB.IP3
   // Address object for the port. Because the port is implemented
   // on integrated hub port #3, this value must be 3
   Name( \_ADR, 0x00000003 )
   Name( _UPC, Package() {
      0x00,
                    // Port is not connectable
                    // Connector type - (N/A for non-visible ports)
      0x00000000, // Reserved 0 - must be zero
      0x00000000 ) // Reserved 1 - must be zero
   // Declare the Motherboard Embedded Hub 2.0 Logical Hub object
   Device( EHUB ) {
      // Address object for the hub. This value must be 0
      Name( \_ADR, 0x00000000 )
      // Motherboard Embedded Hub 2.0 Logical Hub port 1 ( {\tt EP1} )
      Device( EP1 ) { // USB0.RHUB.HCP2.IHUB.IP3.EHUB.EP1
          Name( \_ADR, 0x00000001 )
          // Must match the _UPC declaration for
          // USB0.RHUB.HCP3.EHUB.EP1 as this port provides
          // the LS/FS/HS connection for C3
          Name( _UPC, Package() {
                           // Port is connectable
             0xFF,
                          // Connector type - USB 3 Type 'A'
             0x03,
             0x00000000, // Reserved 0 - must be zero
             0x00000000 ) // Reserved 1 - must be zero
          // provide physical connector location info
          Name( _PLD, Buffer( 0x10) {
             0x0072C601, // Revision 1, Color valid
                           // Color (0072C6h), width and height not
             0x00000000,
                           // required as this is a standard USB
                           // 'A' type connector
             0x01800c69,
                           // User visible, Back panel, Center,
                           // Left, shape = vert.
                           // rect, Group Token = 0,
                           // Group Position 3
                           //(i.e. Connector C3)
             0x0000003} ) // ejectable, requires OPSM eject
                           // assistance
      } // Device(EP1)
```

```
// Motherboard Embedded Hub 2.0 Logical Hub port 2 ( EP2 )
             Device( EP2 ) { // USB0.RHUB.HCP2.IHUB.IP3.EHUB.EP2
                 Name( _ADR, 0x00000002 )
                 // Must match the _UPC declaration for
                 // USB0.RHUB.HCP3.EHUB.EP2 as this port provides
                 // the LS/FS/HS connection for C4
                Name( _UPC, Package() {
                    0xFF,
                                 // Port is connectable
                    0x03,
                                 // Connector type - USB 3 Type 'A'
                    0x00000000, // Reserved 0 - must be zero
                    0x00000000 ) // Reserved 1 - must be zero
                 // provide physical connector location info
                 Name( _PLD, Buffer( 0x10) {
                    0x0072C601,
                                  // Revision 1, Color valid
                                  // Color (0072C6h), width and height not
                    0x00000000,
                                 // required as this is a standard USB
                                  // 'A' type connector
                    0x02000c69,
                                 // User visible, Back panel, Center,
                                  // Left, Shape = vert.
                                  // rect, Group Token = 0,
                                  // Group Position 4 (i.e. Connector C4)
                    0x00000003} ) // ejectable, requires OPSM eject
                                  // assistance
             } // Device( EP2 )
          } // Device( MBHUB )
       } // Device( IP3 )
      // Integrated hub port 4 ( IP4 )
      Device( IP4 ) { // USB0.RHUB.HCP2.IHUB.IP4
          Name(\_ADR, 0x00000004)
          // Must match the _UPC declaration for USB0.RHUB.HCP4 as
          // this port provides the LS/FS/HS connection for C5
          Name( _UPC, Package() {
             0xFF,
                          // Port is connectable
             0x03,
                          // Connector type - USB 3 Type 'A'
             0x00000000, // Reserved 0 - must be zero
             0x00000000 ) // Reserved 1 - must be zero
          // provide physical connector location info
          Name( _PLD, Buffer(0x10) {
             0x0072C601,
                          // Revision 1, Color valid
                           // Color (0072C6h), width and height not
             0x00000000,
                          // required as this is a standard USB 'A' type
                           // connector
             0x02800c69,
                          // User visible, Back panel, Center, Left,
                           // Shape = vert. rectangle, Group Token = 0,
                           // Group Position 5 (i.e. Connector C5)
             0x00000003} ) // ejectable, requires OPSM eject assistance
      } // Device( IP4 )
   } // Device( IHUB )
} // Device( HCP2 )
// Root Hub port 3 ( HCP3 )
Device( HCP3 ) {
   Name( _ADR, 0x0000003 )
   Name( _UPC, Package() {
      0x00,
                    // Port is not connectable
                    // Connector type - (N/A for non-visible ports)
      0x00000000, // Reserved 0 - must be zero
      0x00000000) ) // Reserved 1 - must be zero
```

```
Device( EHUB ) {
             // Address object for the hub. This value must be 0
             Name( \_ADR, 0x00000000 )
             // Motherboard Embedded Hub SS Logical Hub port 1 ( EP1 )
             Device( EP1 ) { // USB0.RHUB.HCP3.EHUB.EP1
                 Name( \_ADR, 0x0000001 )
                 // Must match the _UPC declaration for
                 // USB0.RHUB.HCP2.IHUB.IP3.EHUB.EP1 as this port
                 // provides the SS connection for C3
                 Name( _UPC, Package() {
                                  // Port is connectable
                    0xFF,
                    0x03,
                                  // Connector type - USB 3 Type 'A'
                    0x00000000, // Reserved 0 - must be zero
                    0x00000000 ) // Reserved 1 - must be zero
                 // provide physical connector location info
                 Name( _PLD, Buffer( 0x10) {
                    0x0072C601,
                                  // Revision 1, Color valid
                                  // Color (0072C6h), width and height not
                    0x00000000,
                                  // required as this is a standard USB
                                  // 'A' type connector
                    0x01800c69,
                                 // User visible, Back panel, Center,
                                  // Left, shape = vert.
                                  // rect, Group Token = 0,
                                  // Group Position 3
                                  //(i.e. Connector C3)
                    0x00000003} ) // ejectable, requires OPSM eject
                                  // assistance
             } // Device(EP1)
             // Motherboard Embedded Hub SS Logical Hub port 2 ( EP2 )
             Device( EP2 ) { // USB0.RHUB.HCP3.EHUB.EP2
                 Name( \_ADR, 0x00000002 )
                 // Must match the _UPC declaration for
                 // USB0.RHUB.HCP2.IHUB.IP3.EHUB.EP2 as this port
                 // provides the SS connection for C4
                 Name( _UPC, Package() {
                    0xFF,
                                  // Port is connectable
                    0x03,
                                  // Connector type - USB 3 Type 'A'
                    0x00000000, // Reserved 0 - must be zero
                    0x00000000) // Reserved 1 - must be zero
                 // provide physical connector location info
                 Name( _PLD, Buffer( 0x10) {
                    0x0072C601,
                                 // Revision 1, Color valid
                                  // Color (0072C6h), width and height not
                    0x00000000,
                                  // required as this is a standard USB
                                  // 'A' type connector
                    0x02000c69,
                                  // User visible, Back panel, Center,
                                  // Left, Shape = vert.
                                  // rect, Group Token = 0,
                                  // Group Position 4 (i.e. Connector C4)
                    0x0000003} ) // ejectable, requires OPSM eject
                                  // assistance
             } // Device( EP2 )
          } // Device( EHUB )
} // Device( HCP3 )
// Root Hub port 4 ( HCP4 )
Device( HCP4 ) {
   Name( \_ADR, 0x00000004 )
   // Must match the _UPC declaration for USB0.RHUB.HCP2.IHUB.IP4 as
```

// Declare the Motherboard Embedded Hub SS Logical Hub object

```
// this port provides the SS connection for C5
                 Name( _UPC, Package() {
                    0xFF,
                                 // Port is connectable
                    0x03,
                                 // Connector type - USB 3 Type 'A'
                    0x00000000, // Reserved 0 - must be zero
                    0x00000000 ) // Reserved 1 - must be zero
                 // provide physical connector location info
                 Name( _{PLD}, Buffer( 0x10) {
                    0x0072C601, // Revision 1, Color valid
                                  // Color (0072C6h), width and height not
                    0 \times 000000000,
                                 // required as this is a standard USB 'A' type
                                  // connector
                                 // User visible, Back panel, Center, Left,
                    0x02800c69,
                                  // Shape = vert. rect, Group Token = 0,
                                 // Group Position 5 (i.e. Connector C5)
                    0x0000003} ) // ejectable, requires OPSM eject assistance
             } // Device( HCP4 )
          } // Device( RHUB )
      } // Device( USB0 )
      // Define other control methods, etc
   } // Device( PCIO )
} // Scope( \_SB )
```

Note: USB 3.0 specific connectors are identified with a standardized blue color (Pantone 300C). In this example Pantone 300C is mapped to the RGB value of 0(R), 114(G), 198(B) (0072C6h).

# **Appendix E - State Machine Notation**

State diagrams should not be taken as a required implementation, but to specify the required behavior.

Figure 8-25 shows the legend for the state machine diagrams. A circle with a three line border indicates a reference to another (hierarchical) state machine. A circle with a two line border indicates an initial state. A circle with a single line border is a simple state.

The Entry and Exit symbols are used by lower lever state machines to indicate an entry from, or an exit to, a higher level state machine.

A diamond (joint) is used to join several transitions to a common point. A joint allows a single input transition with multiple output transitions or multiple input transitions and a single output transition. All conditions on the transitions of a path involving a joint must be true for the path to be taken. A path is simply a sequence of transitions involving one or more joints.

A transition is labeled with a block with a line in the middle separating the (upper) *Conditions* and the (lower) *Actions*. If no line is displayed the transition label is a *Condition*. The Condition is required to be true to take the transition. The Actions are performed if the transition is taken. The syntax for actions and conditions is VHDL. A circle includes a state name in bold and optionally additional state information, e.g. one or more actions that are performed upon entry to the state, signal states, etc.

Figure 129: Legend for State Machines



# **Appendix F - SS Bus Access Constraints**

The following tables calculate the transaction limits for transfers on a downstream link, with the assumption that the upstream link is idle.

Refer to 7.2.1.2.3 in the USB3 spec for the overhead (32 symbols) associated with a SS DP (DPH + DPP).

Refer to 7.2.2.1 in the USB3 spec for the symbol overhead associated with a SS Link Command. Two Link Commands (an GOOD\_n and an L\_CRD) are transmitted on the downstream link for every header (TP or DPH) received on the upstream link.

Refer to 7.2.1.1.1 in the USB3 spec for the overhead (20 bytes) associated with each SS TP (Header Packet).

### **Table Labels**

#### Protocol Overhead

The downstream link overhead in bytes. The components of overhead are described by the cell to the right.

### **TD Transfer Size**

TD Transfer Size in bytes.

#### Max Bandwidth

The maximum achievable bandwidth given the TD Transfer Size in KBytes/second.

### % Microframe Bandwidth per TD

The percentage of microframe bandwidth consumed by a single TD.

#### Max TDs

The maximum number of TD Transfer Size TDs than may be scheduled per microframe.

### Bytes Remaining

The remaining byte times in a microframe after transferring one TD.

### Bytes/Microframe Useful Data

TD Transfer Size \* Max TDs

### F.1 Bulk Transfer Bus Access Constraints

Refer to section 5.8.4 of the <u>USB2</u> spec for a general overview of USB bulk transfer access constraints, and for the Full-speed and High-speed Transaction Limits.

The bus frequency and microframe timing limit the maximum number of SuperSpeed bulk DPs within a microframe for any USB3 system to less than 905 one-byte data payloads. Table 185 lists information about different-sized SuperSpeed bulk transactions and the maximum number of transactions possible in a microframe, for the downstream link of a bulk OUT pipe while the upstream link is saturated with bulk IN traffic.

The Protocol Overhead is calculated for the downstream link as follows: For each DP moved for a TD in the OUT direction (32B), there is one ACK TP for the DP in the IN direction, which requires 1 LGOOD\_n and 1 L CRD Link Command (8B each) to be transmitted in the OUT direction for a total of 48 bytes.

| Protocol Overhead (48B) |                                  | 1 DP, 2 Link Commands               |         |                    |                                     |
|-------------------------|----------------------------------|-------------------------------------|---------|--------------------|-------------------------------------|
| TD<br>Transfer<br>Size  | Max Bandwidth<br>(KBytes/second) | % Microframe<br>Bandwidth<br>per TD | Max TDs | Bytes<br>Remaining | Bytes/<br>Microframe<br>Useful Data |
| 1                       | 10200                            | 1                                   | 1275    | 25                 | 1275                                |
| 2                       | 20000                            | 1                                   | 1250    | 0                  | 2500                                |
| 4                       | 38432                            | 1                                   | 1201    | 48                 | 4804                                |
| 8                       | 71424                            | 1                                   | 1116    | 4                  | 8928                                |
| 16                      | 124928                           | 1                                   | 976     | 36                 | 15616                               |
| 32                      | 199936                           | 1                                   | 781     | 20                 | 24992                               |
| 64                      | 285696                           | 1                                   | 558     | 4                  | 35712                               |
| 128                     | 363520                           | 1                                   | 355     | 20                 | 45440                               |
| 256                     | 419840                           | 1                                   | 205     | 180                | 52480                               |
| 512                     | 454656                           | 1                                   | 111     | 340                | 56832                               |
| 1024                    | 475136                           | 2                                   | 58      | 324                | 59392                               |
| 2048                    | 475136                           | 4                                   | 29      | 324                | 59392                               |
| 4096                    | 458752                           | 7                                   | 14      | 2468               | 57344                               |
| 8192                    | 458752                           | 14                                  | 7       | 2468               | 57344                               |
| 16384                   | 393216                           | 28                                  | 3       | 11044              | 49152                               |
| 32768                   | 262144                           | 55                                  | 1       | 28196              | 32768                               |
| 59392                   | 475136                           | 100                                 | 1       | 324                | 59392                               |

**Table 185: SuperSpeed Bulk OUT Transaction Limits** 

xHC implementations are free to determine how the individual bus transactions for specific bulk transfers are moved over the bus within and across microframes. An endpoint could see all bus transactions for a bulk transfer within the same microframe or spread across several microframes. An xHC, for various implementation reasons, may not be able to provide the above maximum number of transactions per (micro)frame.

Note: For a given TD Transfer Size, simultaneous bulk IN and OUT transfers would incur an additional 36 bytes of Protocol Overhead per OUT TD, i.e. 1 for the IN DP's ACK TP (20B) and 2 Link Commands for the IN DP (8B each).

# **F.2** Interrupt Transfer Bus Access Constraints

SuperSpeed endpoints can be allocated at most 90% of a microframe for periodic transfers. The bus frequency and microframe timing limit the maximum number of SuperSpeed interrupt DPs within a microframe for any USB3 system to less than 1025 one-byte data payloads. Table 186 lists information about different-sized SuperSpeed interrupt transactions and the maximum number of transactions possible in a microframe.

The Protocol Overhead is calculated identically to bulk transfers.

No more than 3 Max Packet Size DPs (3KB or 3072B) may be scheduled for a single interrupt endpoint within a single microframe, i.e. the minimum ESIT. Interrupt TDs that exceed 3KB shall transfer over multiple ESITs at up to 3KB per ESIT.

**Table 186: SuperSpeed Interrupt Transaction Limits** 

| Protocol Overhead (48B) |                                  | 1 DP, 2 Link Commands               |         |                    |                                     |  |
|-------------------------|----------------------------------|-------------------------------------|---------|--------------------|-------------------------------------|--|
| TD<br>Transfer<br>Size  | Max Bandwidth<br>(KBytes/second) | % Microframe<br>Bandwidth<br>per TD | Max TDs | Bytes<br>Remaining | Bytes/<br>Microframe<br>Useful Data |  |
| 1                       | 10200                            | 1                                   | 1275    | 25                 | 1275                                |  |
| 2                       | 20000                            | 1                                   | 1250    | 0                  | 2500                                |  |
| 4                       | 38432                            | 1                                   | 1201    | 48                 | 4804                                |  |
| 8                       | 71424                            | 1                                   | 1116    | 4                  | 8928                                |  |
| 16                      | 124928                           | 1                                   | 976     | 36                 | 15616                               |  |
| 32                      | 199936                           | 1                                   | 781     | 20                 | 24992                               |  |
| 64                      | 285696                           | 1                                   | 558     | 4                  | 35712                               |  |
| 128                     | 363520                           | 1                                   | 355     | 20                 | 45440                               |  |
| 256                     | 419840                           | 1                                   | 205     | 180                | 52480                               |  |
| 512                     | 454656                           | 1                                   | 111     | 340                | 56832                               |  |
| 1024                    | 475136                           | 2                                   | 58      | 324                | 59392                               |  |
| 2048                    | 475136                           | 4                                   | 29      | 324                | 59392                               |  |
| 3072                    | 466944                           | 6                                   | 19      | 1396               | 58368                               |  |

Note: For a given TD Transfer Size, simultaneous interrupt IN and OUT transfers would incur an additional 36 bytes of Protocol Overhead on the downstream link per OUT TD, i.e. 1 for the IN DP's ACK TP (20B) and 2 Link Commands for the IN DP (8B each).

### F.3 Isochronous Transfer Bus Access Constraints

SuperSpeed endpoints can be allocated at most 90% of a microframe for periodic transfers. The bus frequency and microframe timing limit the maximum number of SuperSpeed Isoch DPs within a microframe for any USB3 system to less than 1025 one-byte data payloads. Table 187 lists information about different-sized SuperSpeed isochronous transactions and the maximum number of transactions possible in a microframe.

For only Isoch OUT transfers the downstream Protocol Overhead is that associated with the transmission of a single DP (32B).

No more that 48 Max Packet Size DPs (48KB or 49152B) may be scheduled for a single Isoch endpoint within a single microframe, i.e. the minimum ESIT. If an Isoch *TD Transfer Size* exceeds the *Max ESIT Payload* or the *Maximum Allowed ESIT Payload* (48KB), then a *Bandwidth Overrun Error* shall be generated.

Protocol Overhead (32B) 1 DP TD % Microframe Bytes/ **Max Bandwidth Bytes** Microframe **Transfer** Bandwidth per **Max TDs** (KBytes/second) Remaining Size **Useful Data** TD 

**Table 187: SuperSpeed Isoch Transaction Limits** 

Note: For a given TD Transfer Size, simultaneous isoch IN and OUT transfers would incur an additional 16 bytes of Protocol Overhead on the downstream link per OUT TD, i.e. 2 Link Commands for the IN DP (8B each).

# **Appendix G - 0.96 Exceptions**

This appendix defines the significant differences between 0.96 and 1.0 implementations. See following exceptions:

# G.1 Skip Link TRB IOC flag

Section 4.10.1.1 of the 0.96 release was silent on the handling Link TRBs while advancing to the next TD after the detection of a Short Packet. Some 0.96 implementations may not generate an event if it encounters a Link TRB with its IOC flag set while advancing to the next TD.

# **G.2** Force Stopped Event Optional

Forced Stopped Event support was optional for 0.96 implementations. Refer to section 4.6.9. In 0.96 implementations bit 8 of the HCCPARAMS register was defined as follows:

Table 188: Forced Stopped Event (FSE) Option Flag

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8   | <b>Force Stopped Event (FSE)</b> . This flag indicates whether the host controller implementation generates a Stopped Transfer Event when a Transfer Ring stops between TDs. A '1' in this bit indicates that Forced Stopped Events are supported. A '0' in this bit indicates that Forced Stopped Events are not supported. Refer to Section 4.6.9 for more information on the use of this flag. |

# **G.3** Secondary Bandwidth Domain Reporting Optional

Secondary Bandwidth Domain Reporting support was optional for 0.96 implementations. Refer to section 4.16.2. In 0.96 implementations bit 9 of the HCCPARAMS register was defined as follows:

Table 189: Secondary Bandwidth Domain Reporting (SBD) Option Flag

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9    | Secondary Bandwidth Domain Reporting (SBD). This flag indicates whether the host controller implementation is capable of reporting Secondary Bandwidth Domain information. A '1' in this bit indicates that Secondary Bandwidth Domain reporting is supported. A '0' in this bit indicates that Secondary Bandwidth Domain reporting is not supported. Refer to Section 4.16.2 for more information on the use of this flag. |

# **G.4** USB2 L1 Capability Optional

L1 Capability support was optional for 0.96 implementations. Refer to section 4.23.5.1.1. In 0.96 implementations bit 16 at Dword offset 08h of the xHCl Supported Protocol Capability was defined as follows:

Table 190: L1 Capability (L1C) Option Flag

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16   | L1 Capability (L1C) - RO. Default = Implementation dependent. If this bit is set to '1' the xHC supports the USB2 Link Power Management L1 (Sleep) state and the associated USB2 protocol fields as defined in the PORTSC and USB2 PORTPMSC registers are valid, specifically USB2 protocol functionality of the <i>PLS</i> and <i>PLC</i> fields in the PORTSC register, and the fields of the USB2 PORTPMSC register.  Note that software is prohibited from using the <i>PLS</i> field initiate a transition to an L1 state or using the USB2 PORTPMSC fields unless this bit is set to '1'. |