# PMP10214RevB Test Results



| 1  | St  | artup                                                              | 2  |
|----|-----|--------------------------------------------------------------------|----|
| 2  | Sh  | nutdown                                                            | 4  |
| 3  | Ef  | ficiency                                                           | 6  |
| 4  | Lo  | pad Regulation                                                     | 7  |
| 5  | Liı | ne Regulation                                                      | 8  |
| 6  | 0   | utput Ripple Voltage                                               | 9  |
| 7  | In  | put Ripple Voltage                                                 | 12 |
| 8  | Lo  | pad Transients                                                     | 15 |
| 9  | Co  | ontrol Loop Frequency Response                                     | 17 |
| 10 |     | Miscellaneous Waveforms                                            | 19 |
| 1  | 0.1 | 8V Input Voltage (15A Load Current)                                | 19 |
| 1  | 0.2 | 12V Input Voltage                                                  | 23 |
| 1  | 0.3 | 16V Input Voltage                                                  | 27 |
| 11 |     | Thermal Image                                                      | 35 |
| 12 |     | Addendum                                                           | 37 |
| 1  | 2.1 | Example of the switching behavior during the buck-boost transition | 37 |

Topology: 4 Switch BuckBoost >300W Device: LM5175

Unless otherwise mentioned, the measurements were done with 18Amps output current





## 1 Startup

The startup waveform is shown in the Figure 1. The input voltage was set to 8V and load current was 15A. Power supply (6574A) was switched on.



The startup waveform is shown in the Figure 2. The input voltage was set at 12V. Power supply (6574A) was switched on.



Figure 2

# PMP10214RevB Test Results



The startup waveform is shown in the Figure 3. The input voltage was set at 16V. Power supply (6574A) was switched on.



Figure 3



### 2 Shutdown

The shutdown waveform is shown in the Figure 4. The input voltage was set to 8V with 15A load current. The power supply was switched off.



Figure 4

The shutdown waveform is shown in the Figure 5. The input voltage was set at 12V. The power supply was switched off.



Figure 5



The shutdown waveform is shown in the Figure 6. The input voltage was set at 16V. The power supply was switched off.



Figure 6



## 3 Efficiency

The efficiency is shown in the Figure 7 below. The input voltage was set to 9V, 12V and 16V.



Figure 7

| VIN    | IIN    | VOUT   | IOUT | PIN      | POUT    | Eff      |
|--------|--------|--------|------|----------|---------|----------|
| 12.01  | 25.944 | 16.908 | 18   | 311.5874 | 304.344 | 0.976753 |
| 12.002 | 23.059 | 16.916 | 16   | 276.7541 | 270.656 | 0.977966 |
| 12.011 | 20.121 | 16.914 | 14   | 241.6733 | 236.796 | 0.979818 |
| 12.003 | 17.237 | 16.911 | 12   | 206.8957 | 202.932 | 0.980842 |
| 12.011 | 14.352 | 16.91  | 10   | 172.3819 | 169.1   | 0.980962 |
| 12.004 | 11.478 | 16.907 | 8    | 137.7819 | 135.256 | 0.981667 |
| 12.012 | 8.615  | 16.905 | 6    | 103.4834 | 101.43  | 0.980157 |
| 12.007 | 7.189  | 16.904 | 5    | 86.31832 | 84.52   | 0.979166 |
| 12.003 | 5.773  | 16.903 | 4    | 69.29332 | 67.612  | 0.975736 |
| 12.015 | 4.347  | 16.902 | 3    | 52.22921 | 50.706  | 0.970836 |
| 12.01  | 2.92   | 16.901 | 2    | 35.0692  | 33.802  | 0.963866 |
| 12.006 | 1.494  | 16.9   | 1    | 17.93696 | 16.9    | 0.942188 |
| 12.012 | 0.791  | 16.899 | 0.5  | 9.501492 | 8.4495  | 0.889281 |
| 12.014 | 0.504  | 16.899 | 0.3  | 6.055056 | 5.0697  | 0.837267 |
| 12.016 | 0.217  | 16.898 | 0.1  | 2.607472 | 1.6898  | 0.648061 |
| 12.017 | 0.153  | 16.898 | 0.05 | 1.838601 | 0.8449  | 0.459534 |

At typical input range 12V efficiency is >98% in a load range 6Amps to 12 Amps



## 4 Load Regulation

The load regulation of the output is shown in the Figure 8 below. The input voltage was set to 8V, 12V and 16V.



Figure 8



## 5 Line Regulation

The line regulation is shown in Figure 9. The output current was set to 15A.



Figure 9

With the same setup the efficiencies are shown in Figure 10.



Figure 10



## 6 Output Ripple Voltage

The output ripple voltage is shown in Figure 11.



Figure 11

Output voltage ripple is around 150mVpp, so 1% of Vout 16.8V

## PMP10214RevB Test Results



The output ripple voltage is shown in Figure 12. Input voltage was set to 8V with 15A load. The waveforms were captured separately.



Figure 12

The output ripple voltage is shown in Figure 13. Input voltage was set to 12V. The waveforms were captured separately.



# PMP10214RevB Test Results



The output ripple voltage is shown in Figure 14. Input voltage was set to 16V. The waveforms were captured separately.





## 7 Input Ripple Voltage

The input ripple voltage is shown in Figure 15.



Figure 15

At 16V input voltage the converter is in transfer mode (Vin = Vout); the typical operation for this automotive application could be expected in a range of 11V to 15V input voltage.



The input ripple voltage is shown in Figure 16. Input voltage was set to 8V with 15A load current. The waveforms were captured separately.



Figure 16

The input ripple voltage is shown in Figure 17. Input voltage was set to 12V. The waveforms were captured separately.



Figure 17

# PMP10214RevB Test Results



The input ripple voltage is shown in Figure 18. Input voltage was set to 16V. The waveforms were captured separately.



Figure 18



### 8 Load Transients

The Figure 19 shows the response to load transients. The load is switching from 7.5A to 15A with a frequency of 230Hz. The input voltage was set to 8V



Figure 19

The Figure 20 shows the response to load transients. The load is switching from 9A to 18A with a frequency of 230Hz. The input voltage was set to 12V, deviation is <400mVpk, so less than 2.5%.



Figure 20





The Figure 21 shows the response to load transients. The load is switching from 9A to 18A with a frequency of 230Hz. The input voltage was set to 16V



Figure 21



## **Control Loop Frequency Response**

Figure 22 shows the loop response. 15A-load applied (electronic load). The input voltage was set to 8V.



Figure 22

Figure 23 shows the loop response. 18A-load applied (Electronic load). The input voltage was set to 12V.



Figure 23

# PMP10214RevB Test Results



Figure 24 shows the loop response. 18A-load applied (electronic load). The input voltage was set to 16V.



Figure 24

Table 1 summarizes the results from the frequency response.

| Vin                 | 8V    | 12V   | 16V   |
|---------------------|-------|-------|-------|
| Bandwidth (kHz)     | 1.78  | 3.15  | 4.86  |
| Phase margin        | 74°   | 77°   | 86°   |
| slope (20dB/decade) | -0.97 | -1.24 | -0.93 |
|                     |       |       |       |
| gain margin (dB)    | -16.8 | -16.3 | -9    |
| slope (20dB/decade) | -0.56 | -1.04 | +0.49 |
| freq (kHz)          | 20.4  | 29.9  | 47.2  |

Table 1



### **10 Miscellaneous Waveforms**

## 10.1 8V Input Voltage (15A Load Current)

10.1.1 Boost High Side (SW2)

#### 10.1.1.1 Source Drain

The waveform measured on source drain is shown Figure 25. (referenced to VOUT')



Figure 25

A 30V FET or a RC snubber is recommended for the synchronuous rectifier!



#### 10.1.1.2 Gate-Source





## 10.1.2 Boost Low Side (SW2)

### 10.1.2.1 Drain-Source

The waveform of the drain-source voltage on is shown in Figure 27.



Figure 27



### **10.1.2.2** Gate Source

The waveform of the **gate-source** voltage is shown in Figure 28 (boost LS).



Figure 28



### 10.2 12V Input Voltage

10.2.1 Boost High Side (SW2)

### 10.2.1.1 Source Drain

The waveform of the source-drain voltage is shown in Figure 29. (referenced to VOUT')



Figure 29



### 10.2.1.2 **Gate-Source**

The waveform of the gate-source voltage is shown in Figure 30 (boost HS).



Figure 30



10.2.2 Boost Low Side (SW2)

### 10.2.2.1 Drain-Source

The waveform of the **drain-source** voltage is shown in Figure 31.



Figure 31



### **10.2.2.2** Gate Source

The waveform of the **gate-source** voltage on is shown in Figure 32 (boost LS).



Figure 32



### 10.3 16V Input Voltage

### 10.3.1 Boost High Side

### 10.3.1.1 Source Drain

The waveform of the source-drain voltage is shown in Figure 33 (referenced to VOUT').



Figure 33



### **10.3.1.2** Gate Source

The waveform of the gate-source voltage is shown in Figure 34 (boost HS).



Figure 34



10.3.2 Boost Low Side (SW1)

### 10.3.2.1 Drain Source

The waveform of the drain-source voltage is shown in Figure 35.



Figure 35



### **10.3.2.2** Gate Source

The waveform of the gate source voltage is shown in Figure 36 (boost LS).



Figure 36



10.3.3 Buck High Side (SW1) at 16V input = transfer region

### 10.3.3.1 Drain-Source

The waveform of the drain-source voltage is shown in Figure 37.



Figure 37



### **10.3.3.2** Gate Source

The waveform of the gate-source voltage is shown in Figure 38 (buck HS)



Figure 38



10.3.4 Buck Low Side (SW1)

### 10.3.4.1 Drain-Source

The waveform of the drain-source voltage is shown in Figure 39.



Figure 39



### **10.3.4.2** Gate Source

The waveform of the gate-source voltage is shown in Figure 40 (buck LS)



Figure 40



## 11 Thermal Image

Figure 41 shows the thermal image at 12V input voltage and 18A output current.



Figure 41

| Name | Temperature |
|------|-------------|
| R101 | 66.9°C      |
| Q8   | 66.1°C      |
| R1   | 66.8°C      |
| Q7   | 66.1°C      |



Figure 43 shows the thermal image at 14V input voltage and 18A output current.



Figure 42

| Name | Temperature |
|------|-------------|
| R101 | 57.3°C      |
| Q8   | 54.6°C      |
| Q7   | 55.0°C      |
| R1   | 57.1°C      |



### 12 Addendum

### 12.1 Example of the switching behavior during the buck-boost transition

Figure 43 shows the waveforms of the 2 switchnodes at 16V input voltage



Figure 44 shows the waveforms of the 2 switchnodes at 19.3V input voltage





Figure 45 shows the waveforms of the 2 switchnodes at 19.79V input voltage



Figure 45

### PMP10214RevB Test Results



For Feasibility Evaluation Only, in Laboratory/Development Environments. The reference design is not a complete product. It is intended solely for use for preliminary feasibility evaluation in laboratory / development environments by technically qualified electronics experts who are familiar with the dangers and application risks associated with handling electrical / mechanical components, systems and subsystems. It should not be used as all or part of a production unit.

Your Sole Responsibility and Risk. You acknowledge, represent and agree that:

- You have unique knowledge concerning Federal, State and local regulatory requirements (including but not limited to Food and Drug Administration regulations, if applicable) which relate to your products and which relate to your use (and/or that of your employees, affiliates, contractors or designees) of the reference design for evaluation, testing and other purposes.
- 2. You have full and exclusive responsibility to assure the safety and compliance of your products with all such laws and other applicable regulatory requirements, and also to assure the safety of any activities to be conducted by you and/or your employees, affiliates, contractors or designees, using the reference design. Further, you are responsible to assure that any interfaces (electronic and/or mechanical) between the reference design and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard.
- 3. Since the REFERENCE DESIGN is not a completed product, it may not meet all applicable regulatory and safety compliance standards (such as UL, CSA, VDE, CE, RoHS and WEEE) which may normally be associated with similar items. You assume full responsibility to determine and/or assure compliance with any such standards and related certifications as may be applicable. You will employ reasonable safeguards to ensure that your use of the reference design will not result in any property damage, injury or death, even if the REFERENCE DESIGN should fail to perform as described or expected.

Certain Instructions. Exceeding the specified reference design ratings (including but not limited to input and output voltage, current, power, and environmental ranges) may cause property damage, personal injury or death. If there are questions concerning these ratings please contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may result in unintended and/or inaccurate operation and/or possible permanent damage to the reference design and/or interface electronics. Please consult the reference design User's Guide prior to connecting any load to the reference design output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, some circuit components may have case temperatures greater than 60°C as long as the input and output ranges are maintained at nominal ambient operating temperature. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors which can be indentified using the reference design schematic. When placing measurement probes near these devices during normal operation, please be aware that these devices may be very warm to the touch.

Agreement to Defend, Indemnify and Hold Harmless. You agree to defend, indemnify and hold TI, its licensors and their representatives harmless from and against any and all claims, damages, losses, expenses, costs and liabilities (collectively, "Claims") arising out of or in connection with any use of the reference design that is not in accordance with the terms of this agreement. This obligation shall apply whether Claims arise under the law of tort or contract or any other legal theory, and even if the reference design fails to perform as described or expected.

<u>Safety-Critical or Life-Critical Applications</u>. If you intend to evaluate TI components for possible use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, such as devices which are classified as FDA Class III or similar classification, then you must specifically notify TI of such intent and enter into a separate Assurance and Indemnity Agreement.

#### IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated ('TI") reference designs are solely intended to assist designers ("Designer(s)") who are developing systems that incorporate TI products. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.

Tl's provision of reference designs and any other technical, applications or design advice, quality characterization, reliability data or other information or services does not expand or otherwise alter Tl's applicable published warranties or warranty disclaimers for Tl products, and no additional obligations or liabilities arise from Tl providing such reference designs or other items.

TI reserves the right to make corrections, enhancements, improvements and other changes to its reference designs and other items.

Designer understands and agrees that Designer remains responsible for using its independent analysis, evaluation and judgment in designing Designer's systems and products, and has full and exclusive responsibility to assure the safety of its products and compliance of its products (and of all TI products used in or for such Designer's products) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to its applications, it has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any systems that include TI products, Designer will thoroughly test such systems and the functionality of such TI products as used in such systems. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

Designers are authorized to use, copy and modify any individual TI reference design only in connection with the development of end products that include the TI product(s) identified in that reference design. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of the reference design or other items described above may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS AND OTHER ITEMS DESCRIBED ABOVE ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNERS AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS AS DESCRIBED IN A TI REFERENCE DESIGN OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Tl's standard terms of sale for semiconductor products (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>) apply to the sale of packaged integrated circuit products. Additional terms may apply to the use or sale of other types of TI products and services.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated