

#### COMPUTER ORGANIZATION AND DESIGN

The Hardware/Software Interface



### Chapter 1 (continued)

# Computer Abstractions and Technology

## **Below Your Program**



- Written in High-Level Language (HLL)
- System software
  - Compiler: translates HLL code to machine code
  - Operating System:
    - Handling input/output
    - Managing memory and storage
    - Scheduling tasks & sharing resources
- Hardware
  - Processor, memory, I/O controllers



## **Levels of Program Code**

- High-level language
  - Level of abstraction closer to problem domain
  - Provides for productivity and portability
- Assembly language
  - Textual representation of instructions
- Hardware representation
  - Binary digits (bits)
  - Encoded instructions and data

High-level language program (in C)

Assembly language program (for MIPS) Swap:

\$\frac{1}{2} \text{ Sunpiler}

\$\frac{1}{2} \text{ sal, 2 } \text{ # t1 = k\*4 } \text{ t1 = k\*4 } \text{ t1 = kv[k] = v + k} \text{ } \text{ wo sto, 0(\$t1) } \text{ # t0 = v[k] } \text{ t0 = v[k] } \text{ t2 = v[k+1] } \text{ sw } \text{ \$t2, 0(\$t1) } \text{ # t2 = v[k+1] } \text{ to sw } \text{ \$t0, 4(\$t1) } \text{ # v[k] = t0 } \text{ yr k+1] = t0} \text{ } \text{ fraction of the store of the sto

swap(int v[], int k)

v[k] = v[k+1];

v[k+1] = temp;

temp = v[k]:

{int temp;

Binary machine language program (for MIPS)



Assembler

#### **Hardware Organization of Computer**



**Control** 

**Datapath** 

Central Processing
Unit (CPU)
or "processor"

Input

Memory

**Output** 

## Components of a Computer

#### **The BIG Picture**







- Same components for all kinds of computer
  - Desktop, Server, Embedded

#### Input/Output includes

- User-interface devices
  - Display, keyboard, mouse
- Storage devices
  - Hard disk, CD/DVD, flash
- Network adapters
  - For communicating with other computers



## We need a language? ISA



#### Instruction Set Architecture (ISA)

- A set of assembly language instructions (ISA)
   provides a link between software and hardware.
- Given an instruction set, software programmers and hardware engineers work more or less independently.
- ISA is designed to extract the most performance out of the available hardware technology.

### **Architecture and Organization**

Software Programmers





#### ISA

- Defines registers
- Defines data transfer modes between registers, memory and I/O
- Types of ISA: RISC, CISC, VLIW, Superscalar
- Examples:
  - IBM370/X86/Pentium/K6 (CISC)
  - PowerPC (Superscalar)
  - Alpha (Superscalar)
  - ARM (RISC)
  - MIPS (RISC and Superscalar)
  - Sparc (RISC), UltraSparc (Superscalar)
  - RISC V (Open Source, RISC)

#### Computer Architecture

- Architecture: System attributes that have a direct impact on the logical execution of a program
- Architecture that is visible to a programmer:
  - Instruction set
  - Data representation
  - I/O mechanisms
  - Memory addressing

### Computer Organization

- Organization: Physical details that are transparent to a programmer, such as
  - Hardware implementation of an instruction
  - Control signals
  - Memory technology used
- Example: x86 architecture has been used by both Intel and AMD computers, which may differ in their organization.

### **CPU Design**

- Design and implementation of a processor:
  - Define instruction set
  - Design datapath and control hardware
  - Implement hardware in FPGA (Fieldprogrammable gate array - configurable integrated circuit)
  - Verify

#### **Abstractions in Comp Org & Arch**

#### **The BIG Picture**

- Abstraction helps us deal with complexity
  - Hides lower-level details
- Instruction Set Architecture (ISA) or Computer Architecture
  - The hardware/software interface
  - Includes instructions, registers, memory access, I/O, and so on
- Operating system hides details of doing
   I/O, allocating memory from programmers



## Research and Developments of Continuing Interest

- Instruction level parallelism (ILP)
- Multi-core systems and chip multi-processing (CMP)
  - Processors
  - Inter-processor communication
  - Memory organization
  - Operating system
  - Programming languages
  - Computing algorithms
- Energy efficiency and low power design
- Embedded systems
- Quantum computing, biological computing, . . .

#### What You Will Learn: Comp Org & Arch

- How programs are translated into machine language
  - and how hardware executes them
- The hardware/software interface
- What determines program performance
  - and how it can be improved
- How hardware designers design computer & improve performance
- What is parallel processing



## **Understanding Performance**

- Algorithm
  - determines number of operations executed
- Programming language, compiler, architecture
  - determine number of machine instructions executed per operation
- Processor and memory system
  - determine how fast instructions are executed
- I/O system (including OS)
  - determine how fast I/O operations are executed



## **Defining Performance**

Which airplane has the best performance?











### **Response Time and Throughput**

#### Performance in computers

- Response time
  - How long it takes to do a task
- Throughput
  - Total work done per unit timee.g., tasks/transactions/... per hour
- How are response time and throughput affected by
  - Replacing the processor with a faster version?
  - Adding more processors?
- We'll focus on response time for now...



#### **Relative Performance**

- Define Performance = 1/Execution Time
- "X is n times faster than Y"

```
Performanc e_X / Performanc e_Y
= Execution time _Y / Execution time _X = n
```

- Example: time taken to run a program
  - 10s on A, 15s on B
  - Execution Time<sub>B</sub> / Execution Time<sub>A</sub> =  $15s / 10s = 1.5 = 1\frac{1}{2}$
  - So A is 1½ times faster than B



## **Measuring Execution Time**

#### Elapsed time

- Total response time, including all aspects
  - Processing, I/O, OS overhead, idle time
- Determines system performance

#### CPU time

- Time spent processing a given job
  - Minus I/O time, other jobs' shares
- Includes user CPU time and system CPU time
- Different programs are affected differently by CPU and system performance
  - Running on servers I/O performance hardware and software
  - Total elapsed time is of interest
  - Define performance metric and then proceed



## **CPU Clocking**

 Clock speed is the number of times a second that a circuit operates



- Clock period: duration of a clock cycle
  - e.g.,  $250ps = 0.25ns = 250 \times 10^{-12}s$  (1 ps =  $10^{-12}s$ )
- Clock frequency (rate): cycles per second
  - e.g.,  $4.0GHz = 4000MHz = 4.0 \times 10^9Hz$



#### **CPU Time**

```
CPU Time = CPU Clock Cycles ×Clock Cycle Time

= CPU Clock Cycles

Clock Rate
```

- Performance can be improved by
  - Reducing <u>number</u> of clock cycles
  - Increasing clock rate
  - Hardware designer must often trade off clock rate against cycle count

## **CPU Time Example**

- Computer A: 2GHz clock, 10s CPU time
- Designing Computer B
  - Aim for 6s CPU time
  - Can do faster clock, but causes 1.2 x clock cycles
- How fast must Computer B clock be?

Let's first find the number of clock cycles required for the program on A:

$$CPU time_{A} = \frac{CPU clock cycles_{A}}{Clock rate_{A}}$$

$$10 \text{ seconds} = \frac{\text{CPU clock cycles}_{A}}{2 \times 10^{9} \frac{\text{cycles}}{\text{second}}}$$

CPU clock cycles<sub>A</sub> = 10 seconds 
$$\times 2 \times 10^9 \frac{\text{cycles}}{\text{second}} = 20 \times 10^9 \text{ cycles}$$



## **CPU Time Example**

CPU time for B can be found using this equation:

$$CPU time_{B} = \frac{1.2 \times CPU clock cycles_{A}}{Clock rate_{B}}$$

$$6 seconds = \frac{1.2 \times 20 \times 10^{9} cycles}{Clock rate_{B}}$$

$$Clock \ rate_{B} = \frac{1.2 \times 20 \times 10^{9} \ cycles}{6 \ seconds} = \frac{0.2 \times 20 \times 10^{9} \ cycles}{second} = \frac{4 \times 10^{9} \ cycles}{second} = 4 \ GHz$$

To run the program in 6 seconds, B must have twice the clock rate of A.

#### Instruction Count and CPI

Clock Cycles = Instruction Count × Cycles Per Instruction

CPU Time = Instruction Count × CPI× Clock Cycle Time

= Instruction Count × CPI

Clock Rate

- Instruction Count for a program
  - Determined by program, ISA, and compiler
- Average cycles per instruction
  - Determined by CPU hardware
  - If different instructions have different CPI
    - Average CPI gets affected by instruction mix (dynamic frequency of instructions)



### **CPI Example**

- Computer A: Cycle Time = 250ps, CPI = 2.0
- Computer B: Cycle Time = 500ps, CPI = 1.2
- Same ISA
- Which is faster? by how much?

CPU Time 
$$_{A}$$
 = Instruction Count × CPI $_{A}$  × Cycle Time  $_{A}$  = I× 2.0 × 250ps = I× 500ps A is faster...

CPU Time  $_{B}$  = Instruction Count × CPI $_{B}$  × Cycle Time  $_{B}$ 

CPU Time<sub>B</sub> = Instruction Count × CPI<sub>B</sub> × Cycle Time<sub>B</sub>  
= 
$$I \times 1.2 \times 500$$
ps =  $I \times 600$ ps

