

## FACULTY OF ENGINEERING AND TECHNOLOGY ELECTRICAL AND COMPUTER ENGINEERING DEPARTMENT ADVANCED DIGITAL DESIGN ENCS3310 COURSE PROJECT

## Dr. Abdellatif Abu-Issa

## **Objective:**

The task is to design an Arithmetic Unit, and then to write a complete code for functional verification. You should search for information about the following types of adders: Ripple Adder, Look-ahead Adder, Arithmetic Unit.

## The Task:

Your task is to create a library element that has the following appearance:



Figure 1: 4-bit Arithmetic Unit

The inputs and the output of the Arithmetic Unit are fed through/to flip-flops (registers). The Arithmetic unit works as shown in the following table:

|   | Select |        |         | Input          | Outout                    |                  |
|---|--------|--------|---------|----------------|---------------------------|------------------|
|   | S<br>1 | S<br>0 | Ci<br>n | Y              | Output<br>D = A + Y + Cin | Microoperations  |
| 1 | 0      | 0      | 0       | В              | D = A + B                 | Add              |
| 2 | 0      | 0      | 1       | В              | D = A + B + 1             | Add with carry   |
| 3 | 0      | 1      | 0       | B <sup>-</sup> | D = A + B <sup>-</sup>    | Sub. With borrow |
| 4 | 0      | 1      | 1       | B <sup>-</sup> | $D = A + B^{-} + 1$       | Sub              |
| 5 | 1      | 0      | 0       | 0              | D = A                     | Transfer A       |
| 6 | 1      | 0      | 1       | 0              | D = A + 1                 | Increment        |
| 7 | 1      | 1      | 0       | 1              | D = A - 1                 | Decrement        |
| 8 | 1      | 1      | 1       | 1              | D = A                     | Transfer A       |

The Arithmetic Unit is to be built **structurally from a library of gates**, which contains the following devices (assume that delay is independent of number of inputs):

| Gate     | Delay |
|----------|-------|
| Inverter | 3 ns  |
| NAND     | 5 ns  |
| NOR      | 5 ns  |
| AND      | 7 ns  |
| OR       | 7 ns  |
| XNOR     | 9 ns  |
| XOR      | 11 ns |

The Arithmetic Unit will use 4-bit adder and the required gates to build the needed multiplexers. The first type of the adders to be used is the carry ripple adder which should be built structurally as follows:

- Built 1-bit full adder from the basic gates given above.
- Use the full adder to build 4-bit adder.

The second type of adders to be used is the carry look-ahead adder. You should implement a 4-bit adder structurally using the basic gates given above .

## **Stages of the project:**

The project is split into two stages of complexity, and you can choose how complex a system you wish to attempt to implement.

#### Stage 1

The adders to be used on this stage are the ripple carry adders. You should produce complete functional verification to demonstrate the Arithmetic Unit working. You should determine the maximum latency of the unit. And therefore, what is the maximum frequency of normal-mode clock that can be applied to the flip-flops. Also, you should introduce an error in your design and to do a verification that will discover the error. You can build your own task and/or use system task to print to console when a logical error happens and causes the system to produce unexpected output.

## Stage 2

Replace the ripple carry adder in stage 1 with an adder that accelerates addition by using carry look ahead on 4-bit groups. You should produce simulations to demonstrate the Arithmetic Unit working. You should determine the maximum latency of the unit. And therefore, what is the maximum frequency of normal-mode clock that can be applied. Also, you should introduce an error in your design and to do a verification that will discover the error. You can build your own task and/or use system task to print to console when a logical error happens and causes the system to produce unexpected output.

#### Format of the report:

This project should be written as **formal report.** The report should include sections on the following:

- Brief introduction and background
- Design philosophy
- Results
- Conclusion and Future works

The report shouldn't exceed **8 pages** (excluding the code) with Font = 12 point

The code should be included in the appendix. Also the code should be sent as memo to the instructor after submitting the report.

## **Key Points:**

- Any type of plagiarism or cheating will be penalized by **0** mark, and the cheaters will be treated according to the university laws.
- The design description should include a block diagram of the design, and give a justification of the decisions made.
- Technical achievement in design is linked to the degree of functionality that was attempted, as explained below.
- Technical achievement in implementation is based on the quality of your Verilog code. This includes issues such as legibility of code, use of meaningful variable names, good comments, clear structure, and modifiability of the design.
- Technical achievement in evaluation is based on the quality of your simulation results.

#### Mark scheme for technical achievement:

| Design        | Successful Implementation, using of comments and meaningful     |
|---------------|-----------------------------------------------------------------|
| Attempted     | variable names, good simulation, good structure of the codeetc. |
| Stage 1       | Up to 80%                                                       |
| Stage 1 and 2 | Up to 100%                                                      |

## **Deadline:**

- The report should be submitted before midnight, Friday 19-8-2022.
- Late submission is penalized at a rate of 10% marks per day.

## **Assessment Form (Feedback):**

The following is the assessment form for this project. This feedback will be given back to the student after finishing the assessment process:



# Electrical and Computer Engineering Department Project Assessment Feedback Advanced Digital Design (ENCS 3310)

# Dr. Abdellatif Abu-Issa

| Student Name: Student ID:                                                                                                                                                    |       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|                                                                                                                                                                              | Marks |
| Report Presentation (10%) Language (Spelling and Grammar), style of the report, caption of figures, page numberingetc.                                                       |       |
| Design Process and Outcome (70%)                                                                                                                                             |       |
| <ul> <li>Description of the system and design process (20%)</li> </ul>                                                                                                       |       |
| <ul> <li>Technical Achievement in System Design and Evaluation (50%)</li> </ul>                                                                                              |       |
| Judgement and Creativity (20%)                                                                                                                                               |       |
| Demonstration of good judgment, imagination and creativity in selecting and applying design methods. Good discussion and analysing of the system and suggested improvements. |       |
| Total Mark (Out of 100)                                                                                                                                                      |       |
|                                                                                                                                                                              |       |
| <b>Deducted Marks:</b> late days * 10% per day                                                                                                                               |       |
| FINAL ALLOCATED MARK (Out of 100)                                                                                                                                            |       |