# Test plan:

| Function      | How to test                                                                   |
|---------------|-------------------------------------------------------------------------------|
| Reset         | Make assertions on values after reset                                         |
| Write address | Assert if the din [9:8]==00 the next will be write data which is din[9:8]==01 |
| Read address  | Similar constrain input and cover point then make assertions                  |
| Write data    | Similar constrain input and cover point then make assertions                  |
| Read data     | Similar constrain input and cover point then make assertions                  |

# Run.do file:

```
vlib work
vlog project_ram.sv ram_if.sv ram_monitor.sv ram_sva.sv ram_tb.sv ram_top.sv -covercells
vsim -voptargs=+acc work.ram_top -cover
add wave *
coverage save ram.ucdb -onexit
run -all
```

Constrains randomization to input:

```
constraint rst_n_c {
    rst_n dist {1:=99 , 0:=1};
}

constraint rx_valid_c {
    rx_valid dist {1:/90 , 0:/10};
}

constraint din_9_8_c {
    (old_value_9_8_din==2'b00) -> din[9:8] == 2'b01 ;
    (old_value_9_8_din==2'b10) -> din[9:8] == 2'b11 ;
    (old_value_9_8_din==2'b10||old_value_9_8_din==2'b11) -> din[9:8] dist {2'b00:/50 , 2'b10:/50} ;
}
```

Constrain din[9:8] if the previous randomization is 00 next to be 10 .(write flow)

Constrain din[9:8] if the previous randomization is 10 next to be 11.(read flow )

#### **Code coverage:**

```
100.00%
    Coverpoint rx_valid_cp
                                                                                       Covered
       covered/total bins:
       missing/total bins:
       % Hit:
                                                      100.00%
       bin zero
                                                                                       Covered
       bin one
                                                                                       Covered
   Coverpoint tx_valid_cp
                                                      100.00%
                                                                                       Covered
       covered/total bins:
       missing/total bins:
       % Hit:
                                                      100.00%
       bin tx_0
                                                                                       Covered
                                                                                       Covered
       bin tx_1
       bin tx_trans_0_1
                                                                                       Covered
       bin tx_trans_1_0
                                                                                       Covered
TOTAL COVERGROUP COVERAGE: 100.00% COVERGROUP TYPES: 1
```

# Cover groups form Questa:



# **Assertions coverage:**

```
Assertion Coverage:
    Assertions
                                                              100.00%
                     File(Line)
                                                   Failure
Name
                                                                Pass
                                                   Count
                                                                Count
/ram_top/dut/ram_sva_instan/assert__read_address_next_read_data
                     ram sva.sv(46)
/ram_top/dut/ram_sva_instan/assert__write_address_next_write_data
                     ram_sva.sv(37)
/ram_top/dut/ram_sva_instan/assert__tx_remain_low_to_nextRead
                     ram_sva.sv(28)
/ram_top/dut/ram_sva_instan/assert__check_tx_valid_transition
                     ram_sva.sv(19)
/ram_top/dut/ram_sva_instan/assert__check_reset
                     ram_sva.sv(10)
```

```
Directive Coverage:

Directives 5 5 0 100.00%
```

# **Assertions from Questa sim:**

#### Assertions in code:

#### Results on wave form:

# **Bug report:**

```
reg [7:0] WRITE_ADD, READ_ADD;
reg[7:0] mem[255:0];
always@(posedge clk or negedge rst_n) begin
if(rst_n==0) begin
dout<=0;
else if(rx_valid==1) begin
if(din[9:8]==2'b00)
WRITE_ADD<=din[7:0];</pre>
else if(din[9:8]==2'b01)
      mem[WRITE_ADD]<=din[7:0];</pre>
else if(din[9:8]==2'b10)
      READ_ADD<=din[7:0];</pre>
 else if(din[9:8]==2'b11) begin
      dout<=mem[READ_ADD];</pre>
      tx_valid<=1;</pre>
 end
end
end
endmodule
```

- 1- tx\_valid must be low for all cases except read data .
- 2- on reset WRITE\_ADD<=0; READ\_ADD <=0; should be zero.
- 3- also we should handle the case if rst\_n = 1 and rx\_valid not equal =1;

#### code after correctness:

```
always@(posedge r_if.clk or negedge r_if.rst_n) begin
if(!r_if.rst_n) begin
     r_if.tx_valid<=0;
     for(i=0; i<= 255; i=i+1)
mem[i] <= 0;
     r_if.dout<=0;
     WRITE_ADD<=0 ;</pre>
     READ_ADD <=0;
else if(r_if.rx_valid) begin
      if(r_if.din[9:8]==2'b00)
      begin
          WRITE ADD<=r if.din[7:0];</pre>
          r_if.tx_valid<=0;
      else if(r_{if.din}[9:8]==2'b01) begin
           mem[WRITE_ADD]<=r_if.din[7:0];</pre>
            r_if.tx_valid<=0;
      else if(r_if.din[9:8]==2'b10) begin
           READ_ADD<=r_if.din[7:0];</pre>
            r_if.tx_valid<=0;
      else if(r_if.din[9:8]==2'b11) begin
           r_if.dout <= mem[READ_ADD];</pre>
           r_if.tx_valid<=1;
else begin
r_if.dout <=0;
r_if.tx_valid <= 0;
```