## **State Reduction and Encoding**

Binary encoding uses less flip flops but more gates. Gray encoding uses more gates but same amount of flip flops, switching activity less in this encoding that's why it uses less power. One hot encoding uses much more flip flops but less gates, in FPGAs has more flip flops then gates that's why it is suitable for it.

For Fig1, we cannot make state reduction because it does not have a representation that we can encode directly.





 $z=((^{x})&q2)|(x&q5)$ 

#### LUT4

If I want to use only LUT4, then I would want to use least possible gates and it is possible with one hot encoding.

## **Verilog Code**

#### **Module Code**

```
timescale 1ns / 1ps
module FSM1(
        input x,
        input clk,
        output z
    );
    reg q0=1'b1, q1=1'b1, q2=1'b0 , q3=1'b0, q4=1'b0, q5=1'b0;
    wire Q0,Q1,Q2,Q3,Q4,Q5;
    always@(posedge clk)
    begin
        q0 <= Q0;
        q1 <= Q1;
        q2 <= Q2;
        q3 <= Q3;
        q4 <= Q4;
        q5 <= Q5;
        //z <= ((\sim x)\&q2)|(q5\&x);
    assign Q5 = x&(q4|q5);
    assign Q4 = x&q3;
    assign Q3 = x&(q0|q1|q2);
    assign Q2 = (\sim x)&(q1|q2);
    assign Q1 = (\sim x)&q0;
    assign Q0 = (\sim x) & (q3|q4|q5);
    assign z = ((\sim x)\&q2)|(q5\&x);
endmodule
```

#### **Testbench Code**

```
timescale 1ns / 1ps
module experiment6tb;
    reg clk;
    wire z;
    reg x;
    reg [31:0]values;
    reg [9:0]values2;
    FSM1 uut(.x(x),.clk(clk),.z(z));
    integer i;
    initial
    begin
        clk=1'b0;
        values = 32 b01001100011100001111000001111100;
        values2 = 10'b0000111111;
        i=31;
        while(i>=0)
        begin
            clk = \sim clk;
            x=values[i];
            #5
            clk <=~clk;
            #5
            i = i-1;
            clk = \sim clk;
            x=values2[9];
            #5
            clk <=~clk;</pre>
            #5
            clk = \sim clk;
            x=values2[8];
            #5
            clk <=~clk;
            #5
```

```
clk = \sim clk;
              x=values2[7];
              #5
              clk <=~clk;
              #5
              clk = \sim clk;
              x=values2[6];
              #5
              clk <=~clk;
              #5
              clk = \sim clk;
              x=values2[5];
              #5
              clk <=~clk;
              #5
              clk = \sim clk;
              x=values2[4];
              #5
              clk <=~clk;</pre>
              #5
              clk = \sim clk;
              x=values2[3];
              #5
              clk <=~clk;
              #5
              clk = \sim clk;
              x=values2[2];
              #5
              clk <=~clk;</pre>
              #5
              clk = \sim clk;
              x=values2[1];
              #5
              clk <=~clk;</pre>
              #5
              clk = \sim clk;
              x=values2[0];
              #5
              clk <=~clk;</pre>
              #5
    $finish;
endmodule
```

## **RTL Schematic Mealy Machine**



## **Technology Schematic and Layout Mealy Machine**





## **Utilization Summary Mealy Machine**



## **Combinational Delay Mealy Machine**



## **Behavioral Simulation Wave Form Mealy Machine**



# Post Implementation Functional Simulation Mealy Machine



## **Analyzing my results**

As it can be seen in the simulation results, this circuit is producing faulty 0s and 1s because it is a mealy machine, after 3 successive inputs the next input checked immediately without waiting the next rising edge of the clock. To prevent this, we can add a register to the output so it will gain its value at the rising edge of the clock, this way it won't respond immediately to the input.

## **Machine Type Changing**

Machine is now Moore machine, because output determined by only the state, not with input and state.

## **Verilog Code Moore Machine**

#### **Module Code**

```
"timescale 1ns / 1ps

module FSM1(
        input x,
        input clk,
        output reg z
);
   reg q0=1'b1, q1=1'b0, q2=1'b0 , q3=1'b0, q4=1'b0, q5=1'b0;
   wire Q0,Q1,Q2,Q3,Q4,Q5;
   always@(posedge clk)
   begin
        q0 <= Q0;
        q1 <= Q1;
        q2 <= Q2;</pre>
```

```
q3 <= Q3;
q4 <= Q4;
q5 <= Q5;
z <= ((~x)&q2)|(q5&x);
end

assign Q5 = x&(q4|q5);
assign Q4 = x&q3;
assign Q3 = x&(q0|q1|q2);
assign Q2 = (~x)&(q1|q2);
assign Q1 = (~x)&q0;
assign Q0 = (~x)&(q3|q4|q5);
//assign z = ((~x)&q2)|(q5&x);</pre>
endmodule
```

# RTL and Technology Schematics Moore Machine RTL Schematic



## **Technology Schematic**



## Layout



# **Post Implementation Functional and Behavioral Simulation Moore Machine**

#### **Behavioral Simulation Wave Form**



#### **Post Implementation Functional Simulation**



### **Analyzing Results**

Machine is now Moore machine, so it won't determine the output with input, instead it determines the output with states.

### **Arbitrary State**

When make the initial state 111111, it works opposite till it sees 4 consecutive 1s or 0s, but because of the machine type which is Mealy machine, it responds at the 3<sup>rd</sup> bit and corrects itself. But if we make the initial state 000000 then the circuit always makes the output zero.

#### FSM<sub>2</sub>

Fig5 has the same functionality as Fig1 because in Fig5 it fist detects x is same as the previous x then makes a=1 and on the left hand side of the Fig5 when a is equal to it proceeds counting and after the fourth same bit makes z=1.

#### **State Reduction**

| werel state   | Allert State |       |
|---------------|--------------|-------|
| A             | A,0 8,0      |       |
| B             | A10 G0       |       |
| C             | A,0 C,       |       |
|               |              |       |
| Carrent State | Next S       |       |
| N             | NI           |       |
| 90 Stok       | 97           | Stote |
| 0 1 0 0       | 0            | M     |
| 0 1 1 6       |              | N     |

| 9 |         |     |    | 20   | 1000 |   |  |
|---|---------|-----|----|------|------|---|--|
| 0 | 0       | 0   |    | 0    |      |   |  |
| 0 | 0       | ,   | 0  | 0    | 0    |   |  |
|   |         | 0   | 1  | 0 2  |      |   |  |
| 0 | 0       | 0   | 0  | 1    | 10   |   |  |
| 1 |         | -   | 1  | 0    | 0    |   |  |
| 1 | 1       | 0   | 1  | 0    | 1    |   |  |
| 1 | 1       | - 1 | 1. |      | 16   |   |  |
|   |         |     |    |      |      |   |  |
|   | 0 - 0 - | -   | 92 | 0    |      |   |  |
| ( | 3 =     | x   | 9= | × 92 | + >0 | 2 |  |
|   |         |     |    | = X  | A)9, |   |  |
|   |         |     |    |      | 0 .  |   |  |
|   |         |     |    |      |      |   |  |



## **Verilog Code**

```
`timescale 1ns / 1ps

module FSM2(
        input x,
        input clk,
        output z
    );
    reg q0=1'b0, q1=1'b0, q2=1'b0 ;
```

## **RTL Schematic**



# **Technology Schematic**

