# ÖMER FARUK SERT 040170244

| 1 | 1 | 1 | I | 01 | 01 | 01 | 01 | 01 | 01 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 3 | 2 | 1 | 0 | 5  | 4  | 3  | 2  | 1  | 0  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 0 | 0 | 0 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 0 | 0 | 1 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 0 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0  | 0  | 0  | 0  | 0  | 1  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0  | 0  | 0  | 0  | 1  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 0 | 0  | 0  | 0  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 1 | 0  | 0  | 1  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 0 | 0  | 1  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 1  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## **DECODER**

MSI\_library.v

```
timescale 1ns / 1ps
module Decoder(IN , 0, EN);
        input [3:0]IN;
        input EN;
        output reg [15:0]0;
        always @(*)
            begin
                if(EN==1'b1)
                begin
                    case (IN)
                        4'b0000:0=16'b00000000000000001;
                        4'b0001:0=16'b000000000000000010;
                        4'b0010:0=16'b00000000000000100;
                        4'b0011:0=16'b00000000000001000;
                        4'b0100:0=16'b0000000000010000;
                        4'b0101:0=16'b0000000000100000;
```

```
4'b0110:0=16'b0000000010000000;
4'b0111:0=16'b0000000100000000;
4'b1000:0=16'b00000010000000000;
4'b1010:0=16'b00000100000000000;
4'b1011:0=16'b00001000000000000;
4'b101:0=16'b0001000000000000;
4'b110:0=16'b0010000000000000;
4'b110:0=16'b01000000000000000;
4'b1111:0=16'b01000000000000000;
endcase
end
else
0=16'h00;
end
end
end
end
```

#### Top\_module.v

```
timescale 1ns / 1ps
module Top_module(SW,BTN,LED,CAT,AN,DP);
        input [7:0]SW;
        input [3:0]BTN;
        output [7:0]LED;
        output [6:0]CAT;
        output [3:0]AN;
        output DP;
        wire [15:0]0X;
        wire HIGH;
        assign AN = 4'b1110;
        assign DP=OX[15];
        assign CAT=OX[14:8];
        assign LED=OX[7:0];
        assign HIGH=1'b1;
        Decoder decoder1(.IN(SW[3:0]),.O(OX),.EN(HIGH));
endmodule
```

#### Top\_module\_tb.v

```
timescale 1ns / 1ps
module Top_module_tb;
    reg [3:0] inp;
   wire [15:0] out;
    Top_module uut(.SW(inp), .DP(out[15]),.CAT(out[14:8]),.LED(out[7:0]));
    initial
    begin
    // inp = 0000
    inp=4'b0000;
    #10
    // inp = 0001
    inp=4'b0001;
    #10
    inp=4'b0010;
    #10
    // inp = 0011
    inp=4'b0011;
    #10
    // inp = 0100
    inp=4'b0100;
    #10
    inp=4'b0101;
    #10
    // inp = 0110
    inp=4'b0110;
    #10
    // inp = 0111
    inp=4'b0111;
    #10
    // inp = 1000
    inp = 4'b1000;
    #10
    // inp = 1001
    inp = 4'b1001;
```

```
#10
    inp = 4'b1010;
    #10
    inp = 4'b1011;
    #10
    inp = 4'b1100;
    #10
    // inp = 1101
    inp =4'b1101;
    #10
    // inp = 1110
    inp= 4'b1110;
    #10
    inp = 4'b1111;
    $finish;
endmodule
```

#### **Behavioral Simulation Wave Screenshots**



## **RTL Schematic**



#### **Technology Schematic**







How many LUTs are there in the Technology schematic? What are the logic statements of the LUTs and how does these logic statements implement the decoding operation? ? Just explain.

16 LUTS are exist in technology schematic. Logic statements are one rom and two to one 16-bit multiplexer. By 4-bit input choosing the 16-bit output of ROM.

#### **Greatest Delay Without Timing Constraint In Implementation**

10.502

**Greatest Delay with Timing Constraint In Implementation** 

9.299

## **Priority Encoder**

| IN0 | IN1 | IN2 | IN3 | 01 | 00 | V |
|-----|-----|-----|-----|----|----|---|
| 0   | 0   | 0   | 0   | Χ  | Χ  | 0 |
| 1   | 0   | 0   | 0   | 0  | 0  | 1 |
| Χ   | 1   | 0   | 0   | 0  | 1  | 1 |
| Χ   | Χ   | 1   | 0   | 1  | 0  | 1 |
| Χ   | Х   | Х   | 1   | 1  | 1  | 1 |

O2 = IN3 + IN2, O0 = IN1xIN2' + IN3



#### MSI\_library.v

```
`timescale 1ns / 1ps

module ENCODER (IN,0,V);
    input [3:0]IN;
    output [1:0]O;
    output V;

    assign O[0]=((~IN[2])&IN[1])|IN[3];
    assign O[1]=IN[2]|IN[3];
    assign V=IN[0]|IN[1]|IN[2]|IN[3];
endmodule
```

#### Top\_module.v

```
timescale 10ns / 1ps
module Top_module(SW,BTN,LED,CAT,AN,DP);
        input [7:0]SW;
        input [3:0]BTN;
        output [7:0]LED;
        output [6:0]CAT;
        output [3:0]AN;
        output DP;
        wire [15:0]0X;
        //wire HIGH;
        //assign AN = 4'b1110;//for decoder
        //assign DP=OX[15];//for decoder
        //assign CAT=0X[14:8];//for decoder
        //assign LED=OX[7:0];//for decoder
        //assign HIGH=1'b1;//for decoder
        //Decoder decoder1(.IN(SW[3:0]),.0(OX),.EN(HIGH));
        ENCODER encoder1(.IN(SW[3:0]),.0(LED[1:0]),.V(LED[7]));
endmodule
```

## Top\_module\_tb.v

```
`timescale 1ns / 1ps

module Top_module_tb;
   reg [3:0] inp;
   wire [7:0] out;
```

```
//Top_module uut(.SW(inp), .DP(out[15]),.CAT(out[14:8]),.LED(out[7:0]));
//for decoder
    Top_module uut(.SW(inp), .LED(out[7:0])); //for encoder
    initial
    begin
    // inp = 0000
    inp=4'b0000;
    #10
    // inp = 0001
    inp=4'b0001;
    #10
    inp=4'b0010;
    #10
    inp=4'b0100;
    #10
    inp = 4'b1000;
    #10
    $finish;
endmodule
```

#### **Behavioral Simulation Wave Screenshots**



#### **RTL Schematic**



#### **Technology Schematic**



In technology schematic there is 3 LUT but in physical there is 2 LUT.

In RTL schematic there is 5 OR and 1 AND gate and 1 not input in the AND gate.

## **Timing Report for Structural Design**

## **Synthesis**

6.76 ns

## Implementation

9.68 ns

#### **Timing Report for Structural Design**

## Synthesis

6.77 ns

## Implementation

9.549 ns

#### **MUX**

#### Top\_module.v

```
timescale 10ns / 1ps
module Top_module(SW,BTN,LED,CAT,AN,DP);
        input [7:0]SW;
        input [3:0]BTN;
        output [7:0]LED;
        output [6:0]CAT;
        output [3:0]AN;
        output DP;
        wire [15:0]0X;
        //wire HIGH;
        //assign AN = 4'b1110;//for decoder
        //assign DP=OX[15];//for decoder
        //assign CAT=0X[14:8];//for decoder
        //assign LED=OX[7:0];//for decoder
        //assign HIGH=1'b1;//for decoder
        //Decoder decoder1(.IN(SW[3:0]),.0(OX),.EN(HIGH));
        //ENCODER1 encoder1(.IN(SW[3:0]),.0(LED[1:0]),.V(LED[7]));
        MUX mux1(.IN(SW[3:0]),.S(BTN[1:0]),.O(LED[0]));
endmodule
```

#### MSI\_library.v

```
module MUX1 (IN,S,0);
    input [3:0]IN;
    input [1:0]S;
    output reg 0;
    always @(*)
    begin
        case(S)
        2'b00:0=IN[0];
        2'b01:0=IN[1];
        2'b11:0=IN[2];
        2'b11:0=IN[3];
    endcase
    end
endmodule
```

#### Top\_module\_tb.v

```
timescale 1ns / 1ps
module Top_module_tb;
    reg [3:0] inp;
   reg [1:0] sel;
    //wire [7:0] out; // for encoder and decoder
   wire out;
    //Top_module uut(.SW(inp), .DP(out[15]),.CAT(out[14:8]),.LED(out[7:0]));
//for decoder
    //Top_module uut(.SW(inp), .LED(out[7:0])); //for encoder
    Top_module uut(.SW(inp),.BTN(sel) , .LED(out));//for mux
    initial //for mux
    begin
        inp = 4'b0101;
        sel = 2'b00;
        #10
        inp = 4'b1010;
        sel = 2'b00;
        #10
        inp = 4'b1010;
```

```
sel = 2'b01;
#10

// inp =1011 sel = 10
inp = 4'b1011;
sel = 2'b10;
#10

// inp = 1011 sel =11
inp = 4'b1011;
sel = 2'b11;
#10
$finish;
end
endmodule
```

#### **Wave Screenshots of Behavioral Simulation**



**RTL Schematic** 



#### **Technology Schematic**



**Timing and Utilization Report** 



#### **Maximum Combinational Delay**

9.24ns

#### Timing and Utilization Report of always case written design



### **Maximum Combinational Delay**

#### 9.241ns

#### **DEMUX**

Top module.v

```
"timescale 10ns / 1ps

module Top_module(SW,BTN,LED,CAT,AN,DP);
    input [7:0]SW;
    input [3:0]BTN;
    output [7:0]LED;
    output [6:0]CAT;
    output [3:0]AN;
    output DP;
    wire [15:0]OX;
    wire HIGH;
```

```
//assign AN = 4'b1110;//for decoder
//assign DP=OX[15];//for decoder
//assign CAT=OX[14:8];//for decoder
//assign LED=OX[7:0];//for decoder
//assign HIGH=1'b1;//for decoder
//Decoder decoder1(.IN(SW[3:0]),.O(OX),.EN(HIGH));
//ENCODER1 encoder1(.IN(SW[3:0]),.O(LED[1:0]),.V(LED[7]));
//MUX mux1(.IN(SW[3:0]),.S(BTN[1:0]),.O(LED[0]));
//MUX1 mux2(.IN(SW[3:0]),.S(BTN[1:0]),.O(LED[0]));
DEMUX demux1(.IN(SW[0]),.S(BTN[1:0]),.O(LED[3:0]));
endmodule
```

#### MSI library.v

```
timescale 1ns / 1ps
module DEMUX (IN,S,0);
        input IN;
        input [1:0]S;
        output [3:0]0;
        wire [3:0]OX;
        wire [3:0]N;
        //least significant 00
        NOT not2(.0(N[0]),.I(S[0]));
        NOT not3(.0(N[1]),.I(S[1]));
        AND and1(.0(0X[0]),.I1(N[0]),.I2(N[1]));
        TRI tri5(.0(0[0]),.E(0X[0]),.I(IN));
        //01
        NOT not4(.0(N[2]),.I(S[1]));
        AND and2(.0(0X[1]),.I1(S[0]),.I2(N[2]));
        TRI tri2(.0(0[1]),.E(0X[1]),.I(IN));
        //10
        NOT not5(.0(N[3]),.I(S[0]));
        AND and3(.0(0X[2]),.I1(N[3]),.I2(S[1]));
        TRI tri3(.0(0[2]),.E(0X[2]),.I(IN));
        //11
        AND and4(.0(0X[3]),.I1(S[0]),.I2(S[1]));
        TRI tri4(.0(0[3]),.E(0X[3]),.I(IN));
endmodule
```

## Top\_module\_tb.v

```
timescale 1ns / 1ps
module Top_module_tb;
   reg inp;
   reg [1:0]sel;
   //reg [1:0] sel;
   wire [3:0]out;
   Top_module uut(.SW(inp),.BTN(sel),.LED(out));
    initial
   begin
        inp=1'b1;
        sel=2'b00;
        #10
        sel=2'b01;
        #10
        sel=2'b10;
        #10
        sel=2'b11;
        #10
        $finish;
endmodule
```

#### **Behavioral Simulation Wave Screenshots**



#### **RTL Schematic**



## **Technology Schematic**

