# Ömer Faruk SERT 040170144

### 1-) SR LATCH

### **Circuit Diagram and Truth table of SR latch**



#### **Characteristic Function of SR latch**



### **Verilog Code**

#### **Module Code**

```
`timescale 1ns / 1ps

module SR_Latch (
    input S,R,
    output Q,Qn
);
    wire [1:0]OX;
    NAND nand1(.I1(S),.I2(OX[1]),.O(OX[0]));
    NAND nand2(.I1(R),.I2(OX[0]),.O(OX[1]));

    assign Q=OX[0];
    assign Qn=OX[1];
endmodule
```

#### **Testbench Code**

```
`timescale 1ns / 1ps

module experiment5tb;

reg S;
reg R;
wire Q,Qn;

SR_Latch uut(.S(S),.R(R),.Q(Q),.Qn(Qn));
```

```
initial
begin

R=1'b0;
S=1'b1;
#10

R=1'b1;
S=1'b0;
#10

R=1'b1;
S=1'b1;
#10

R=1'b0;
S=1'b0;
#10

$finish;
end
endmodule
```

### **Simulation Wave**



#### **RTL Schematic**



# **Technology Schematic**



### 2-) D Flip Flop

### **Circuit Diagram and Truth Table of D Flip Flop**



### **Verilog Code**

#### **Module Code**

```
`timescale 1ns / 1ps

module DFF (
    input D,Clk,
    output Q,Qn
);
    wire [4:0]OX;
```

```
NOT not1(.I(D),.O(OX[0])); //Dnot

NAND nand1(.I1(D),.I2(Clk),.O(OX[1]));
NAND nand2(.I1(OX[1]),.I2(OX[2]),.O(OX[3])); //OX[2]=Qn , OX[3]=Q

NAND nand3(.I1(OX[0]),.I2(Clk),.O(OX[4]));
NAND nand4(.I1(OX[3]),.I2(OX[4]),.O(OX[2]));

assign Qn=OX[2];
assign Q=OX[3];
endmodule
```

#### **Testbench Code**

```
timescale 1ns / 1ps
module experiment5tb;
    reg Clk;
    reg D;
    wire Q,Qn;
    DFF uut(.D(D),.Clk(Clk),.Q(Q),.Qn(Qn));
    initial
    begin
    D=1'b0;
    Clk=1'b1;
    #10
    D=1'b1;
    Clk=1'b0;
    #10
    D=1'b1;
    Clk=1'b1;
    #10
```

```
D=1'b0;
Clk=1'b0;
#10
$finish;
end
endmodule
```

### **Simulation Waveform**



#### **RTL Schematic**



### **Technology Schematic**



### **Combinationa Delays**



187.4414 MHz is the maximum limit of clock frequency because the longest delay is 5.335ns, so from F=1/T we can derive the maximum clock frequency.

### 3-) Master Slave D Flip Flop

#### **Circuit Diagram**



### **Explanation of how Master Slave D Flip Flop works**

Normally a D flip flop would direct the input to the output when clock is high. When there is 2 D flip flop with one of them is connected to not clock, while clock is high it takes the input and stores in first flip flops output and after clock became low it holds in the second flip flop also.

At negating edge output will change because the output comes from slave latch, and it is active when clock is low.

# **Hand Drawn Simulation**



### **Verilog Code**

### **Module Code**

```
`timescale 1ns / 1ps
module MSDF (
    input D,Clock,
    output Q,Qn
);
    wire [2:0]OX;
    wire Qm;

NOT not1(.I(Clock),.O(OX[0])); //Clocknot
    DFF dff1(.D(D),.Clk(Clock),.Q(Qm));
    DFF dff2(.D(Qm),.Clk(OX[0]),.Q(OX[1]),.Qn(OX[2]));
```

```
assign Q=OX[1];
assign Qn=OX[2];
endmodule
```

### **Testbench Code**

```
timescale 1ns / 1ps
module experiment5tb;
   reg Clock;
   reg D;
   wire Q,Qn;
   MSDF uut(.D(D),.Clock(Clock),.Q(Q),.Qn(Qn));
   initial
   begin
   D=1'b0;
   Clock=1'b0;
   #5
   D=1'b1;
   #5
   Clock=1'b1;
   #5
   D=1'b0;
    #5
   Clock=1'b0;
    #10
   Clock=1'b1;
   #5
   D=1'b1;
   #10
   Clock=1'b0;
    #5;
   Clock=1'b1;
```

```
D=1'b0;
#5
Clock=1'b0;
#5

$finish;
end
endmodule
```

### **Simulation Waveform**



#### **RTL Schematic**



### **Technology Schematic**



### 4-) D Flip Flop Behavioral Design

# **Verilog Code**

#### **Module Code**

```
module DFFB(
    input D,Clk,
    output Q,Qn
);
    reg FF;
    always @(posedge Clk) begin
        FF=D;
    end
    assign Q=FF;
    assign Qn=~FF;
endmodule
```

#### **Testbench Code**

```
`timescale 1ns / 1ps

module experiment5tb;
```

```
reg Clk;
   reg D;
   wire Q,Qn;
   DFFB uut(.D(D),.Clk(Clk),.Q(Q),.Qn(Qn));
   initial
   begin
   D=1'b0;
   Clk=1'b1;
   #10
   D=1'b1;
   Clk=1'b0;
   #10
   D=1'b1;
   Clk=1'b1;
   #10
   D=1'b0;
   Clk=1'b0;
   #10
   $finish;
endmodule
```

### **Simulation Waveform**

|                  |       |          |          |           |           |           |           |           | 40.000 1  |
|------------------|-------|----------|----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Name             | Value | 0.000 ns | 5.000 ns | 10.000 ns | 15.000 ns | 20.000 ns | 25.000 ns | 30.000 ns | 35.000 ns |
| <sup>™</sup> Clk | 0     |          |          |           |           |           |           |           |           |
| ₩ D              | 0     |          |          |           |           |           |           |           |           |
| ¹⊌ Q             | 1     |          |          |           |           |           |           |           |           |
| ¹⊌ Qn            | 0     |          |          |           |           |           |           |           |           |
|                  |       |          |          |           |           |           |           |           |           |
|                  |       |          |          |           |           |           |           |           |           |
|                  |       |          |          |           |           |           |           |           |           |

#### **RTL Schematic**



# **Technology Schematic**



# 5-) 8-bit Register

# **Verilog Code**

#### **Module Code**

```
module bit8Register(
   input [7:0]IN,
   input Clk,
```

```
input Clear,
  output [7:0]OUT
);

reg [7:0]FF;
  always@(posedge Clk)
  begin
         FF<=IN;
  end
  always @(Clear) begin
         FF <= FF & {~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Clear,~Cle
```

#### **Simulation Code**

```
timescale 1ns / 1ps
module experiment5tb;
    reg Clk;
    reg [7:0]IN;
   reg Clear;
   wire [7:0]OUT;
   bit8Register uut(.Clk(Clk),.IN(IN),.Clear(Clear),.OUT(OUT)); //IN,Clk,Clear
    initial
    begin
    IN=8'b11110110;
    Clk=1'b1;
    Clear=1'b0;
    #10
    Clear=1'b1;
    #10
    IN=8'b01010101;
```

```
Clk=1'b1;
  Clear=1'b1;
  #10
  Clear=1'b0;
  Clk=1'b0;
  #10
  Clk=1'b1;
  #10
  $finish;
  end
endmodule
```

### **Simulation Waveform**



# **RTL Design**



### **Technology Schematic**



We can define 4x8 array by using for loop in a for loop

```
for (int i=0; i< 3; i++)
{
    for (int j=0; j< 7; j++)
    {
        a_2D[i][j] = (byte)i*j;
    }
}</pre>
```

That is the example code

This code shows how to distribute inputs by 8 bit 8bit and we can use 4 8 bit register and distribute the one common clock to all 8 bit register

# 6-) Block Ram

### **Verilog Code**

#### **Module Code**

```
module BRAM(
    input clka,
    input wea,
    input [3:0]addra,
   output [7:0]douta
);
   reg clka1;
    integer count;
    integer count_next;
   wire [7:0]dina;
    assign dina=8'b10101010;
    /*always@(posedge clka)
    begin
        begin
        else
        begin
    blk_mem_gen_0
BRAM(.clka(clka),.wea(wea),.addra(addra),.douta(douta),.dina(dina));
endmodule
```

#### **Testbench Code**

```
timescale 1ns / 1ps
module experiment5tb;
    reg clka;
    reg wea;
    reg [3:0]addra;
    wire [7:0]douta;
    BRAM uut(.clka(clka),.wea(wea),.addra(addra),.douta(douta));
    initial
    begin
        clka=1'b0;
        wea=1'b0;
        addra=4'b0000;
        #10
        clka=1'b1;
        #10
        clka=1'b0;
        addra=4'b0001;
        #10
        clka=1'b1;
        #10
        addra=4'b0010;
        clka=1'b0;
        #10
        clka=1'b1;
        #10
        addra=4'b0011;
        clka=1'b0;
        #10
        clka=1'b1;
        #10
        addra=4'b0100;
        clka=1'b0;
        #10
        clka=1'b1;
        #10
        addra=4'b0101;
        clka=1'b0;
```

```
#10
clka=1'b1;
#10
addra=4'b0110;
clka=1'b0;
#10
clka=1'b1;
#10
addra=4'b0111;
clka=1'b0;
#10
clka=1'b1;
#10
addra=4'b1000;
clka=1'b0;
#10
clka=1'b1;
#10
addra=4'b1001;
clka=1'b0;
#10
clka=1'b1;
#10
addra=4'b1010;
clka=1'b0;
#10
clka=1'b1;
#10
addra=4'b1011;
clka=1'b0;
#10
clka=1'b1;
#10
addra=4'b1100;
clka=1'b0;
#10
clka=1'b1;
#10
addra=4'b1101;
clka=1'b0;
#10
clka=1'b1;
#10
addra=4'b1110;
clka=1'b0;
```

```
#10
    clka=1'b1;
    #10
    addra=4'b1111;
    clka=1'b0;
    #10
    clka=1'b1;
    #10
    clka=1'b0;
    #10
    clka=1'b0;
    #10
    clka=1'b1;
    #10
    clka=1'b1;
    #10
```

#### **Simulation Waveform**



#### **Functionalities of Block Ram ports**

wrea port is high when we want to change the data inside the blockram clka when it is in rising edge circuit becomes active and changes the output addra is the address port where we specify the address that we want to read or write

dina is the data what we want to write inside the blokram

douta is the output of the blockram which shows the data inside the address which is specified by addra

#### Structure of .coe file

MEMORY\_INITIALIZATION\_RADIX=2; // this indicates the radix MEMORY\_INITIALIZATION\_VECTOR= // this part is the values that will be written 00000100, 0000000, 0000001, 00000111, 0000000, 0000010, 00000100, 00000100, 00000100, 0000000, 0000001, 00000111, 0000000, 0000010, 00000100, 00000100;

# 7-) Sliding LEDs

### **Verilog Code**

```
timescale 1ns / 1ps
module SLED2
   input clk,
   input rst,
   input [1:0]SW,
   output reg [15:0]LED
);
   reg clk2=1;
   parameter MAX_CNT_DEST = 5000000;
   reg [$clog2(MAX_CNT_DEST)-1:0]counter=0;
   always@(SW)
   begin
       case(SW)
       2'b00,2'b01: counter <= MAX_CNT_DEST;
       2'b10: counter <= MAX_CNT_DEST/2;</pre>
       2'b11: counter <= MAX_CNT_DEST/5;</pre>
       endcase
   reg [$clog2(MAX_CNT_DEST)-1:0]counter2=0;
   always@(posedge clk)
   begin
       if(counter2 == counter)
       begin
           clk2 <= ~clk2;
           counter2 <= 0;</pre>
       else begin
           counter2 <= counter2 +1;</pre>
   end
   reg[3:0]cntr=0;
```

### **Utilization Report**

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 31          | 63400     | 0.05          |
| FF       | 59          | 126800    | 0.05          |
| Ю        | 20          | 210       | 9.52          |

```
LUT - 1%
FF - 1%
IO - 10%
```