## Ömer Faruk SERT 040170244

## **State Diagram and The Way of Approach**





The way I approach to design is making states for input and at the end I have infinite loop that always has a next state even if it is itself so I can determine the outputs from this state diagram. Also, I made one more diagram for locking the output.

## **Encoding States**

Initial = 000 S1=001 S2=011 S3=010 S4=110 S5=101 S6=100 S7=111

To make my encoding power efficient I needed less switching. According to this I tried to encode my states. I wanted to use gray

encoding but on the way because of the sideways it may not be seeable.

### **State Reduction**

## **Row Matching Method**

We write the table with input sequences, present states, next states and outputs, if we see same next state and same output in states then it means we can use one state instead of plural. This method does not give the best solution. There might be some unreduced states after applying this method.

| State led      | redion ( Pow      | Matchi               | ns medle       | 99) |      |
|----------------|-------------------|----------------------|----------------|-----|------|
|                |                   | , wex                | + state 1      | 0.1 | ton  |
| Input dequence | Prese + Slode     | X=0                  | X=1            | X=0 | Xe I |
|                | insteal           | 151                  | 12/1/21        | 0   | 0    |
| 0              | 51                | 152                  | \$5.           | 0   | 0    |
|                | Insteal           | LSI                  |                | 0   | 0    |
| 00             | 55                | 52                   | 53             | 0   | 0    |
| 01             | ST                | 1 52                 | 55             | 0   | 0    |
| 10             | SS                | 156                  | 1-1010         | 0   | 0    |
| LI             | inidial           | 19,                  | inidial        | 0   | 0    |
| 000            | 52                | 52                   | s,             | 0   | 0    |
| 001            | \$2<br>\$2<br>\$6 | 52<br>S2<br>S5<br>S8 | S <sub>3</sub> | 0   | 0    |
| 010            | 36                | 1 5                  | 55             | 1   | 0    |
| 011            | 1 51              | Sé                   | 35-            | 0   | 0    |
| 100            | Si                | 1 54                 | Initial        | 1   | 0    |
| 101            | SF                | 56                   | int deal       | U   | 0    |
| 110            | A-strol           | 151                  | in Hid         | 0   | 0    |
| 111            | Instial           | SI                   |                | 0   | 0    |

My state diagram is already reduced while I am designing it because I did not use a new state for every input, if there is suitable and available state I used this state again.

## **Utilization Report**

#### Summary

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 5           | 63400     | 0.01          |
| FF       | 7           | 126800    | 0.01          |
| Ю        | 4           | 210       | 1.90          |



## **Timing Report**

#### Design Timing Summary



## **Maximum Clock Frequency**

Maximum clock frequency is 459 MHz, I found it by changing the created clock frequency till I approach to 0 negative slack as can be seen.

## With Minimum Delay Strategy

I tried various synthesis and implementation strategies and timing constrain but I could not get a better clock frequency because of Worst Pulse Width Slack(It is caused by clock buffer), although I get a better Worst Negative Slack.

Strategies I found the best is

For synthesis Flow\_perfoptimized\_high

For implementation Performance\_netdelay\_low





## **Simulation Results**

# Post Implementation Functional Simulation



As can be seen in the figure machine detects first B(0100) then A(0010) and B overlaps A. After that there is 0010 and it locks its output to one. After reset high it resets its value and counter, same data sequence till the reset, after third reset it sees only one sequence and it resets

again, this scenario is to show that it can reset correctly in single occurrence situation, after fourth reset it sees 0010 and makes y=1 for one clock cycle. Then sees 0100 and 0010 overlapping each other and after that it locks its value to y=1 because it saw 0010 twice.

## **Post Implementation Timing Simulation**



The result of the simulation is same as functional except some unwanted zeros at y=1 lock cases but that is okay because it doesn't occur at rising edge of the clock and the reason of this unwanted zeros is delays, because it don't see a sequence and that's why it want to make the output y=0, if condition makes the output y=1 in lock situation and the delay of the if condition is higher, that's why output becomes zero for a short while.

## **Machine Type**

My machine is a Moore machine because it makes the output with only states not with the input. There is no hazardous outputs, in timing simulation unwanted zeros

are not hazardous because it makes the output correct at the rising edge of clock.