# A New Simplified Space–Vector PWM Method for Three-Level Inverters

Jae Hyeong Seo, Member, IEEE, Chang Ho Choi, Member, IEEE, and Dong Seok Hyun, Senior Member, IEEE

Abstract—In this paper, a new simplified space-vector pulse width modulation (SVPWM) method for three-level inverter is proposed. This method is based on the simplification of the space-vector diagram of a three-level inverter into that of a two-level inverter. If simplified by the proposed method, all the remaining procedures necessary for the three-level SVPWM are done like conventional two-level inverter and the execution time is greatly reduced. The dc-link neutral-point potential control algorithms are implemented more easily. And the proposed method can be applied to the multi-level inverters above three-level. The validity of the new SVPWM method is verified by experiment with a 1000 KVA three-level insulated gate bipolar transistor (IGBT) inverter.

Index Terms—Multilevel inverter, space-vector PWM, three-level inverter.

#### I. Introduction

RECENTLY, with the dramatic improvements in high voltage technologies, high voltage insulated gate bipolar transistor (HVIGBT) and gate commutated thyristor (GCT) are expanding the area of their application. For the high performance ac drive systems at increased power level, high quality inverter output with low harmonic loss and torque pulsation is necessary. In case of the conventional two-level inverter configuration, the harmonic contents reduction of an inverter output current is achieved mainly by raising the switching frequency.

However in the field of high voltage, high power applications, the switching frequency of the power device has to be restricted below 1 KHz, even with the HVIGBT and GCT, due to the increased switching loss. So the harmonic reduction by raised switching frequency of a two-level inverter becomes more difficult in high power applications. In addition, as the dc link voltage of a two-level inverter is limited by voltage ratings of switching devices, the problematic series connection of switching devices is required to raise the dc link voltage. By series connection, the maximum allowable switching frequency has to be more lowered, thus the harmonic reduction becomes more difficult.

From the aspect of harmonic reduction and high dc-link voltage level, three-level approach seems to be the most promising alternative. The harmonic contents of a three-level inverter are less than that of a two-level inverter at the same

Manuscript received February 25, 2000; revised March 31, 2001. Recommended by Associate Editor S. Y. R. Hui.

Publisher Item Identifier S 0885-8993(01)05956-7.



Fig. 1. Circuit diagram of a three-level inverter.

switching frequency and the blocking voltage of the switching device is half of the dc-link voltage. So the three-level inverter topology is generally used in realizing the high performance, high voltage ac drive systems [1].

However, the inherent neutral-point potential variation of a three-level inverter has to be effectively suppressed to fully utilize the above-mentioned advantages of a three-level inverter. So many PWM strategies have been proposed to solve the neutral-point potential unbalance problem [2], [3], [5]. But many of them are focused mainly on the neutral-point potential control method, while still using the complicated dwelling time calculation and the switching sequence selection method.

In this paper, a simple SVPWM method for three-level inverter is proposed. By using the new PWM strategy, dwelling time calculation and switching sequence selection are easily done like conventional two-level inverter. And the neutral-point voltage control algorithm can be easily implemented. In this paper, the proposed three-level SVPWM method is explained in detail and verified using 2500 V, 1000 KVA three-level IGBT inverter system.

# II. SIMPLIFIED SPACE-VECTOR PWM METHOD

# A. Basic Principles of the Proposed SVPWM Method

Fig. 1 is a circuit diagram of a three-level inverter and the switching states of each phase of the inverter are listed in Table I. There are three kinds of switching states P, O, and N in each phase, so there exist 27 switching states in three phase three-level inverter.

By using the space-vector diagram of a three-level inverter, the basic principle of the proposed SVPWM method can be

J. H. Seo is with the R&D Center, POSCON Corporation, Seoul 136-701, Korea (e-mail: jaehys@poscon.co.kr).

C. H. Choi and D. S. Hyun are with the Department of Electrical Engineering, Hanyang University, Seoul 133-791, Korea.

|           |                  | 0               | G        |                 |                    |
|-----------|------------------|-----------------|----------|-----------------|--------------------|
| Switching | Switching States |                 |          |                 | Terminal Voltage   |
| Symbols   | S <sub>1X</sub>  | S <sub>2X</sub> | $S_{3X}$ | S <sub>4X</sub> | Terminar voltage   |
| P         | ON               | ON              | OFF      | OFF             | V <sub>DC</sub> /2 |
| 0         | OFF              | ON              | ON       | OFF             | 0                  |
| N.T.      | OFF              | ODE             | 03.7     | 037             | 1 1 10             |

TABLE I SWITCHING STATES AND TERMINAL VOLTAGES OF A THREE-LEVEL INVERTER (X = U, V, W)

easily explained. The space-vector diagram of a three-level inverter, shown in Fig. 2, can be thought that it is composed of six small hexagons that are the space-vector diagrams of conventional two-level inverters. Each of these six hexagons, constituting the space-vector diagram of a three-level inverter, centers on the six apexes of the inner small hexagon as is shown in Fig. 3. So, if these six small hexagons are shifted toward the center of the inner hexagon by  $V_{dc}/3$ , the space-vector diagram of a three-level inverter is simplified to that of a two-level inverter. To simplify into the space-vector diagram of a two-level inverter as explained above, the following two steps have to be taken. First, from the location of a given reference voltage, one hexagon has to be selected among the six hexagons. Secondly the original reference voltage vector has to be subtracted by the amount of the center voltage vector of the selected hexagon. By these two steps, the three-level space-vector plane is transformed to the two-level space-vector plane.

Then the determination of switching sequence and the calculation of the voltage vector duration time are done as conventional two-level SVPWM method. As the proposed SVPWM method is same in principle as conventional two-level SVPWM, various techniques used in two-level SVPWM can be applied to this proposed method too.

# B. Correction of Reference Voltage Vector

In this section, the first procedure for the simplified three-level space-vector PWM method is described in detail. By the location of a given reference voltage vector, one hexagon is selected among the six small hexagons that comprise the three-level space-vector diagram. The reference voltage vector should stay at the inner of the selected hexagon. This procedure divides the three-level space-vector diagram into six regions that are covered by each small hexagon as shown in Fig. 3. The value of s in Fig. 3 represents the selected hexagon. There exist the regions that are overlapped by adjacent small hexagons in the three-level space-vector diagram. So if the reference voltage vector stays at those regions, s can have any values that are possible. Fig. 3(a) and (b) illustrate two possible ways of selecting the value of s. If those methods shown in Fig. 3(a) and (b) are used, the value of s at the shaded region of Fig. 2 can have the value of 1 or 2.

Once the value of s is determined, the origin of a reference voltage vector is changed to the center voltage vector of the selected hexagon. This is done by subtracting the center vector of the selected hexagon from the original reference vector, as shown in Fig. 4. This is summarized in Table II.



Fig. 2. Space-vector diagram of a three-level inverter.



Fig. 3. Simplification of a three-level space-vector diagram.

In Fig. 4,  $V^*$  is the original reference voltage vector and  $\hat{U}^*$  is the corrected reference voltage vector seen from the location of the (POO), (ONN) vector.

Following is the sample program of this procedure explained in this section.

$$\begin{split} & If \Big( V_{a\_ref}^* V_{b\_ref}^* V_{c\_ref} \ge 0 \Big) \, \{ \\ & \quad If (V_{a\_ref} \ge 0.) \qquad \{ s = 1; \ a = 2; \ b = -1; \} \\ & \quad else \quad if (V_{b\_ref} \ge 0.) \quad \{ s = 3; \ a = -1; \ b = 2; \} \\ & \quad else \qquad \{ s = 5; \ a = -1; \ b = -1; \} \\ \} \\ & \quad else \quad \{ \\ & \quad If (V_{a\_ref} < 0.) \qquad \{ s = 4; \ a = -2; \ b = 1; \} \\ & \quad else \quad if (V_{b\_ref} < 0.) \quad \{ s = 6; \ a = 1; \ b = -2; \} \\ & \quad else \qquad \{ s = 2; \ a = 1; \ b = 1; \} \\ \} \\ & \quad V_{a\_ref} - = a^* V_{dc} / 6; . \\ & \quad V_{b\_ref} - = b^* V_{dc} / 6; . \\ & \quad V_{c\_ref} = -V_{a\_ref} - V_{b\_ref}; \end{split}$$

Sample Program for the Simplifying of the Three-Level Space-Vector Diagram



Fig. 4. Changing the base vector of an original reference voltage vector.

### C. Calculation of the Dwelling Times

If the reference voltage vector is redefined as explained in the previous section, the dwelling times are calculated at the same manner as conventional two-level SVPWM method. The calculation of dwelling times can be done more efficiently by the method presented in [4] as shown in the following example. In calculating the dwelling times, the only difference between the two-level SVPWM and the three-level SVPWM is the factor 2 appearing at the first two lines of the following example.

$$T_{a} = 2.*V_{as\_ref}^{*}T_{samp}/V_{DC};$$

$$T_{b} = 2.*V_{bs\_ref}^{*}T_{samp}/V_{DC};$$

$$T_{c} = -(T_{a} + T_{b});$$

$$if(T_{a} > T_{b}) \quad \{a = T_{a}; \quad b = T_{b};\}$$

$$else\{a = T_{b}; \quad b = T_{a};\}$$

$$if(T_{c} > a) \quad a = T_{c};$$

$$if(T_{c} < b) \quad b = T_{c};$$

$$T_{0} = T_{samp} - (a - b);$$

$$\frac{a = T_{0}^{*}(1 - f) - b;}{T_{a} + a; \quad T_{b} + a;}$$

$$if(Flag\_on\_off)$$

$$\{T_{a} = T_{samp} - T_{a};$$

$$T_{b} = T_{samp} - T_{b};$$

$$T_{c} = T_{samp} - T_{c};\}$$

# Sample Program for the Dwelling Time Calculation

If the dwelling times are calculated, the switching sequence has to be determined. However the switching sequence is determined automatically by the value of s. That is, on the basis of the center voltage vector of the selected hexagon, the switching sequence is determined as conventional two-level inverter. For example, in case of Fig. 4, the switching sequence will be (POO)-(PON)-(OON)-(ONN). If the (ONN) vector is selected as a base and the notations used in two-level space—vector diagram are adopted, the switching sequence can be expressed as (111)-(110)-(010)-(000). This switching sequence is exactly the same as that of conventional two-level SVPWM. Therefore in determining the switching sequence, the only thing to do is selecting

TABLE II
REFERENCE VOLTAGE VECTOR CORRECTION OF THE PROPOSED SVPWM METHOD

| S | Vas_ref =        | Vbs_ref =        |
|---|------------------|------------------|
| 1 | Vas_ref - Vdc/3. | Vbs_ref + Vdc/6. |
| 2 | Vas_ref - Vdc/6. | Vbs_ref - Vdc/6. |
| 3 | Vas_ref + Vdc/6. | Vbs_ref - Vdc/3. |
| 4 | Vas_ref + Vdc/3. | Vbs_ref - Vdc/6. |
| 5 | Vas_ref + Vdc/6. | Vbs_ref + Vdc/6. |
| 6 | Vas_ref - Vdc/6. | Vbs_ref + Vdc/3. |

(\*) Vcs\_ref= -Vas\_ref - Vbs\_ref



Fig. 5. Neutral-point potential control of a three-level inverter.



 $Fig.\,6.\quad Application\,\,of\,the\,proposed\,SVPWM\,\,method\,to\,\,the\,\,four-level\,inverter.$ 

the switches that have to be enabled to change their states among the four switches in each phase. This is realized by simple logic gates using the value of s.

#### D. Neutral-Point Potential Control

It is well known that there are two methods controlling the neutral-point potential of a three-level inverters. The first is changing the switching sequence and the second is rearranging the time distribution of the redundant voltage vectors. These two methods can be easily implemented with the proposed SVPWM method. The switching sequence is easy to change using the index s.

# 1) Method 1: Changing the Switching Sequence



Fig. 7. Test results of the proposed SVPWM method with 100 kW induction motor. (a) Line-to-line voltage and phase current at  $f_0=20$  [Hz]. (b) Line-to-line voltage and phase current at  $f_0=50$  [Hz]. (c) Line-to-line voltage and dc-link voltage error  $(V_{c1}-V_{c2})$  at  $f_0=20$  [Hz]. (d) Line-to-line voltage and dc-link voltage error  $(V_{c1}-V_{c2})$  at  $f_0=20$  [Hz].

If the reference voltage vector stays at the region, that is overlapped by adjacent small hexagon, the neutral-point potential can be controlled by changing the switching sequence. When the reference is given as in Fig. 5(a), the index s can have the value 1 or 2 as explained in the preceding section. In this case, the switching sequence can be given in the order of (POO)-(PON)-(OON)-(ONN) or (PPO)-(POO)-(PON)-(OON). The former sequence is the case that the index s has the value of 1, and the latter is the case that the index s has the value of 2. In Fig. 5(a),  $V^*$  is the original reference voltage vector and  $V_1^*$  is the corrected reference voltage vector when the index shas the value of 1.  $V_2^*$  is the corrected reference voltage vector when the index s has the value of 2. If the former switching sequence is selected and the load current flows out from dc-link capacitors, the load current will discharge the lower capacitor, while charging the upper capacitor of the dc-link. But on the contrary, if the latter switching sequence is selected, the upper capacitor is discharged and the lower capacitor is charged. So if the value of index s is changed depending on the voltage error and the direction of the power, the neutral-point potential is controlled. This is realized by simple procedure, subtracting or adding 1 from the value of s.

Method 2: Rearranging the Time Distribution of the Redundant Voltage Vectors

If the reference voltage vector stays at the region C in Fig. 5(b), the switching sequence is given as follows:

 $T_{1\mathrm{P}},\,T_{2},\,T_{3},\,$  and  $T_{1\mathrm{N}}$  are dwelling times of the corresponding voltage vectors.

In this case, the neutral-point voltage is controlled by adjusting the value of Tip and Tin in response to the voltage error and to the load conditions [5]. As the voltage vector (POO) and (OON) are same in magnitude and in phase, changing the dwelling times of the two vectors has





Fig. 8. Test results of the proposed SVPWM method with RL load. (a) line-to-line voltage and phase current at  $f_0=20~[\mathrm{Hz}]$ ; (b) line-to-line voltage and phase current at  $f_0=50~[\mathrm{Hz}]$ .

no effect on the output voltage vector only if the following equations are satisfied

$$T_{\text{ln}} + T_{\text{lp}} = T_1, \quad T_{\text{ln}} = T_1^* \frac{(1+f)}{2}$$
  
 $T_{\text{lp}} = T_1^* \frac{(1-f)}{2}, \quad [-1 \le f \le -1].$ 

The underlined part of the sample program in Section II-C shows this process.

# E. Application to the Multilevel SVPWM

The proposed SVPWM method is also applicable to the multi-level SVPWM above three-level. For example, the four or five-level space-vector diagram can be simplified to the three-level space-vector diagram on the same principles

explained in this paper. Fig. 6 shows the case of four-level SVPWM. From Fig. 6, we can know that the space–vector diagram of a four-level inverter is composed of six three-level space–vector diagrams whose center vectors are shown as circles. If it is simplified to the three-level space–vector diagram, the remaining procedures for the SVPWM can be done like that of the proposed three-level SVPWM method.

### III. TEST RESULTS

The proposed SVPWM method was programmed with the TMS320C31 DSP board and the 3300 V, 1200 A, EUPEC IGBT's are used to develop the three-level inverter. The inverter was designed for driving the 630 kW, 2500 V induction motor, but the 3300 V, 100 kW induction motor and RL load was used for the test.

The test results of the developed system are shown in Figs. 7 and 8. The waveforms shown in Fig. 7 are the test results of driving the 3300 V, 100 KW induction motor at 3600 V dc-link voltage. Fig. 8 shows test results when the RL is used as a load of inverter at 3250 V dc-link voltage. From the test results, we can know that the proposed SVPWM is good at pulse-width modulation of a three-level inverter and the voltage balance of the dc-link is controlled fairly well in the whole speed range of the motor, even though the proposed method is simple in its structure.

#### IV. CONCLUSION

In the field of high power, high performance applications, the three-level inverter seems to be the most promising alternative. In this paper, a new simplified space—vector PWM method for the three-level inverter is proposed and described in detail. The proposed SVPWM method has the following features.

- 1) The switching sequence is determined without a look-up table, so the memory of the controller can be saved.
- The dwelling times of voltage vectors are calculated at the same manner as two-level SVPWM. Thus the proposed method reduces the execution time of the threelevel SVPWM.
- 3) It is easy to implement the neutral-point potential control algorithm.
- 4) It can be applied to the multi-level SVPWM method above four-level.

The validity of the presented SVPWM method is verified by experimental results. The developed three-level IGBT inverter system was applied to the #2 steel making factory of Pohang Steel Corporation (POSCO).

# REFERENCES

- J. H. Suh, "A design of a new snubber circuit for three-level gate turn-off thyristor inverters," in *Proc. EPE Conf.*, 1995, pp. 573–578.
- [2] D. S. Hyun, "A Novel PWM Scheme for a Three-Level Voltage Source Inverter with GTO Thyristors," in *Proc. IAS Conf.*, 1994, pp. 1151–1157.
- [3] R. Jotten, "A fast space–vector control for a three-level voltage source inverter," in *Proc. EPE Conf.*, 1991, pp. 70–75.
- [4] J. S. Kim, "A novel voltage modulation technique of the space vector PWM," *Trans. Inst. Elect. Eng. Jpn.*, vol. 116-D, no. 8, pp. 820–825, 1996.
- [5] S. Tamai, "3-level GTO converter-inverter pair system for large capacity induction motor drive," in *Proc. EPE Conf.*, 1993, pp. 45–50.



**Jae Hyeong Seo** (M'96) was born in Kyeong-San, Korea, on May 21, 1971. He received the B.S. and M.S. degrees in electrical engineering from Hanyang University, Seoul, Korea, in 1994 and 1996, respectively.

Since 1996, he has been with the Department of Power Electronics, R&D Center, POSCON Corporation, Seoul, as an Associate Research Engineer, where he has been engaged in the development and design of high voltage, high power converter systems, and their control strategies. His current

research interests are high performance, high voltage motor drive systems, power quality systems, and control problems in power electronics.



**Chang Ho Choi** (M'84) received the B.S. degree from Ajou University, Suwon, Korea, in 1979 the M.S. degree from Seoul National University, Seoul, Korea, in 1984, and the Ph.D. degree from Hanyang University, Seoul, in 2000, all in electrical engineering.

From 1983 to 1986, he had been with the Research Institute of LG Industrial Systems Co., Ltd., Anyang, Korea, where he was a Senior Researcher in the Department of Power Electronics. From 1987 to 1990, he had been with Korea Servo Corporation,

Suwon, as a Principal Researcher in the Department of Servo Motor Drives. Since 1990, he has been with the Department of Power Electronics, R&D Center of POSCON Corporation, Seoul, as a Chief Researcher. His current research interests are high-power motor drive system for continuous processing lines, power quality systems, high-voltage pulse power applications, and energy saving systems.



**Dong Seok Hyun** (S'79–M'83–SM'91) received the B.E. and M.E. degrees from Hanyang University, Seoul, Korea, in 1973 and 1978, respectively, and the Ph.D. degree from Seoul National University, Seoul, in 1986, all in electrical engineering.

From 1976 to 1979, he was with the Agency of Defense Development, Korea, as a researcher. He was a Research Associate in the Department of Electrical Engineering, University of Toledo, Toledo, OH, from 1984 to 1985, and a Visiting Professor of electrical engineering, Technical University Münich, Germany,

from 1988 to 1989. Since 1979, he has been at Hanyang University, where he is currently a Professor in the Department of Electrical Engineering and Director of the Advanced Institute of Electrical Engineering and Electronics (AIEE). He is the author of more than 80 publications concerning electric machines, high-power engineering, power electronics, and motor drives. His research interests include power electronics, motor drives, digital signal processing, tractions, and their control systems.

Dr. Hyun is a member of the Korean Institute of Electrical Engineers, the Institution of Electrical Engineers, U.K, and the IEEE Power Electronics, Industry Applications, Circuits and Systems, and Electron Devices Societies.