



# GBS 535-MD-01A Wi-Fi PCB Module Datasheet

V 1.00

# **REVISION HISTORY**

| Version No. | Revised Date | Description                                     |
|-------------|--------------|-------------------------------------------------|
| 0.80        | 2013-07-16   | Preliminary version released                    |
| 0.83        | 2013-10-23   | Pin assignment changed                          |
| 0.90        | 2014-02-01   | V 0.9 released                                  |
| 0.92        | 2014-04-30   | Update alternate function of pin 17 and pin 18. |
| 0.95        | 2014-07-01   | Part number updated.                            |
| 1.00        | 2014-08-13   | V1.00 released.                                 |

2

Tel: 886-2-87510688 Fax: 886-2-87525889 http://www.gtcm2m.com

## **TABLE OF CONTENT**

| REV | ISION HISTORY                                           | 2  |
|-----|---------------------------------------------------------|----|
| 1.  | High integration of 2.4GHz IEEE 802.11 PCB Module       | 4  |
| 2.  | Application                                             | 4  |
| 3.  | Feature                                                 | 4  |
| 4.  | System Block Diagram                                    | 5  |
| 5.  | Pin Diagram                                             | 6  |
| 6.  | Pin Description                                         |    |
| 7.  | Part number, Physical Dimension and the Footprint       | 10 |
| 8.  | Recommended HOST PCB Keep Out Area                      |    |
| 9.  | External Antenna.                                       | 12 |
| 10. | Wi-Fi Specification                                     | 14 |
| 11. | Communications Interface                                | 18 |
| 12. | Power Consumption                                       | 21 |
| 13. | Electrical Specification                                | 24 |
| 14. | Recommended Reflow Profile                              |    |
| 15. | Storage Condition                                       | 25 |
| 16. | Federal Communication Commission Interference Statement | 26 |
| 17  | Sales and Service                                       | 28 |

3

Tel: 886-2-87510688 Fax: 886-2-87525889

### 1. High integration of 2.4GHz IEEE 802.11 PCB Module

The GBS 535-MD-01A series PCB modules provide the highest degree integration design for the embedded application. It incorporates a GBS 535 SiP module, a printed antenna, a iPEX connector, a crystal, a minimum number of resistors and capacitors. The high integration GBS 535 SiP module on the PCB module integrates a high performance, low power 802.11 b/g/n Wi-Fi IC, the Broadcom BCM43362 and an ARM Cortex M3 MCU, the STM32F207. The cost, easy production and low power consumption advantages allow the user to build a competitive, reliable and wireless embedded product.

## 2. Application

The GBS 535-MD-01A series including GBS 535-MD-01A, GBS 535-MD-01AP, GBS 535-MD-01B, GBS 535-MD-01BP, is designed for the embedded wireless application such as industrial control, vehicle system, automation control, medical instrument system, health care system and other embedded wireless applications.

#### 3. Feature

- Single band: 2.4GHz.
- IEEE 802.11 b/g/n compliant.
- Integrate an ARM Cortex M3 MCU with on chip memory.
- Support USART/UART and SPI buses.
- Support SPI buses.
- Support ADC and CAN bus functions.
- Firmware down load through JTAG.
- External 3.3V operation voltage.
- Low power consumption.
- Hardware WAPI acceleration engine.
- Support WEP, WPA/WPA2.
- 32 pin, 28x20 mm compact board size.
- On board printed antenna.
- An optional U.FL. connector for the external antenna.
- Minimum external components to reduce design effort.
- CE/FCC certified.
- The easy to use, Smart Command is available upon request.

#### 4. **System Block Diagram**

The system block diagram of the GBS 535-MD-01A is shown in figure 4.1 and the system block diagram of GBS 535 SiP module is shown in figure 4.2. The Internal PMOS in figure 4.1 is to enable Wi-Fi power which is controlled by the GBS 535-MD-01A.

SPI VDD\_3V3\_WiFi **PMOS** UART1 **GBS 535** SiP Module 32.768 kHz **JTAG** 

Figure 4.1 System block diagram of GBS 535-MD-01A

System block diagram of GBS 535 SiP module Figure 4.2



Golden Technology Corporation.

5

GD-003

## 5. Pin Diagram

The pin diagram of the GBS 535-MD-01A is shown in figure 5.1.

Figure 5.1 The pin diagram of the GBS 535-MD-01A



#### 6. Pin Description

The pin description of the GBS 535-MD-01A is listed in the Table 6.1.

Table 6.1 The pin description of the GBS 535-MD-01A

| Pin<br>No. | Pin Name        | Туре | Description    | Alternate Function             |
|------------|-----------------|------|----------------|--------------------------------|
| 1          | GND             | I/O  | Ground         |                                |
| 2          | MICRO_ADC_IN3   | I/O  | MCU_ADC_IN_3   | EVENTOUT / TIMER/GP IO         |
| 3          | MICRO SPI SSN   | 1/0  | MCU SPI SSN    | ADC_IN_4/GPIO/                 |
| 3          | IVIICNO_3F1_33N | 1/0  | IVICO_3FI_33IV | DAC1_OUT / EVENTOUT            |
| 4          | MICRO SPI SCK   | 1/0  | MCU SPI SCK    | ADC_IN_5 /GPIO/                |
| 4          | IVIICNO_3F1_3CK | 1/0  | IVICO_3FI_3CK  | TIMER/DAC2_OUT / EVENTOUT      |
| 5          | MICRO_SPI_MISO  | 1/0  | MCU_SPI_MISO   | ADC_IN_6 /GPIO/ TIMER/EVENTOUT |
| 6          | MICRO_SPI_MOSI  | 1/0  | MCU_SPI_MOSI   | ADC_IN_7/GPIO /TIMER/EVENTOUT  |

Golden Technology Corporation.

10F, No.58, Jhouzih St., Neihu District,

Taipei, 114, Taiwan, R.O.C.

Tel: 886-2-87510688 Fax: 886-2-87525889

Table 6.1 The pin description of the GBS 535-MD-01A (cont.)

| Pin No. | Pin Name         | Туре | Description                                             | Alternate Function                                       |
|---------|------------------|------|---------------------------------------------------------|----------------------------------------------------------|
| 7       | WIFI_VDD_EN      | I/O  | Enable Wi-Fi VDD                                        |                                                          |
| 8       | CAN_RX           | I/O  | MCU_CAN_RX                                              | EVENTOUT/ GPIO                                           |
| 9       | CAN_TX           | I/O  | MCU_CAN_TX                                              | EVENTOUT /GPIO                                           |
| 10      | VDD_3V3_Wifi_IN  | PI   | Wi-Fi power supply                                      |                                                          |
| 11      | MICRO_ I2C1_SCL  | I/O  | MCU_I2C1_SCL                                            | EVENTOUT/GPIO                                            |
| 12      | GND              | 1/0  | Ground                                                  |                                                          |
| 13      | MICRO_UART_TX    | I/O  | MCU_UART_TX                                             | EVENTOUT/TIMER/ GPIO                                     |
| 14      | VDD_3V3          | PI   | DC supply for MCU and I/O                               |                                                          |
| 15      | MICRO_UART_RX    | I/O  | MCU_UART_TX                                             | EVENTOUT/ TIMER/ GPIO                                    |
| 16      | MICRO_ I2C1_SDA  | I/O  | MCU_I2C1_SDA                                            | EVENTOUT/GPIO                                            |
| 17      | MICRO_GPIO_0     | I/O  | MCU_GPIO                                                | EVENTOUT/ I2C2_SDA/ ACK for Smart Command SPI/UART mode. |
| 18      | MICRO_GPIO_1     | I/O  | MCU_GPIO                                                | EVENTOUT / I2C2_SCL                                      |
| 19      | MICRO_WKUP       | I/O  | MCU_WKUP                                                | Smart Command<br>1 : UART<br>0 : SPI (default)           |
| 20      | MICRO_USART2_TX  | 1/0  | MCU_USART2_TX                                           | EVENTOUT / GPIO                                          |
| 21      | MICRO_USART2_RX  | 1/0  | MCU_USART2_RX                                           | EVENTOUT / GPIO                                          |
| 22      | MICRO_RST_N      | 1/0  | MCU_RST_N                                               |                                                          |
| 23      | воото            | 0    | Normal operation if connected to GND at power up.       |                                                          |
| 24      | MICRO_JATG_TMS   | 1/0  | MCU_JATG_TMS                                            | EVENTOUT / GPIO                                          |
| 25      | MICRO_JATG_TCK   | I/O  | MCU_JATG_TCK                                            | EVENTOUT / GPIO                                          |
| 26      | MICRO_JATG_TDI   | I/O  | MCU_JATG_TDI                                            | EVENTOUT/TIMER/ GPIO                                     |
| 27      | MICRO_JATG_TDO   | I/O  | MCU_JATG_TDO                                            | EVENTOUT / GPIO                                          |
| 28      | MICRO_JATG_TRSTN | 1/0  | MCU_JATG_RSTN                                           | EVENTOUT /GPIO                                           |
| 29      | VBAT             | PI   | Power supply for backup circuitry if VDD isn't present. |                                                          |
| 30      | MICRO_ADC_IN1    | I/O  | MCU_ADC_IN_1                                            | EVENTOUT / TIMER/GPIO                                    |
| 31      | MICRO_ADC_IN2    | I/O  | MCU_ADC_IN_2                                            | EVENTOUT / TIMER/GPIO                                    |
| 32      | GND              | I/O  | Ground                                                  |                                                          |

Note 1: I/O = Input/Output. PI = Power Input.

Note 2 : Refer to the GBS 535 SiP module data sheet for more information about pin definition.

Note 3: Contact GTC sales for more information about "Alternate Function".

## Golden Technology Corporation.

7

GD-003

Table 6. 2 Alternate function mapping table

|           |                                  | AF0 | AF1                  | AF2          | AF3              | AF4               | AF5                | AF6                 | AF7            | AF8                | AF9                           | AF10               | AF12                 | AF13           | AF14                  | AF15             |
|-----------|----------------------------------|-----|----------------------|--------------|------------------|-------------------|--------------------|---------------------|----------------|--------------------|-------------------------------|--------------------|----------------------|----------------|-----------------------|------------------|
| Pin<br>No | Mapping<br>STM32F20x<br>_LQFP176 | SYS | TIM1/2               | TIM3/4<br>/5 | TIM8/9<br>/10/11 | 2C1/I2C2/<br>I2C3 | SPI1/SPI<br>2/I2S2 | SPI3/<br>I2S3       | UASRT<br>1/2/3 | UART4/5<br>/USART6 | CAN1/CAN<br>2/TIM12/1<br>3/14 | OTG_FS/<br>OTG_HS  | FSMC/SDI<br>O/OTG_HS | DCMI           | ADC<br>DAC            | EVENTOUT<br>GPIO |
| 2         | PA3                              |     | TIM2_CH4             | TIM5_ CH4    | TIM9_CH2         |                   |                    |                     | USART2_<br>RX  |                    |                               | OTG_HS_<br>ULPI_D0 |                      |                | ADC123_IN3            | EVENTOUT<br>GPIO |
| 3         | PA4                              |     |                      |              |                  |                   | SPI1_NSS           | SPI3_NSS<br>I2S3_WS | USART2_<br>CK  |                    |                               |                    | OTG_HS_<br>SOF       | DCMI_<br>HSYNC | ADC12_IN4<br>DAC1_OUT | EVENTOUT<br>GPIO |
| 4         | PA5                              |     | TIM2_CH1<br>TIM2_ETR |              | TIM8_<br>CH1N    |                   | SPI1_SCK           |                     |                |                    |                               | OTG_HS_<br>ULPI_CK |                      |                | ADC12_IN5<br>DAC2_OUT | EVENTOUT<br>GPIO |
| 5         | PA6                              |     | TIM1_<br>BKIN        | TIM3_CH1     | TIM8_<br>BKIN    |                   | SPI1_MISO          |                     |                |                    | TIM13_<br>CH1                 |                    |                      | DCMI_<br>PIXCK | ADC12 _IN6            | EVENTOUT<br>GPIO |
| 6         | PA7                              |     | TIM1_<br>CH1N        | TIM3_CH2     | TIM8_<br>CH1N    |                   | SPI1_MOSI          |                     |                |                    | TIM14_<br>CH1                 |                    |                      |                | ADC12_IN7             | EVENTOUT<br>GPIO |
| 8         | PD0                              |     |                      |              |                  |                   |                    |                     |                |                    | CAN1_RX                       |                    | FSMC_D2              |                |                       | EVENTOUT<br>GPIO |
| 9         | PD1                              |     |                      |              |                  |                   |                    |                     |                |                    | CAN1_TX                       |                    | FSMC_D3              |                |                       | EVENTOUT<br>GPIO |
| 11        | PB6                              |     |                      | TIM4_CH1     |                  | I2C1_SCL          |                    |                     | USART1_<br>TX  |                    | CAN2_TX                       |                    |                      | DCMI_ D5       |                       | EVENTOUT<br>GPIO |
| 13        | PA9                              |     | TIM1_CH2             |              |                  | I2C3_<br>SMBA     |                    |                     | USART1_<br>TX  |                    |                               |                    |                      | DCMI_D0        |                       | EVENTOUT<br>GPIO |
| 15        | PA10                             |     | TIM1_CH3             |              |                  | •                 |                    |                     | USART1_<br>RX  |                    |                               | OTG_FS_ID          |                      | DCMI_D1        |                       | EVENTOUT<br>GPIO |
| 16        | PB7                              |     |                      | TIM4_CH2     |                  | I2C1_SDA          |                    |                     | USART1_<br>RX  |                    |                               |                    | FSMC_NL              | DCMI_<br>VSYNC |                       | EVENTOUT<br>GPIO |
| 17        | PF0                              |     |                      |              |                  | I2C2_SDA          |                    |                     |                |                    |                               |                    | FSMC_A0              |                |                       | EVENTOUT<br>GPIO |

 $Golden\ Technology\ Corporation.$ 

GD-003

8

10F, No.58, Jhouzih St., Neihu District,

Taipei, 114, Taiwan, R.O.C. Tel: 886-2-87510688 Fax: 886-2-87525889

Table 6. 2 Alternate function mapping table (cont.)

|           |                                  | AF0                   | AF1                          | AF2          | AF3              | AF4                    | AF5                    | AF6                            | AF7            | AF8                    | AF9                           | AF10              | AF12                     | AF13 | AF14           | AF15                  |
|-----------|----------------------------------|-----------------------|------------------------------|--------------|------------------|------------------------|------------------------|--------------------------------|----------------|------------------------|-------------------------------|-------------------|--------------------------|------|----------------|-----------------------|
| Pin<br>NO | Mapping<br>STM32F20x<br>_LQFP176 | SYS                   | TIM1/<br>2                   | TIM3/4/<br>5 | TIM8/9<br>/10/11 | I2C1/<br>I2C2/<br>I2C3 | SPI1/<br>SPI2/<br>I2S2 | SPI3/<br>I2S3                  | UASRT1/<br>2/3 | UART4/<br>5/USAR<br>T6 | CAN1/CA<br>N2/TIM12<br>/13/14 | OTG_FS/<br>OTG_HS | FSMC/SDI<br>O/OTG_H<br>S | DCMI | ADC/<br>DAC    | EVENTOU<br>T/<br>GPIO |
| 18        | PF1                              |                       |                              |              |                  | I2C2_<br>SCL           |                        |                                | X              |                        |                               |                   | FSMC_A1                  |      |                | EVENTOU<br>T/GPIO     |
| 19        | PA0-WKUP                         |                       | TIM2_<br>CH1<br>TIM2_<br>ETR | TIM5_<br>CH1 | TIM8_<br>ETR     |                        |                        |                                | USART2_<br>CTS | UART4_<br>TX           |                               |                   |                          |      | ADC123_I<br>N0 | EVENTOU<br>T/GPIO     |
| 20        | PD5                              |                       |                              |              |                  |                        |                        |                                | USART2_<br>TX  |                        |                               |                   | FSMC_<br>NWE             |      |                | EVENTOU<br>T/GPIO     |
| 21        | PD6                              |                       |                              |              |                  |                        |                        |                                | USART2_<br>RX  |                        |                               |                   | FSMC_<br>NWAIT           |      |                | EVENTOU<br>T/GPIO     |
| 24        | PA13                             | JTMS-SW<br>DIO        |                              |              |                  |                        |                        |                                |                |                        |                               |                   |                          |      |                | EVENTOU<br>T/GPIO     |
| 25        | PA14                             | JTCK-SWC<br>LK        |                              |              |                  |                        |                        |                                |                |                        |                               |                   |                          |      |                | EVENTOU<br>T/GPIO     |
| 26        | PA15                             | JTDI                  | TIM2_<br>CH1<br>TIM2_<br>ETR |              |                  | X                      | SPI1_<br>NSS           | SPI3_<br>NSS,<br>I2S3_WS       |                |                        |                               |                   |                          |      |                | EVENTOU<br>T/GPIO     |
| 27        | PB3                              | JTDO/<br>TRACESW<br>O | TIM2_<br>CH2                 |              |                  |                        | SPI1_<br>SCK           | SPI3_<br>SCK ,<br>I2S3_<br>SCK |                |                        |                               |                   |                          |      |                | EVENTOU<br>T/GPIO     |
| 28        | PB4                              | JTRST                 |                              | TIM3_<br>CH1 |                  |                        | SPI1_<br>MISO          | SPI3_<br>MISO                  |                |                        |                               |                   |                          |      |                | EVENTOU<br>T/GPIO     |
| 30        | PA1                              |                       | TIM2_<br>CH2                 | TIM5_<br>CH2 |                  |                        |                        |                                | USART2_<br>RTS | UART4_<br>RX           |                               |                   |                          |      | ADC123_<br>IN1 | EVENTOU<br>T/GPIO     |
| 31        | PA2                              |                       | TIM2_<br>CH3                 | TIM5_<br>CH3 | TIM9_<br>CH1     |                        |                        |                                | USART2_<br>TX  |                        |                               |                   |                          |      | ADC123_<br>IN2 | EVENTOU<br>T/GPIO     |

 $Golden\ Technology\ Corporation.$ 

GD-003

10F, No.58, Jhouzih St., Neihu District,

Taipei, 114, Taiwan, R.O.C. Tel: 886-2-87510688 Fax: 886

http://www.gtcm2m.com

Fax: 886-2-87525889

# 7. Part number, Physical Dimension and the Footprint

Description of the part number of the GBS 535-MD-01A series is listed in the Table 7.1.

Table 7.1 The part number of the GBS 535-MD-01A series

| Part Number     | Printed antenna | U. FL connector | Pin header |
|-----------------|-----------------|-----------------|------------|
| GBS 535-MD-01A  | Yes             |                 |            |
| GBS 535-MD-01AP | Yes             |                 | Yes        |
| GBS 535-MD-01B  |                 | Yes             |            |
| GBS 535-MD-01BP |                 | Yes             | Yes        |

The physical dimension of the GBS 535-MD-01A is shown in the Table 7.2. and the footprint is shown in figure 7.1.

Table 7.2 The physical dimension of the GBS 535-MD-01A

| Board          | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|-------------|------------|-------------|--|
| GBS 535-MD-01A | 28.03mm     | 20mm       | 3.5mm       |  |

Fig 7.1 Footprint of the GBS 535-MD-01A



10

Golden Technology Corporation.

10F, No.58, Jhouzih St., Neihu District,

Taipei, 114, Taiwan, R.O.C.

Tel: 886-2-87510688 Fax: 886-2-87525889

## 8. Recommended HOST PCB Keep Out Area

It is required to have a keep out area on the customer's HOST PCB underneath of the GBS 535-MD-01A if the printed antenna is used. Metal components, traces, ground fill or the presence of any other components within the keep out area will affect the performance and the radiation pattern of the printed antenna. Ensure that there is no exposed copper in the keep out area on mounting. The recommended HOST PCB keep out area is shown in figure 8.1.



Fig 8.1 The Recommended Keep Out Area of Host PCB

#### 9. External Antenna

The GBS 535-MD-01A/GBS 535-MD-01AP implements the on board printed antenna and the GBS 535-MD-01B/GBS 535-MD-01BP uses the U.FL connector for the external antenna. The co-layout capacitors, C1, C3 as shown in figure 9.1, are designed to satisfy the antenna option. Mount the C1, a 10 PF capacitor if the external antenna is used.

GBS 535 SiP Module

Figure 9.1 Co-layout diagram of C1 and C3

The antenna optional and the corresponding capacitor is listed in Table 9.1.

Table 9.1 Part number of the GBS 535-MD-01A series

| Type of Antenna | Type of Antenna  | Capacitor           |  |  |
|-----------------|------------------|---------------------|--|--|
| GBS 535-MD-01A  | Drinted antonna  | 62                  |  |  |
| GBS 535-MD-01AP | Printed antenna  | C3                  |  |  |
| GBS 535-MD-01B  | U. FL. connector | C1, 10PF, 0402 type |  |  |
| GBS 535-MD-01BP |                  |                     |  |  |

Figure 9.3 The dimension of the U.FL connector

Unit: mm



13

## 10. Wi-Fi Specification

#### 10. 1 IEEE 802.11 Feature and Standard

The GBS 535-MD-01A complies with the following 802.11 features and standards.

Table 10.1.1 The WLAN feature and standard

| Features       | Description                                       |
|----------------|---------------------------------------------------|
| WLAN Standards | IEEE 802 Part 11b/g/n (802.11b/g/n single stream) |
| Antenna Port   | Support single antenna for Wi-Fi                  |
| Frequency Band | 2.400 – 2.4835 GHz                                |

The RF performance is given as follows. The default voltage is 3.3V.

Table 10.1.2 The RF performance of the GBS 535-MD-01A

| Features                 | Description                                              |
|--------------------------|----------------------------------------------------------|
| Frequency Band           | 2.4000 – 2.4835 GHz (2.4 GHz ISM Band)                   |
| Number of selectable Sub | 11 channels                                              |
| channels                 |                                                          |
| Modulation               | OFDM, DSSS, DBPSK, DQPSK, CCK , 16QAM, 64QAM             |
| Supported Rate           | 1, 2, 5.5, 11, 6, 9, 12, 24, 36, 48, 54 Mbps &           |
|                          | HT20 MCS 0~7                                             |
| Maximum Receive Input    | - 10dBm (with PER < 8%@11 Mbps)                          |
|                          | - 20dBm (with PER < 10%@54 Mbps)                         |
|                          | - 20dBm (with PER < 10%@MCS7)                            |
| Output Power             | 17dBm @ 802.11b                                          |
|                          | 13dBm @ 802.11g                                          |
|                          | 11dBm @ 802.11n                                          |
| Carrier Frequency        | +/- 20ppm (crystal: 26MHz +/-10ppm in 25 <sup>0</sup> C) |
| Accuracy                 | 1/ Zoppin (crystal. Zolvinz 1/-Toppin in Zo C)           |

14

Tel: 886-2-87510688 Fax: 886-2-87525889

## 10.2 802.11b Specification

Table 10.2.1 The RF Specifications of 802.11b

| Features                         | Description                                              |
|----------------------------------|----------------------------------------------------------|
| Frequency Band                   | 2.4000 – 2.4835 GHz (2.4 GHz ISM Band)                   |
| Number of Selectable Sub Channel | 11 channels                                              |
| Modulation                       | OFDM                                                     |
| Data Rate                        | 1, 2, 5.5, 11 Mbps                                       |
| Carrier Frequency Accuracy       | +/- 20ppm (crystal: 26MHz +/-10ppm in 25 <sup>0</sup> C) |

Table 10.2.2 The RF transmitter performance of 802.11b

| RF Transmitter, 802.11b          | Min. | Тур. | Max. | Unit |  |  |
|----------------------------------|------|------|------|------|--|--|
| Output Power (1, 2, 5.5, 11Mbps) | 15.5 | 17   | 18.5 | dBm  |  |  |
| Center frequency tolerance       | -20  | 0    | 20   | ppm  |  |  |
| Spectrum Mask                    |      |      |      |      |  |  |
| Fc-22MHz < F < Fc-11MHz &        |      |      | 20*  | dD.  |  |  |
| Fc+11MHz < F < Fc+22MHz          |      |      | -30* | dBr  |  |  |
| F< Fc-22MHz & F > Fc+22MHz       |      |      | -50* | dBr  |  |  |
| Power-on (10% ~ 90 %)            |      | 0.3  | 2*   | us   |  |  |
| Power-down (90% ~ 10 %)          |      | 1.5  | 2*   | us   |  |  |
| Modulation Accuracy              |      | -17  | -10  | dB   |  |  |

<sup>&</sup>quot;\*" indicates IEEE802.11 specification.

Table 10.2.3 The RF receiver performance of GBS 535-MD-01A

| RF Receiver, 802.11b                  | Data Rate          | Min. | Тур. | Max. | Unit |
|---------------------------------------|--------------------|------|------|------|------|
|                                       | 1Mbps              |      | -90  | -80* | dBm  |
| Minimum Input Sensitivity             | 2Mbps              |      | -90  | -80* | dBm  |
| (PER< 8 % )                           | 5.5Mbps            |      | -90  | -76* | dBm  |
|                                       | 11Mbps             |      | -87  | -76* | dBm  |
| Maximum Input Sensitivity (PER< 8 % ) | 1/2/5.5/11<br>Mbps |      |      | -10* | dBm  |

<sup>&</sup>quot;\*" indicates IEEE802.11 specification.

## 10.3 802.11g Specification

Table 10.3.1 The RF transmitter specification, 802.11g

| 802.11g Transmit    | Condition      | Min. | Тур. | Max. | Unit |
|---------------------|----------------|------|------|------|------|
|                     | 6M/9M/12M/18M/ |      |      |      | dBm  |
| Output Power        | 24M/36M/48M/54 | 11.5 | 13   | 14.5 | dBm  |
|                     | M              |      |      |      | dBm  |
| Center Frequency    |                | -20  | 0    | 20   | nnm  |
| Tolerance           |                | -20  | U    | 20   | ppm  |
|                     | 6Mbps          |      | -30  | -5*  | dB   |
|                     | 9Mbps          |      | -30  | -8*  | dB   |
|                     | 12Mbps         |      | -30  | -10* | dB   |
| Modulation Assumes  | 18Mbps         |      | -30  | -13* | dB   |
| Modulation Accuracy | 24Mbps         |      | -30  | -16* | dB   |
|                     | 36Mbps         |      | -30  | -19* | dB   |
|                     | 48Mbps         |      | -30  | -22* | dB   |
|                     | 54Mbps         |      | -30  | -25* | dB   |
|                     | @ 11MHz        |      |      | -20* | dBr  |
| Spectrum Mask       | @ 20MHz        |      |      | -28* | dBr  |
|                     | @ 30MHz        |      |      | -40* | dBr  |

<sup>&</sup>quot;\*" indicates IEEE802.11 specification.

Table 10.3.2 The RF receiver specification, 802.11g

| 802.11g Transmit        | Condition          | Min. | Тур.  | Max. | Unit |
|-------------------------|--------------------|------|-------|------|------|
|                         | 6Mbps              |      | -85   | -82* | dBm  |
|                         | 9Mbps              |      | -85   | -81* | dBm  |
|                         | 12Mbps             |      | -85   | -79* | dBm  |
| Minimum Input           | 18Mbps             |      | -84.5 | -77* | dBm  |
| Sensitivity (PER<10 % ) | 24Mbps             |      | -82   | -74* | dBm  |
|                         | 36Mbps             |      | -78.5 | -70* | dBm  |
|                         | 48Mbps             |      | -74   | -66* | dBm  |
|                         | 54Mbps             |      | -70   | -65* | dBm  |
| Maximum Input           | 6/9/12/18/24/36/48 |      |       | 20*  | dPm  |
| Sensitivity (PER<10%)   | /54Mbps            |      | -20*  |      | dBm  |

<sup>&</sup>quot;\*" indicates IEEE802.11 specification.

## 10.4 802.11n Specification

Table 10.4.1 The RF transmitter specification, 802.11n

| 802.11n Tran                | Min.         | Тур. | Max. | Unit |     |
|-----------------------------|--------------|------|------|------|-----|
| Output Power (HT20 MCS 0~7) |              | 9.5  | 11   | 12.5 | dBm |
| Center Frequency Tolera     | -20          | 0    | 20   | ppm  |     |
| Modulation Accuracy (H      | T20, MCS0~7) |      | -30  | -28* | dB  |
|                             | @ 11MHz      |      |      | -20* | dBr |
| Spectrum Mask               | @ 20MHz      |      |      | -28* | dBr |
|                             | @ 30MHz      |      |      | -40* | dBr |

<sup>&</sup>quot;\*" indicates IEEE802.11 specification.

Table 10.4.2 The RF receiver specification, 802.11n

| 802.11n Receiver                    | Condition  | Min. | Тур.  | Max. | Unit |
|-------------------------------------|------------|------|-------|------|------|
|                                     | HT20, MCS0 |      | -84   | -82* | dBm  |
|                                     | HT20, MCS1 |      | -84   | -79* | dBm  |
|                                     | HT20, MCS2 |      | -82.5 | -77* | dBm  |
| Minimum Input                       | HT20, MCS3 |      | -80.5 | -74* | dBm  |
| Sensitivity (PER<10 % )             | HT20, MCS4 |      | -77   | -70* | dBm  |
|                                     | HT20, MCS5 |      | -73   | -66* | dBm  |
|                                     | HT20, MCS6 |      | -71   | -65* | dBm  |
|                                     | HT20, MCS7 |      | -70   | -64* | dBm  |
| Maximum Input Sensitivity (PER<10%) | MSC0~MSC7  |      |       | -20* | dBm  |

17

Tel: 886-2-87510688 Fax: 886-2-87525889

<sup>&</sup>quot;\*" indicates IEEE802.11 specification.

#### 11. Communications Interface

#### 11.1 I2C Interface Characteristics

Table 11.1.1 I2C interface Characteristics

| Cumbol                                     | Parameter                               | Standard r | node I <sup>2</sup> C <sup>(1)</sup> | Fast mode              | e I <sup>2</sup> C <sup>(1)(2)</sup> | Unit  |  |
|--------------------------------------------|-----------------------------------------|------------|--------------------------------------|------------------------|--------------------------------------|-------|--|
| Symbol                                     | Parameter                               | Min        | Max                                  | Min                    | Max                                  | Oilit |  |
| t <sub>w(SCLL)</sub>                       | SCL clock low time                      | 4.7        | -                                    | 1.3                    | -                                    | ше    |  |
| t <sub>w(SCLH)</sub>                       | SCL clock high time                     | 4.0        | -                                    | 0.6                    | -                                    | μs    |  |
| t <sub>su(SDA)</sub>                       | SDA setup time                          | 250        | -                                    | 100                    | -                                    |       |  |
| t <sub>h(SDA)</sub>                        | SDA data hold time                      | 0(3)       | -                                    | 0 <sup>(4)</sup>       | 900 <sup>(3)</sup>                   |       |  |
| t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time                   | -          | 1000                                 | 20 + 0.1C <sub>b</sub> | 300                                  | ns    |  |
| t <sub>f(SDA)</sub><br>t <sub>f(SCL)</sub> | SDA and SCL fall time                   | -          | 300                                  | -                      | 300                                  | 1     |  |
| t <sub>h(STA)</sub>                        | Start condition hold time               | 4.0        | -                                    | 0.6                    | -                                    |       |  |
| t <sub>su(STA)</sub>                       | Repeated Start condition setup time     | 4.7        | -                                    | 0.6                    | -                                    | μs    |  |
| t <sub>su(STO)</sub>                       | Stop condition setup time               | 4.0        | -                                    | 0.6                    | -                                    | μS    |  |
| t <sub>w(STO:STA)</sub>                    | Stop to Start condition time (bus free) | 4.7        | -                                    | 1.3                    | -                                    | μS    |  |
| C <sub>b</sub>                             | Capacitive load for each bus line       | -          | 400                                  | -                      | 400                                  | pF    |  |

- 1. Guaranteed by design, not tested in production.
- 2. f<sub>PCLK1</sub> must be at least 2 MHz to achieve standard mode I2C frequencies. It must be at least 4MHz to achieve fast mode I2C frequencies, and a multiple of 10 MHz to reach the 400 kHz maximum I2C fast mode clock.
- 3. The maximum hold time of the Start condition has only to be met if the interface does not stretch the low period of SCL signal.
- 4. The device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL.

Figure 11.1 I2C timing diagram



1. Measurement points are done at CMOS levels:  $0.3V_{DD}$  and  $0.7V_{DD}$ .



10F, No.58, Jhouzih St., Neihu District, Taipei, 114, Taiwan, R.O.C.

Tel: 886-2-87510688 Fax: 886-2-87525889

#### 11.2 SPI Interface Characteristics

Table 11.2.1 SPI interface Characteristics

| Symbol                                               | Parameter                        | Conditions                                            | Min                  | Max                  | Unit   |
|------------------------------------------------------|----------------------------------|-------------------------------------------------------|----------------------|----------------------|--------|
| f <sub>SCK</sub>                                     | CDI clock frequency              | Master mode                                           | -                    | 30                   | MHz    |
| 1/t <sub>c(SCK)</sub>                                | SPI clock frequency              | Slave mode                                            | -                    | 30                   | IVITIZ |
| $t_{r(SCL)} \ t_{f(SCL)}$                            | SPI clock rise and fall time     | Capacitive load: C = 30 pF                            | -                    | 8                    | ns     |
| DuCy(SCK)                                            | SPI slave input clock duty cycle | Slave mode                                            | 30                   | 70                   | %      |
| t <sub>su(NSS)</sub> <sup>(2)</sup>                  | NSS setup time                   | Slave mode                                            | 4t <sub>PCLK</sub>   | -                    |        |
| t <sub>h(NSS)</sub> <sup>(2)</sup>                   | NSS hold time                    | Slave mode                                            | 2t <sub>PCLK</sub>   | -                    |        |
| t <sub>w(SCLH)</sub> (2)<br>t <sub>w(SCLL)</sub> (2) | SCK high and low time            | Master mode, f <sub>PCLK</sub> = 30 MHz,<br>presc = 2 | t <sub>PCLK</sub> -3 | t <sub>PCLK</sub> +3 |        |
| t <sub>su(MI)</sub> (2)                              | Data input setup time            | Master mode                                           | 5                    | -                    |        |
| t <sub>su(MI)</sub> (2)<br>t <sub>su(SI)</sub> (2)   | Data input setup time            | Slave mode                                            |                      | -                    |        |
| t <sub>h(MI)</sub> (2)                               | Data input hold time             | Master mode                                           | 5                    | -                    |        |
| t <sub>h(MI)</sub> (2)<br>t <sub>h(SI)</sub> (2)     | Data input noid time             | Slave mode                                            | 4                    | -                    | ns     |
| t <sub>a(SO)</sub> (2)(3)                            | Data output access time          | Slave mode, f <sub>PCLK</sub> = 20 MHz                | 0                    | 3t <sub>PCLK</sub>   |        |
| t <sub>dis(SO)</sub> (2)(4)                          | Data output disable time         | Slave mode                                            | 2                    | 10                   |        |
| t <sub>v(SO)</sub> (2)(1)                            | Data output valid time           | Slave mode (after enable edge)                        | -                    | 25                   |        |
| t <sub>v(MO)</sub> (2)(1)                            | Data output valid time           | ata output valid time Master mode (after enable edge) |                      | 5                    |        |
| t <sub>h(SO)</sub> (2)                               | Data output hold time            | Slave mode (after enable edge)                        | 15                   | -                    |        |
| t <sub>h(MO)</sub> <sup>(2)</sup>                    | Data output floru tilfle         | Master mode (after enable edge)                       | 2                    | -                    |        |

- 1. Remapped SPI1 characteristics to be determined.
- 2. Based on characterization, not tested in production.
- 3. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data.
- 4. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z

20

Tel: 886-2-87510688 Fax: 886-2-87525889

#### 12. Power Consumption

#### 12.1 WLAN Sub-System

Voltage reference: VBAT @ 3.6V, 20°C, VDDIO = 1.8V, CBUCK out = 1.5V

Table 12.1.1 WLAN sub-system power consumption

| O           | Operational Modes     |        | Typical | Unit |
|-------------|-----------------------|--------|---------|------|
| OFF         |                       | 1      | 11      | uA   |
| OFF         |                       | 2      | 40      | uA   |
| IDLE        |                       |        | 185     | uA   |
| SLEEP       |                       | 5      | 200     | uA   |
| Rx (Listen) |                       | 3      | 52      | mA   |
| Rx (Active) |                       | 4      | 59      | mA   |
| Power Sav   | e                     | 6, 9   | 1.9     | mA   |
| Tx CCK      | (11 Mbps at 18.5 dBm) | 7, 11  | 320     | mA   |
| Tx OFDM     | (54 Mbps at 15.5 dBm) | 8,11   | 270     | mA   |
| Tx OFDM     | (65 Mbps at 14.5 dBm) | 10, 11 | 260     | mA   |

Note 1: WL\_RST\_N = Low, VDDIO is not present

Note 2: WL\_RST\_N = Low, VDDIO is present

Note 3: Carrier Sense (CCA) when no carrier present

Note 4: Carrier Sense (CS) detect/Packet Rx

Note 5: Intra-beacon Sleep

Note 6: Beacon Interval = 102.4 ms, DTIM = 1, Beacon duration = 1 ms @1 Mbps Integrated Sleep + wakeup + Beacon Rx current over 1 DTIM interval

Note 7: CCK power at chip port. Duty cycle is 100%. Includes PA contribution at 3.6V

Note 8: OFDM power at chip port. Duty cycle is 100%. Includes PA contribution at 3.6V

Note 9: In WLAN power-saving mode, the following blocks are powered down: Crystal oscillator, Baseband PLL, AFE, RF PLL, Radio

Note 10: OFDM power at chip port is 16 dBm, duty cycle is 100%, includes PA contribution at 3.6V

The above blocks are turned ON in the required order with sufficient time for them to settle.

21

This sequencing is done by the PMU controller that controls the settling

Tel: 886-2-87510688 Fax: 886-2-87525889

#### 12.2 MCU Sub-System

Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator disabled) is listed in the Table 12.2.1.

Table 12.2.1 Typical and maximum current consumption in Run mode code with data processing running from Flash memory (ART accelerator disabled)

| Operational Mode | Conditions                      | £                     | Typical                | Maxii                  | mum <sup>(1)</sup>      | Unit |  |
|------------------|---------------------------------|-----------------------|------------------------|------------------------|-------------------------|------|--|
| Operational Mode | Conditions                      | f <sub>HCLK</sub>     | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C |      |  |
|                  |                                 | 120 MHz               | 61                     | 81                     | 93                      |      |  |
|                  |                                 | 90 MHz                | 48                     | 68                     | 80                      |      |  |
|                  | (2)                             | 60 MHz                | 33                     | 53                     | 65                      |      |  |
|                  | External clock <sup>(2)</sup> , | 30 MHz                | 18                     | 38                     | 50                      |      |  |
|                  | all peripherals                 | 25 MHz                | 14                     | 34                     | 46                      |      |  |
|                  | enabled <sup>(3)</sup>          | 16 MHz <sup>(4)</sup> | 10                     | 30                     | 42                      |      |  |
|                  |                                 |                       | 8 MHz                  | 6                      | 26                      | 38   |  |
| Supply Current   |                                 | 4 MHz 4               | 4                      | 24                     | 36                      |      |  |
| in               |                                 | 2 MHz                 | 3                      | 23                     | 35                      | mA   |  |
|                  |                                 | 120 MHz               | 33                     | 54                     | 66                      | IIIA |  |
| Run mode         |                                 | 90 MHz                | 27                     | 47                     | 59                      |      |  |
|                  | External clock <sup>(3)</sup> , | 60 MHz                | 19                     | 39                     | 51                      |      |  |
|                  | all peripherals                 | 30 MHz                | 11                     | 31                     | 43                      |      |  |
|                  |                                 | 25 MHz                | 8                      | 28                     | 41                      |      |  |
|                  | disabled                        | 16 MHz <sup>(4)</sup> | 6                      | 26                     | 38                      |      |  |
|                  |                                 | 8 MHz                 | 4                      | 24                     | 36                      |      |  |
|                  |                                 | 4 MHz                 | 3                      | 23                     | 35                      |      |  |
|                  |                                 | 2 MHz                 | 2                      | 23                     | 34                      |      |  |

- 1. Based on characterization, tested in production at VDD max and  $f_{\text{HCLK}}$  max with peripherals enabled.
- 2. External clock is 4 MHz and PLL is on when  $f_{HCLK} > 25$  MHz.
- 3. When the ADC is on (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA per ADC for the analog part.
- 4. In this case HCLK = system clock/2.
- 5. The ART Accelerator™ is a memory accelerator which is optimized for STM32 industry standard ARM® Cortex™-M3 processors.

22

Tel: 886-2-87510688 Fax: 886-2-87525889

Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator enabled) or RAM <sup>(1)</sup> is listed in the Table 12.2.2.

Table 12.2.2 Typical and maximum current consumption (ART accelerator enabled)

| On anational Manda | Conditions                          | f <sub>HCLK</sub>     | Тур                   | Ma                   | ax <sup>(2)</sup>      |      |
|--------------------|-------------------------------------|-----------------------|-----------------------|----------------------|------------------------|------|
| Operational Mode   | Conditions                          | f <sub>HCLK</sub>     | T <sub>A</sub> =25 °C | T <sub>A</sub> =85°C | т <sub>а</sub> =105 °С | Unit |
|                    |                                     | 120 MHz               | 49                    | 63                   | 72                     |      |
|                    |                                     | 90 MHz                | 38                    | 51                   | 61                     |      |
|                    |                                     | 60 MHz                | 26                    | 39                   | 49                     |      |
|                    |                                     | 30 MHz                | 14                    | 27                   | 37                     |      |
|                    | External clock <sup>(3)</sup> , all | 25 MHz                | 11                    | 24                   | 34                     |      |
|                    | peripherals enabled <sup>(4)</sup>  | 16 MHz <sup>(5)</sup> | 8                     | 21                   | 30                     |      |
|                    |                                     | 8 MHz                 | 5                     | 17                   | 27                     |      |
| Committee Command  |                                     | 4 MHz                 | 3                     | 16                   | 26                     | mA   |
| Supply Current     |                                     | 2 MHz                 | 2                     | 15                   | 25                     |      |
| in<br>Run mode     |                                     | 120 MHz               | 21                    | 34                   | 44                     |      |
| Kull Illoue        |                                     | 90 MHz                | 17                    | 30                   | 40                     |      |
|                    |                                     | 60 MHz                | 12                    | 25                   | 35                     |      |
|                    | (3)                                 | 30 MHz                | 7                     | 20                   | 30                     |      |
|                    | External clock <sup>(3)</sup> , all | 25 MHz                | 5                     | 18                   | 28                     |      |
|                    | peripherals disabled                | 16 MHz <sup>(5)</sup> | 4.0                   | 17.0                 | 27.0                   |      |
|                    |                                     | 8 MHz                 | 2.5                   | 15.5                 | 25.5                   |      |
|                    |                                     | 4 MHz                 | 2.0                   | 14.7                 | 24.8                   |      |
|                    |                                     | 2 MHz                 | 1.6                   | 14.5                 | 24.6                   |      |

- 1. Code and data processing running from SRAM1 using boot pins.
- 2. Based on characterization, tested in production at VDD max and  $f_{\text{HCLK}}$  max with peripherals enabled.
- 3. External clock is 4 MHz and PLL is on when  $f_{HCLK} > 25$  MHz.
- 4. When the ADC is on (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA per ADC for the analog part

23

5. In this case HCLK = system clock/2.

Tel: 886-2-87510688 Fax: 886-2-87525889

# 13. Electrical Specification

## 13.1 Absolute Maximum Rating

Table 13.1.1 Absolute maximum rating

| Supply Power     | Maximum +4 Volt |                                                 |         |  |
|------------------|-----------------|-------------------------------------------------|---------|--|
| Voltage ripple   | +/- 2%          | Maximum values not exceeding operating voltage. |         |  |
|                  | Power           | Minimum                                         | Maximum |  |
| Power Supply     | VBAT            | 0                                               | 4       |  |
| Absolute Maximum | VDD_3V3         | 0                                               | 4       |  |
| Ratings          | VDD_3V3_WIFI    | 0                                               | 6       |  |

## 13.2 Power Supply

Power supply of the GBS 535-MD-01A is provided by the host system via the power pins of the GBS 535-MD-01A.

Table 13.2.1 Power supply

| Symbol       | Parameter                       | Min | Тур | Max | Unit |
|--------------|---------------------------------|-----|-----|-----|------|
| VBAT         | MCU VBAT Voltage                | 2.0 | 3.3 | 3.6 | ٧    |
| VDD_3V3      | GPIO I/O Supply                 | 2.4 | 3.3 | 3.6 | V    |
| VDD_3V3_WIFI | Wi-Fi Voltage/ Wi-Fi PA Voltage | 3.0 | 3.3 | 3.6 | V    |

## 14. Recommended Reflow Profile

The recommended solder reflow temperature profile is shown in figure 15.1.

Figure 14.1 Solder reflow temperature profile



24

Golden Technology Corporation.

10F, No.58, Jhouzih St., Neihu District,

Taipei, 114, Taiwan, R.O.C.

Tel: 886-2-87510688 Fax: 886-2-87525889

# 15. Storage Condition

The recommended storage temperature and humidity condition of the GBS 535-MD-01A is listed in the Table 14.1.

Table 15.1 Storage condition

| Item                  | Condition           | Remark                             |  |
|-----------------------|---------------------|------------------------------------|--|
| Operating Temperature | -40° to 85° Celsius |                                    |  |
| Humidity range        | Maximum 95%         | Non condensing, relative humidity. |  |



#### 16. Federal Communication Commission Interference Statement

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation.

This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one of the following measures:

- . Reorient or relocate the receiving antenna.
- . Increase the separation between the equipment and receiver.
- . Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- . Consult the dealer or an experienced radio/TV technician for help.

**FCC Caution**: To assure continued compliance, any changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate this equipment. (Example - use only shielded interface cables when connecting to computer or peripheral devices).

#### **End Product Labeling**

This transmitter module is authorized only for use in devices where the antenna may be installed such that 20 cm may be maintained between the antenna and users. The final end product must be labeled in visible area with the following: "Contains FCC ID: 2ABVG-001"

#### **End Product Manual Information**

The user manual for end users must include the following information in a prominent location "IMPORTANT NOTE: To comply with FCC RF exposure compliance requirements, the antenna used for this transmitter must be installed to provide a separation distance of at least 20cm from all persons and must not be colocated or operating in conjunction with any other antenna or transmitter." This device complies with part 15 of the FCC rules. Operation is subject to the following two conditions (1) This device may not cause harmful interference and (2) This device must accept any interference received, including interference that may cause undesired operation.

Golden Technology Corporation.

10F, No.58, Jhouzih St., Neihu District, Taipei, 114, Taiwan, R.O.C.

Tel: 886-2-87510688 Fax: 886-2-87525889

IMPORTANT NOTE: In the event that these conditions can not be met (for example certain laptop configurations or colocation with another transmitter), then the FCC authorization is no longer considered valid and the FCC ID can not be used on the final product. In these circumstances, the OEM integrator will be responsible for reevaluating the end product (including the transmitter) and obtaining a separate FCC authorization. This device is intended only for OEM integrators under the following conditions: The antenna must be installed such that 20 cm is maintained between the antenna and users. As long as a condition above is met, further transmitter test will not be required. However, the OEM integrator is still responsible for testing their end product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.).

27

Tel: 886-2-87510688 Fax: 886-2-87525889

#### 17. Sales and Service

#### **Golden Technology Corporation**

#### Corporate office

10F., No.58, Jhouzih St., Neihu District, Taipei City 114, Taiwan.

#### Distributor

#### **ASEC International Corporation**

Address: 7F., No.58, Jhouzih St., Neihu District, Taipei City 114, Taiwan.

Postal 114

Code :

Tel: 886-2-8752-5858
Fax: 886-2-8752-5868
E-mail: ASEC@asec.com.tw

#### **ASEC International Corporation (Taichung)**

Address: Rm. 303, 2F.-1, No.562-1, Sec. 2, Wenxin Rd., Xitun Dist., Taichung

City 407, Taiwan.

Postal 407

Code :

Tel: 886-4-2310-9918
Fax: 886-4-2310-9828
E-mail: ASEC@asec.com.tw

#### **ASEC International Corporation (Shanghai)**

Address: Room 1105, Block C, 70 Caobao Road, Xuhui District, Shanghai ,China

Postal 200235

Code:

Tel: 86-21-60899566 Fax: 86-21-64329280 E-mail: ASEC@asec.com.tw

#### **ASEC International Corporation (Shenzhen)**

Address: Room 0703, 7/F, Desay Technology Building, Keji South Road

10th, South of Technology Section, Nanshan District,

Shenzhen, Guangdong, China

Subway Luobao Line (D Exit, Hi-Tech Park station)

Postal 518057

Code:

Golden Technology Corporation.

28 GD-003

10F, No.58, Jhouzih St., Neihu District, Taipei, 114, Taiwan, R.O.C.

Tel: 886-2-87510688 Fax: 886-2-87525889

Tel: 86-775-25195 030 / 852-9712 0349

Fax: 86-755-25195 031
E-mail: <u>ASEC@asec.com.tw</u>

