

# WLAN-Bluetooth Module W2CBW009DI

# PRELIMINARY Product Datasheet

Revision 1.0 December 19, 2010

# **Table of Contents**

| 1 | Ger    | neral Description                     | 3  |
|---|--------|---------------------------------------|----|
| 2 | Fea    | tures                                 | 4  |
| 3 | Sys    | tem Description                       | 5  |
| _ | 3.1    | Block Diagram                         |    |
|   | 3.2    | Pin Description                       |    |
| 4 | Elec   | etrical Characteristics               |    |
| 5 |        | AN External Host Interfaces           |    |
| • | 5.1    | SDIO Interface                        |    |
|   | 5.2    | SDIO Protocol Timing Diagrams         |    |
|   | 5.3    | G-SPI Interface                       |    |
| 6 | Blu    | etooth External Interfaces            |    |
|   | 6.1    | UART Interface                        | 13 |
|   | 6.2    | PCM Interface                         |    |
| 7 | Ant    | enna and Clock                        |    |
| 8 |        | tware Specifications                  |    |
| • | 8.1    | Wireless LAN                          | 15 |
|   | 8.2    | Bluetooth                             |    |
| 9 | WI     | AN Software Architecture              |    |
| _ | 9.1    | Host Processor                        |    |
| 1 | 0 Mai  | nufacturing Notes                     |    |
| _ | 10.1   | Physical Dimensions and Pin Locations |    |
|   | 10.2   | Storage and Baking Instructions       |    |
|   | 10.3   | Recommended Reflow Profile            |    |
| 1 | 1 Disc | claimers                              | 19 |
|   | 11.1   | Data Sheet Status                     |    |
| 1 | 2 Cer  | tifications                           |    |
| _ |        | erences                               |    |
| 1 | 13.1   | Specifications                        |    |
|   | 13.2   | Trademarks, Patents and Licenses      |    |
|   | 13.3   | Other                                 |    |
|   |        |                                       |    |

#### **List of Figures:**

| Figure 1: Block Diagram                                                   | 5             |
|---------------------------------------------------------------------------|---------------|
| Figure 2: SDIO Protocol Timing                                            | 11            |
| Figure 3: Software Architecture                                           | 17            |
| Figure 4: Physical Dimensions and Pin Locations for a Dual Antenna Device |               |
| Figure 5: Reflow Profile                                                  | 19            |
| List of Tables:                                                           |               |
|                                                                           |               |
| Table 1: Pin Description                                                  | 5             |
| Table 1: Pin Description                                                  | 8             |
| Table 2: Electrical Characteristics                                       | 8<br>11       |
| Table 2: Electrical Characteristics                                       | 8<br>11       |
| Table 2: Electrical Characteristics                                       | 8<br>11<br>12 |

#### **Revision History:**

| Revision | Revision Date | Originator | Changes       |
|----------|---------------|------------|---------------|
| 1.0      | 2/19/2010     | RR/RP/EK   | First release |
|          |               |            |               |
|          |               |            |               |
|          |               |            |               |
|          |               |            |               |
|          |               |            |               |

# 1 General Description

This specification provides a general guideline on the performance and the integration of W2CBW00DI, a complete wireless subsystem featuring full 802.11 b/g WLAN capability as well as class 1.5 Bluetooth capabilities in a small form factor module solution. The W2CBW00DI device was designed to simplify the process of adding wireless capability without lengthy design cycles or complex RF design. Both radios are fully tested for coexistence, both internally and with other external radio technologies. A full menu of certifications will also be provided, simplifying the certification process for your entire end product and further reducing valuable time-to-market. Based on world-class silicon from Wi2Wi partner Marvell, the W2CBW00DI has also been fully optimized for throughput and receive sensitivity through careful design practices. State-of-the art software development resources are also available to create drivers for unique processors and operating systems if needed, or to optimize the wireless subsystem to fit your needed application with ease.

The specification maximum and minimum limits presented herein are those guaranteed when the unit is integrated into the Wi2Wi's W2CBW00DI-DEV Development System. These limits are to serve as the

representative performance characteristics of the W2CBW00DI when properly designed into a customer's product. Wi2Wi makes no warranty, implied or otherwise specified, with respect to a customers design and the performance characteristics presented in this specification.

W2CBW00DI device is available in dual antenna configuration.

This device also complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Modifications or changes to this equipment not expressly approved by Wi2Wi may void the user's authority to operate this equipment.

#### 2 Features

- Compact design for easy integration:16 mm x 16mm x 2.3mm
- LGA with 76 pins
- WLAN technology based on Marvell's 88W8688
- Bluetooth technology based on Marvell's 88W8688
- Certified dual mode radio
- Industrial Temperature support
- Optimized RF and electrical design for better performance in co-existence with other wireless standards
- Dual-antenna design with separate antenna pins for Bluetooth and WLAN
- Operates in 2.4 GHz ISM band
- ROHS Compliant
- Fully integrated coexistence solution
- WLAN Specific Features
  - SDIO 1.1 and G-SPI interfaces
  - o 802.11s Mesh Networking
  - o 802.11h Dynamic Frequency Selection
  - o 802.11e Quality of Service
  - o 50-Ohm antenna launch
  - o Support for WinCE, Windows XP SP3, Vista 32 bit, and Linux 2.6.xx(can be ported to other operating systems)
  - o 1, 2, 5.5 and 11 Mbps data rates for 802.11b (DSSS/CCK modulation)
  - o 6, 9, 12, 18, 24, 36, 48 and 54 Mbps data rates for 802.1 1g (OFDM modulation)
- Bluetooth Specific Features
  - o UART interface
  - o 50-Ohm antenna launch
  - o Support for WinCE, Windows XP SP3, Vista 32 bit and Linux 2.6.xx (can be ported to other operating systems)
  - o GFSK modulation for Bluetooth version 2.1
  - o Data rate up to 1Mbps for Bluetooth version 2.1
  - o Data rate up to 3 Mbps for Bluetooth EDR
  - o Support for Class 1.5 Bluetooth

# 3 System Description

W2CBW00DI is a complete module combination of 88W8688 802.1b/g and Bluetooth. It includes all the components needed to operate both the radios. It preserves the characteristics from Marvell chipset while providing the optimized system level functionality and performance.

#### 3.1 Block Diagram

Figure #1 shows the detailed block diagram of W2CBW00DI.



Figure 1: Block Diagram

# 3.2 Pin Description

**Table 1: Pin Description** 

| Pin | Pin Name           | Type               | Supply   | Description                                                       |  |
|-----|--------------------|--------------------|----------|-------------------------------------------------------------------|--|
|     |                    |                    |          |                                                                   |  |
| 1   | HSPWR1             | Power              |          | Host Power                                                        |  |
| 2   | HSPWR2             | Power              |          | Host Power                                                        |  |
| 3   | HSPWR3             | Power              |          | Host Power                                                        |  |
| 4   | GND4 Ground Ground |                    | Ground   |                                                                   |  |
| 5   | GND5               | GND5 Ground Ground |          | Ground                                                            |  |
| 6   | ANT_SEL_N          | О                  | HOST_PWR | Differential Antenna Select Negative Output<br>Default value is 0 |  |
| 7   | TR_N               | О                  | HOST_PWR | Transmit Switch Control Negative Output Default value is 0        |  |
| 8   | TR3_N              | О                  | HOST_PWR | VR Transmit Switch 3 Negative Output Default value is 0           |  |

| 9  | INPACKn       | О      | VIO_X1   | PC Card I/O Mode Input Acknowledge                                                               |
|----|---------------|--------|----------|--------------------------------------------------------------------------------------------------|
| 10 | SD_D2         | I/O    | VIO_X1   | SDIO 4-bit Mode: SD_DAT[2]<br>Data Line Bit [2]                                                  |
| 11 | SD_CLK        | I      | VIO_X1   | SDIO 4-bit Mode: SD_CLK<br>Clock Input                                                           |
| 12 | SD_CMD        | I/O    | VIO_X1   | SDIO 4-bit Mode: SD_CMD<br>Command                                                               |
| 13 | SD_D1         | I/O    | VIO_X1   | SDIO 4-bit Mode: SD_DAT[1] Data Line Bit [1]                                                     |
| 14 | SD_D0         | I/O    | VIO_X1   | SDIO 4-bit Mode: SD_DAT[0]<br>Data Line Bit [0]                                                  |
| 15 | SD_D3         | I/O    | VIO_X1   | SDIO 4-bit Mode: SD_DAT[3]<br>Data Line Bit [3]                                                  |
| 16 | GPIO0         | I/O    | VIO_X1   | General Purpose Input/Output 0<br>External oscillator control                                    |
| 17 | GPIO1         | I/O    | VIO_X1   | General Purpose Input/Output 1<br>WiFi LED                                                       |
| 18 | GPIO4         | I/O    | VIO_X1   | General Purpose Input/Output 4<br>WLAN MAC wake-up input                                         |
| 19 | GPIO3         | I/O    | VIO_X1   | General Purpose Input/Output 3<br>UART DSR input                                                 |
| 20 | GPIO5         | I/O    | VIO_X1   | General Purpose Input/Output 5<br>UART DTR output                                                |
| 21 | GPIO6         | I/O    | VIO_X1   | General Purpose Input/Output 6<br>UART SOUT output                                               |
| 22 | GPIO8         | I/O    | VIO_X1   | General Purpose Input/Output 8<br>UART CTS input                                                 |
| 23 | SLEEP_CLK     | I      | VIO_X1   | External Sleep Clock Input                                                                       |
| 24 | BT_STATE      | I      | VIO_X1   | Bluetooth State                                                                                  |
| 25 | BT_FREQ       | I      | VIO_X1   | Bluetooth Frequency                                                                              |
| 26 | BT_TX_CONFIRM | O      | VIO_X1   | Bluetooth Transmit Confirm  0 = Bluetooth allow to transmit  1 = Bluetooth not allow to transmit |
| 27 | PDn           | I      | VIO_X1   | Full Power Down (active low)                                                                     |
| 28 | GPIO7         | I/O    | VIO_X1   | General Purpose Input/Output 7<br>UART SINT input                                                |
| 29 | GND29         | Ground |          | Ground                                                                                           |
| 30 | GND30         | Ground |          | Ground                                                                                           |
| 31 | BT_REQ        | I      | VIO_X1   | Bluetooth Request (3-Wire BCA Mode) 1 = Bluetooth is requesting to transmit or receive packets   |
| 32 | RESETn        | I      | VIO_X1   | Reset (active low)                                                                               |
| 33 | GPIO2         | I/O    | VIO_X1   | General Purpose Input/Output 2<br>UART RTS output                                                |
| 34 | BRF_TR_P      | О      | HOST_PWR | BRF Transmit Switch Positive Output                                                              |

| 35 | CF_RESET   | I      | VIO_X1   | PC Card I/O Mode Reset (active high)                             |
|----|------------|--------|----------|------------------------------------------------------------------|
| 36 | BRF_TR_N   | О      | HOST PWR | BRF Transmit Switch Negative Output                              |
| 37 | TRSTn      | I/O    | VIO_X2   | JTAG Test Reset (active low)                                     |
| 38 | TMS        | I      | VIO_X2   | JTAG Test Mode Select<br>Select the internal CPU JTAG controller |
| 39 | BT_RF_IO   | RF     |          | Bluetooth RF                                                     |
| 40 | SCLK       | I/O    | VIO_X2   | SPI Serial Interface Clock                                       |
| 41 | SRWB       | I      | VIO_X2   | SPI Serial Interface Data Input                                  |
| 42 | ECSn       | I/O    | VIO_X2   | SPI EEPROM Chip Select                                           |
| 43 | SDA        | I/O    | VIO_X2   | SPI Serial Interface Data Output                                 |
| 44 | TCK        | I      | VIO_X2   | JTAG Test Clock Input                                            |
| 45 | TDO        | О      | VIO_X2   | JTAG Test Data Output                                            |
| 46 | TDI        | I      | VIO_X2   | JTAG Test Data Input                                             |
| 47 | TMS2       | I      | VIO_X2   | JTAG Test Mode Select<br>Select the system JTAG controller       |
| 48 | SCAN_EN    | I      | VIO_X2   | Scan Enable                                                      |
| 49 | GPIO10     | I/O    | VIO_X2   | General Purpose Input/Output 10<br>AIU_TWSI_Data/SD_DAT[0]       |
| 50 | GPIO9      | I/O    | VIO_X2   | General Purpose Input/Output 9<br>AIU_TWSI_CLK                   |
| 51 | GPIO12     | I/O    | VIO_X2   | General Purpose Input/Output 12<br>BT_PCM_DOUT/I2S_DOUT          |
| 52 | WLAN_RF_IO | RF     |          | Wi-Fi RF                                                         |
| 53 | GPIO11     | I/O    | VIO_X2   | General Purpose Input/Output 11<br>BT_PCM_DIN/I2S_DIN            |
| 54 | GPIO16     | I/O    | VIO_X2   | General Purpose Input/Output 16<br>AIU_SPDIF                     |
| 55 | GPIO17     | I/O    | VIO_X2   | General Purpose Input/Output 17<br>Bluetooth LED                 |
| 56 | GND56      | Ground |          | Ground                                                           |
| 57 | GND57      | Ground |          | Ground                                                           |
| 58 | GND58      | Ground |          | Ground                                                           |
| 59 | GPIO13     | I/O    | VIO_X2   | General Purpose Input/Output 13<br>BT_PCM_CLK/I2S_MCLK           |
| 60 | GPIO14     | I/O    | VIO_X2   | General Purpose Input/Output 14<br>BT_PCM_SYNC/I2S_LRCLK         |
| 61 | GPIO15     | I/O    | VIO_X2   | General Purpose Input/Output 15<br>BT_PCM_MCLK/I2S_CCLK          |
| 62 | GND62      | Ground |          | Ground                                                           |
| 63 | GND63      | Ground |          | Ground                                                           |
| 64 | VIO_X12    | Power  |          | 1.8V/3.3V Host Support                                           |
| 65 | VIO_X11    | Power  |          | 1.8V/3.3V Host Support                                           |
| 66 | GND66      | Ground |          | Ground                                                           |
| 67 | V18D1      | Power  |          | 1.8V Digital Host Support                                        |

| 68 | V18D2   | Power  | 1.8V Digital Host Support |
|----|---------|--------|---------------------------|
| 69 | GND69   | Ground | Ground                    |
| 70 | GND70   | Ground | Ground                    |
| 71 | VIO_X22 | Power  | 1.8V/3.3V Host Support    |
| 72 | VIO_X21 | Power  | 1.8V/3.3V Host Support    |
| 73 | GND73   | Ground | Ground                    |
| 74 | HSPWR74 | Power  | Host Power                |
| 75 | HSPWR75 | Power  | Host Power                |
| 76 | HSPWR76 | Power  | Host Power                |

# 4 Electrical Characteristics

**Table 2: Electrical Characteristics** 

| Parameter                               | Test Condition                | MIN         | TYP               | MAX | UNIT |
|-----------------------------------------|-------------------------------|-------------|-------------------|-----|------|
|                                         | Absolute Ma                   | ximum Rati  | ngs               |     |      |
| Storage Temperature                     |                               | -55         | 7 7               | 125 | °C   |
| Supply Voltage                          |                               | A - (       | 3.0               | 4.2 | V    |
|                                         | Recommended O                 | perating Co | nditions          |     |      |
| Operating Temperature                   |                               | -40         | -                 | 85  | °C   |
| Supply Voltage                          |                               | 2.7         | 3.0               | 3.3 | V    |
|                                         | 802.11b Curre                 | nt Consum   | ption             |     | •    |
| Initialization Current                  |                               |             | 152               | -   | mA   |
| Continuous Transmit                     | @11Mbps                       | 195         | 200               | 205 | mA   |
| Continuous Receive                      | @11Mbps                       | 155         | 160               | 167 | mA   |
| IEEE 802.11 Power Save<br>Mode (DTIM=1) |                               | -           | 8                 | -   | mA   |
| Deep Sleep                              |                               | -           | 1.3               | -   | mA   |
|                                         | 802.11b RF Syst               | em Specific | cations           |     | •    |
| Transmit Power Output                   |                               | -           | 15                | -   | dBm  |
|                                         | 1 Mbps, 8% PER                | -           | -93               | ı   | dBm  |
| Receive Sensitivity                     | 2 Mbps, 8% PER                | -           | -92.5             | ı   | dBm  |
| Receive Sensitivity                     | 5.5 Mbps, 8% PER              | -           | -90.5             | ı   | dBm  |
|                                         | 11 Mbps, 8% PER               | -           | -82               | -   | dBm  |
| Maximum Receive Level                   | PER<8%                        | -           | IEEE<br>Compliant | -   | dBm  |
| Transmit Frequency<br>Offset            | Low, Middle, High<br>Channels | -           | ±10               | -   |      |
| Spectral Maak                           | Max. TX Power                 | -           | -<br>53@fc±11MHz  | -   | dBc  |
| Spectral Mask                           | IVIAX. IA FUWEI               | -           | -<br>58@fc±22MHz  | -   | UDU  |
| Error Vector Magnitude                  | Max. TX Power @<br>11Mbps     | -           | -30               | -   | dB   |

| Carrier Suppression                     | Max. TX Power                                          | -          | -26               | -    | dBc |  |  |
|-----------------------------------------|--------------------------------------------------------|------------|-------------------|------|-----|--|--|
| Adjacent Channel<br>Rejection           | Desired channel is<br>3dB above<br>sensitivity, PER<8% | -          | -                 | -    | dBc |  |  |
|                                         | 802.11g Curre                                          | nt Consum  | ption             |      |     |  |  |
| Initialization Current                  |                                                        | -          | 152               | 1    | mA  |  |  |
| Continuous Transmit                     | @54Mbps                                                | 185        | 200               | 206  | mA  |  |  |
| Continuous Receive                      | @54Mbps                                                | 175        | 182               | 189  | mA  |  |  |
| IEEE 802.11 Power Save<br>Mode (DTIM=1) |                                                        | -          | 8                 | -    | mA  |  |  |
| Deep Sleep                              |                                                        | -          | 1.3               | -    | mA  |  |  |
|                                         | 802.11g RF Syst                                        | em Specifi |                   |      |     |  |  |
| Transmit Power Output                   |                                                        | -          | 12                |      | dBm |  |  |
|                                         | 6 Mbps, 10% PER                                        | -          | -                 | A- C | dBm |  |  |
|                                         | 9 Mbps, 10% PER                                        | -          | -87.7             |      | dBm |  |  |
|                                         | 12 Mbps, 10% PER                                       | -          | -                 | -    | dBm |  |  |
|                                         | 18 Mbps, 10% PER                                       | -          | -83.3             | -    | dBm |  |  |
| Receive Sensitivity                     | 24 Mbps, 10% PER                                       | -          | -                 | -    | dBm |  |  |
| Tredelive defibilitity                  | 36 Mbps, 10% PER                                       | -          | -76.8             | -    | dBm |  |  |
|                                         | 48 Mbps, 10% PER                                       | -          | -                 | -    | dBm |  |  |
|                                         | 54 Mbps, 10% PER                                       | - (        | -70.3             | -    | dBm |  |  |
| Maximum Receive Level                   | PER<10%                                                | -          | IEEE<br>Compliant | -    | dBm |  |  |
| Transmit Frequency<br>Offset            | Low, Middle, High<br>Channels                          |            | ±10               | -    | PPM |  |  |
|                                         |                                                        | -          | -36@fc±11MHz      | -    |     |  |  |
| Spectral Mask                           | Max. TX Power                                          | -          | -38@fc±20MHz      | -    | dBc |  |  |
|                                         |                                                        | -          | -42@fc±30MHz      | -    |     |  |  |
| Error Vector Magnitude                  | Max. TX Power @<br>54Mbps                              | ı          | -30               | -    | dB  |  |  |
| Carrier Suppression                     | Max. TX Power                                          | -          | -25               | -    | dBc |  |  |
|                                         | Desired channel is 3dB                                 |            |                   |      |     |  |  |
| Adjacent Channel<br>Rejection           | above sensitivity,<br>54Mbps,                          | -          | -                 | -    | dBc |  |  |
|                                         | PER<1 0%                                               |            |                   |      |     |  |  |
| Bluetooth Current Consumption (USB BUS) |                                                        |            |                   |      |     |  |  |
| Initialization Current                  |                                                        |            | 17                | _    | mA  |  |  |
| Continuous Transmit                     |                                                        |            | 45                |      | mA  |  |  |
| Continuous Receive                      |                                                        |            | 30                |      | mA  |  |  |
| Deep Sleep                              |                                                        |            | 2.5               |      | mA  |  |  |
|                                         | Bluetooth RF Sys                                       |            | fications         |      |     |  |  |
| Transmit Power Output                   | Class 1.5                                              | 3          | -                 | 10   | dBm |  |  |

|                                        | 1 Mbps, 0.1% BER | - | -80 | - | dBm |
|----------------------------------------|------------------|---|-----|---|-----|
| Receive Sensitivity                    | 2 Mbps, 0.1% BER | - | -80 | 1 | dBm |
|                                        | 3 Mbps, 0.1% BER | - | -80 | - | dBm |
| Initial Carrier Frequency<br>Tolerance |                  | - | -   | - | kHz |

#### 5 WLAN External Host Interfaces

For connection to a host processor, the W2CBW00DI supports the Secure Digital Input Output (SDIO) and Generic SPI (G-SPI) interfaces for WLAN. The choice of interface is dependent on the required data throughput, with SDIO having a throughput that is approximately four times greater than G-SPI.

If the WLAN SDIO interface is selected for connection to a host processor, then the host processor must support SDIO – (SD is not sufficient). If the selected processor does not have an integrated SDIO controller, then an external SDIO bridge can be used (e.g. SDIO-PCI Bridge for interfacing with a process supporting PCI interface only).

If the WLAN G-SPI interface is selected for connection to a host processor, then the host processor must support G-SPI – (SPI is not sufficient). If the selected processor only has SPI, then it might be possible to implement G-SPI with a combination of the SPI and a GPIO pin for interrupt. If the selected processor does not have SPI interface, then it might be possible to implement a G-SPI interface using a combination of GPIO pins. Please contact your sales representative if your processor does not support SDIO or G-SPI interfaces.

#### 5.1 SDIO Interface

W2CBW00DI supports SDIO device interface that conforms to the industry standard SDIO Full-Speed card specification and allows a host controller using the SDIO bus protocol to access the WLAN device. The SDIO interface contains interface circuitry between an external SDIO bus and the internal shared bus.

W2CBW00DI acts as a device on the SDIO bus. The host unit can access registers of the SDIO interface directly and can access shared memory in the device through the use of BARs and a DMA engine.

The SDIO device interface main features include:

- On-chip memory used for CIS
- Supports SPI, 1-bit SDIO, and 4-bit SDIO transfer modes at the full clock range of 0 to 50 MHz
- Special interrupt register for information exchange

#### Allows card to interrupt host

**Table 3: SDIO Pin Map** 

| W2CBW00DI Pin Name | Signal<br>Name | Туре | Description                                                                                                                   |  |  |  |
|--------------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SD_D3              | DAT 3          | I/O  | SDIO 4-bit mode: Data line bit [3]<br>SDIO 1-bit mode: Not used                                                               |  |  |  |
| 55_53              |                | 1,0  | SDIO SPI mode: Chip select (neg true)                                                                                         |  |  |  |
| SD_D2              | DAT 2          | I/O  | SDIO 4-bit mode: Data line bit [2] or Read Wait (optional)  /O SDIO 1-bit mode: Read Wait (optional)  SDIO SPI mode: Reserved |  |  |  |
| SD_D1              | DAT 1          | I/O  | SDIO 4-bit mode: Data line bit [1] SDIO 1-bit mode: Interrupt SDIO SPI mode: Interrupt                                        |  |  |  |
| SD_D0              | DAT 0          | I/O  | SDIO 4-bit mode: Data line bit [0] SDIO 1-bit mode: Data line SDIO SPI mode: Data out                                         |  |  |  |
| SD_CMD             | CMD            | I/O  | SDIO 4-bit mode: Command/Response<br>SDIO 1-bit mode: Command Line<br>SDIO SPI mode: Data in                                  |  |  |  |
| SD_CLK             | CLK            | I/O  | SDIO 4-bit mode: Clock<br>SDIO 1-bit mode: Clock<br>SDIO SPI mode: Clock                                                      |  |  |  |

# **5.2 SDIO Protocol Timing Diagrams**

**Figure 2: SDIO Protocol Timing** 

#### **SDIO Protocol Timing Diagram**



#### SDIO Protocol Timing Diagram—High Speed Mode



Note: The SDIO-SPI CS Signal timing is identical to all other SDIO inputs

**Table 4: SDIO Timing Data** 

| Symbol            | Parameter           | Condition  | Min | Тур | Max | Units |
|-------------------|---------------------|------------|-----|-----|-----|-------|
| £                 | Clock Eroguanay     | Normal     | 0   |     | 25  | MHz   |
| $\mathbf{f}_{pp}$ | Clock Frequency     | High speed | 0   |     | 50  | MHz   |
| Twi               | Clock Low Time      | Normal     | 10  |     | 1   | Ns    |
| 1 WL              | Clock Low Time      | High speed | 7   | -1- | -   | Ns    |
| Тwн               | Clock High Time     | Normal     | 10  |     | 1   | Ns    |
| 1 WH              | Clock High Hille    | High speed | 7   |     | 1   | Ns    |
| Tisu              | Input Setup Time    | Normal     | 5   |     |     | Ns    |
| 1180              | input Setup Time    | High speed | 6   |     | 1   |       |
| Тін               | Innut Hold Time     | Normal     | 5   |     | 1   | Ns    |
| 1 IH              | Tih Input Hold Time |            | 2   |     | 1   |       |
| Todly             | Output Delay Time   |            | 0   |     | 14  | Ns    |
| Тон               | Output Hold Time    | High speed | 2.5 |     |     | Ns    |

Note: Over full range of values specified in the Recommended Operating Conditions unless otherwise specified

#### 5.3 G-SPI Interface

W2CBW00DI supports a generic, half-duplex, DMA-assisted G-SPI host interface (G-SPI) that allows a host controller using a Generic SPI bus protocol to access the WLAN device. The G-SPI interface contains interface circuitry between an external G-SPI bus and the internal shared bus.

The 88W8688 acts as the device on the G-SPI bus. The host unit can access the G-SPI registers directly and can access shared memory in the device through the use of BARs and a DMA engine.

The G-SPI unit supports Generic SPI Interface protocols as detailed in the following sections. The design is capable of 50 MHz operation. The interface supports the following functionality:

- G-SPI unit bus device operation
- G-SPI unit register read / write
- Interrupt generation to internal CPU
- Interrupt generation to the SPI unit host
- DMA to internal memories
- Wake Interrupt to the Power Management Unit

**Table 5: GSPI Pin Map** 

| W2CBW00DI Pin Name | Generic SPI Bus Name | Type   | Description                           |
|--------------------|----------------------|--------|---------------------------------------|
| SPI_CLK            | SCLK                 | Input  | SPI Unit Clock Input                  |
| SPI_SCSn           | CSn                  | Input  | SPI Unit Active Low Chip Select Input |
| SPI_SDI            | DI                   | Input  | SPI Unit Data Input                   |
| SPI_SDO            | DO                   | Output | SPI Unit Data Output                  |
| SPI_SINTn          | INTn                 | Output | SPI Unit Active Low Interrupt Output  |
| SPI_CLK_REQ        | CLK_EN               | Output | SPI Unit Clock Enable Output          |
| RESETn             | RSTn                 | Input  | Reset Input                           |

#### 6 Bluetooth External Interfaces

For connection to a host processor, the W2CBW00DI supports UART interface. There is also a PCM interface for connection to audio PCM devices such analog to digital and digital to analog converters. The PCM selection is made in firmware.

#### 6.1 UART Interface

W2CBW00DI UART interface provides a simple mechanism for communicating with other serial devices using the RS232 standard. Four signals are used to implement the UART function:

- BT\_UART\_TX
- BT UART RX
- BT\_UART\_RTS
- BT\_UART\_CTS
- BT UART DSR
- BT UART DTR

When W2CBW00DI is connected to another digital device, BT\_UART\_RX and BT\_UART\_TX transfer data between the two devices. The remaining two signals, BT\_UART\_CTS and BT\_UART\_RTS, can be used to implement RS232 hardware flow control where both are active low indicators.

To communicate with the UART at its maximum data rate using a standard PC, an accelerated serial port adapter card is required for the PC. An external RS232 transceiver chip is also needed.

**Table 6: UART Baud Rates** 

| Parameter           |                 | Possible values        |  |
|---------------------|-----------------|------------------------|--|
| Baud Rate           | Minimum         | 1200 Baud (≤2% Error)  |  |
|                     | IVIIIIIIIIIIIII | 9600 Baud (≤1 % Error) |  |
|                     | Maximum         | 4MBaud (≤1% Error)     |  |
| Flow Control        |                 | RTS/CTS or None        |  |
| Parity              |                 | None, Odd or Even      |  |
| Number of Stop Bits |                 | 1 or 2                 |  |
| Bits per Channel    |                 | 8                      |  |

The UART interface is capable of resetting W2CBW00DI upon reception of a break signal.

#### 6.2 PCM Interface

Pulse Code Modulation (PCM) is a standard method used to digitize audio (particularly voice) patterns for transmission over digital communication channels. Through its PCM interface, W2CBW00DI has hardware support for continual transmission and reception of PCM data, so reducing processor overhead for wireless headset applications. W2CBW00DI offers a bi-directional digital audio interface that routes directly into the baseband layer of the on-chip firmware. It does not pass through the HCI protocol layer. Hardware on W2CBW00DI allows the data to be sent to and received from a SCO connection.

Up to three SCO connections can be supported by the PCM interface at any one time.

W2CBW00DI can operate as the PCM interface Master generating an output clock of 128, 256 or 512kHz. When configured as PCM interface slave it can operate with an input clock up to 2048kHz. W2CBW00DI is compatible with a variety of clock formats, including Long Frame Sync, Short Frame Sync and GCI timing environments.

It supports 13 or 16-bit linear, 8-bit  $\mu$ -law or A-law compounded sample formats at 8k samples/s, and can receive and transmit on any selection of three of the first four slots following PCM\_SYNC.

#### 7 Antenna and Clock

W2CBW00DI has two antenna interfaces, one for Bluetooth and one for WLAN. Both of these interfaces have 50 Ohm impedance.

W2CBW00DI has an internal crystal oscillator with 38.4 MHz frequency (frequency stability +/-20ppm) and requires no external clock source. This crystal provides clock for both WLAN and Bluetooth.

# 8 Software Specifications

#### 8.1 Wireless LAN

Wi2Wi can provide the end user driver needed for operating WLAN part of W2CBW00DI, if available, otherwise a 3<sup>rd</sup> part developer can create for a fixed NRE. This driver is specific to the operating system, processor and host bus – it cannot be used for any other processors, operating systems or host buses. Since the operating system and platform matrix is quite large, it is not possible to have all the combinations off the shelf. Please contact your sales representative on the actual driver availability.

The following is a brief description of the driver features along with the processors, operating systems and host buses.

- Key Features
  - o WEP encryption (64 bit/128 bit)
  - o Class 1.5 Support(Up to 10dBm)
  - o IEEE power save mode
  - o Deep sleep mode
  - o Infrastructure and ad-hoc mode
  - o Rate adaptation
  - o WPA TKIP security
  - o WPA2
  - o Bluetooth coexistence
- Operating System Support
  - o WinCE 6.0,
  - o Linux: Slackware 9.1, Fedora Core 1.0; Kernel: 2.4.22 & above
  - o Windows XP SP3, Vista 32 bit
- Platform Support
  - o Intel x86
  - o Marvell PXA270, PXA300, PXA310, PXA320
  - o Samsung 2443, 2412, 6410
  - o i.Mx31, i.Mx21
  - o OMAP
  - o RMI
- Host Buses
  - o SDIO
  - o G-SPI

In addition to the end user driver, Wi2Wi also provides engineering tools needed for production testing and certification when available.

#### 8.2 Bluetooth

Bluetooth portion of W2CBW00DI needs stack and profiles for operation. It uses a standard HCI interface – any commercial stack or profile supporting the standard interface will work with W2CBW00DI.

WinCE, WinMobile and Vista 32 bit have embedded stack and basic profiles that work with W2CBW00DI. Advanced profiles for these operating systems can be procured from commercial vendors like IVT, iAnywhere and Toshiba.

Wi2Wi will work with the customers to provide a suitable solution for the stack and profiles. There may be some additional cost associated with this based on the requirements. Please contact your sales representative to get more details.

The following are the key features of a typical HCI stack:

- Bluetooth v2.1 + EDR mandatory functionality
  - o EDR, 3Mbps payload data rate
  - o Support 2-DH1, 2-DH3, 2-DH5, 3-DH1, 3-DH3 and 3-DH5 packet types
  - o Support 2-EV3, 2-EV5, 3-EV3 and 3-EV5 packet types
- Bluetooth v1 .2 mandatory functionality:
  - o Adaptive Frequency Hopping (AFH), including classifier
  - o Faster connection enhanced inquiry scan (immediate FHS response)
  - o LMP improvements
  - o Parameter ranges
  - o Support of AUX1 packet type
- Optional v2.1 + EDR functionality supported:
  - o AFH as Master and automatic channel classification
  - o Fast connect interlaced inquiry and page scan plus RSSI during inquiry
  - o Extended SCO (escort), eV3 + CRC, eV4, eV5
  - o SCO handle
  - Synchronization
  - The firmware has been written against the Bluetooth Core Specification v2.0 + EDR:
    - o Bluetooth components: Baseband (including LC), LM and HCI
    - o Standard USB v2.0 (full speed) and UART HCI transport layers
    - o All standard radio packet types
    - o Full Bluetooth data rate, up to 723.2Kbits/s asymmetric(1)
    - o Operation with up to seven active slaves(1)
    - o Maximum number of simultaneous active ACL connections: 7(2)
    - o Maximum number of simultaneous active SCO connections: 3(2)
    - o Operation with up to three SCO links, routed to one or more
    - slaves o All standard SCO voice coding, plus .transparent SCO.
    - o Standard operating modes: page, inquiry, page-scan and inquiry-scan

- o All standard pairing, authentication, link key and encryption operations
- o Standard Bluetooth power-saving mechanisms: Hold, Sniff and Park modes, including Forced Hold.
- o Dynamic control of peers. transmit power via LMP
- o Master/slave switch
- o Broadcast
- o Channel quality driven data rate
- o All standard Bluetooth Test Modes
- Operating System Support
  - o WinCE 6.0, WinMobile 6.0
  - o Linux: Slackware 9.1, Fedora Core 1.0; Kernel: 2.4.22 & above
  - o Windows XP SP3, Vista 32 bit
- Host Buses
  - o UART

#### 9 WLAN Software Architecture

A simplified view of the overall WLAN software architecture is illustrated in the figure below. It is partitioned between the host processor and the WLAN firmware that resides on the Wi2Wi WiFi module.

Applications

TCP UDP

IP

Ethernet Driver 802.11 Extensions

Hardware Interface Driver

Hardware Interface Driver

Common Driver Interface

(Tx/Rx Buffer Management)

WLAN Driver

HAL

Figure 3: Software Architecture

#### 9.1 Host Processor

The TCP/IP stack, Ethernet Driver and the 802.11 extensions reside on the host processor. The Hardware Interface Driver, which can be G-SPI or SDIO, is partitioned between the host and the firmware on the WiFi.

The WLAN firmware for the WiFi is downloaded through the selected host interface (G-SPI or SDIO) by the Hardware Interface Driver at power up.

Once the firmware is downloaded, the Data Path and the Control Path between the host and WiFi are established, and information can flow between the two devices.

# 10 Manufacturing Notes

### 10.1 Physical Dimensions and Pin Locations

Physical Size: 16mm x 16mm x 2.3mm

• Pad Size: 0.25mm X 0.63mm

Pad Spacing: 0.66 mm

• Pins: 76 (4 x 19) +4 Corner ground Pads for shield

70P VIEW
W2CBW009Di FOOTPRINT

0.66 mm

0.75 mm

0.25 mm

0.15 mm

Pin Pad Size: 0.63 mm x 0.25 mm

Shield Pad Size: 0.76 mm x 0.76 mm

19
10
11
153 mm

Figure 4: Physical Dimensions and Pin Locations for a Dual Antenna Device

The content of this document is to be treated as strictly confidential and is not to be disclosed, Reproduced or used, except as authorized in writing by Wi2Wi, Inc.

Copyright © 2009 Wi2Wi, Inc.

#### 10.2 Storage and Baking Instructions

W2CBW00DI is an MSL3 grade part. After opening the bag, the parts should be:

- a. Stored as per J-STD-003 standard
- b. Mounted within 72 hours of factory conditions (<=30C, 60% RH)

If any of the above conditions is not met, the parts should be baked as listed below prior to assembly:

- a. S90C for 4 hours
- b. M125C for 12 hours

#### 10.3 Recommended Reflow Profile

Figure 5: Reflow Profile TBD

#### 11 Disclaimers

Wi2Wi, Inc. PRODUCTS ARE NOT AUTHORISED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE MANAGING DIRECTOR OF Wi2Wi, Inc.

The definitions used herein are:

a) Life support devices or systems are devices which (1) are intended for surgical implant into the body, or (2) support or sustain life and whose failure to perform when properly used in accordance with the instructions for use provided in the labeling can reasonably be expected to result in a significant injury to the user. b) A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Wi2Wi does not assume responsibility for use of any of the circuitry described, no circuit patent licenses are implied and Wi2Wi reserves the right at any time to change without notice said circuitry and specifications.

#### 11.1 Data Sheet Status

Wi2Wi, Inc. reserves the right to change the specification without prior notice in order to improve the design and supply the best possible product. Updated information, firmware and release notes will be made available on <a href="www.wi2wi.com">www.wi2wi.com</a>. Please check with Wi2Wi Inc. for the most recent data before initiating or completing a design.

#### 12 Certifications

W2CBW00DI shall conform to the following standards when integrated to the W2CBW00DI-DEV development system (these certifications have not been completed yet as the part will go into production.

#### 13 References

#### 13.1 Specifications

- IEEE 802.11 b/g wireless LAN Specification
- Specification of the Bluetooth System, v2.1+EDR,
- SDIO full-speed card specification
- Universal Serial Bus Specification, v2.0, 27 April 2000

#### 13.2 Trademarks, Patents and Licenses

- Trademarks: Bluetooth, Wi-Fi
- Licenses: 88W8688 Software from Marvell;

#### 13.3 Other

• W2CBW00DI-DEV: Development Kit, WLAN – Bluetooth Module