### **PRELIMINARY**

CYBLE-01201x-x0

# EZ-BLE<sup>TM</sup> PRoC<sup>TM</sup> Module CYBLE-012011-00/CYBLE-012012-10

### **General Description**

The CYBLE-01201x-x0 is a Bluetooth<sup>®</sup> Low Energy (BLE) wireless module solution. The CYBLE-01201x-x0 is a turnkey solution and includes onboard crystal oscillators, trace antenna, passive components, and the Cypress PRoC™ BLE. Refer to the CYBL10X6X datasheet for additional details on the capabilities of the PRoC BLE device used on this module.

The CYBLE-01201x-x0 supports a number of peripheral functions (ADC, timers, counters, PWM) and serial communication protocols ( $I^2$ C, UART, SPI) through its programmable architecture. The CYBLE-01201x-x0 includes a royalty-free BLE stack compatible with Bluetooth 4.1 and provides up to 23 GPIOs in a 14.52 × 19.20 × 2.00 mm package.

The CYBLE-01201x-x0 is available in a fully certified and qualified version (CYBLE-012011-00), and an uncertified version (CYBLE-012012-10). The CYBLE-012012-10 does not include an RF shield and is not certied by Bluetooth SIG or refulatory agencies.

The CYBLE-01201x-x0 is a complete solution targeted at applications requiring cost optimized BLE wireless connectivity.

#### **Module Description**

- Module size: 14.52 mm ×19.20 mm × 2.00 mm (with shield)
- Castelated solder pad connections for ease-of-use
- Bluetooth 4.1 single-mode module
- Industrial temperature range: -40 °C to +85 °C
- 32-bit processor (0.9 DMIPS/MHz) with single-cycle 32-bit multiply, operating at up to 48 MHz
- 128-KB flash memory, 16-KB SRAM memory
- Watchdog timer with dedicated internal low-speed oscillator (ILO)
- Two-pin SWD for programming
- Up to 23 GPIOs configurable as open drain high/low, pull-up/pull-down, HI-Z analog, HI-Z digial, or strong output
- Certified to FCC, IC, MIC, KC, and CE regulations
- Bluetooth SIG 4.1 qualified
  - □ QDID: TBD
  - Declaration ID: TBD

#### **Power Consumption**

- TX output power: -18 dbm to +3 dbm
- Received signal strength indicator (RSSI) with 1-dB resolution
- TX current consumption of 15.6 mA (radio only, 0 dbm)
- RX current consumption of 16.4 mA (radio only)
- Low power mode support

- □ Deep Sleep: 1.3 µA with watch crystal oscillator (WCO) on
- ☐ Hibernate: 150 nA with SRAM retention
- ☐ Stop: 60 nA with XRES wakeup

#### **Functional Capabilities**

- Up to 22 capacitive sensors for buttons or sliders with best-in-class signal-to-noise ration (SNR) and liquid tolerance
- 12-bit, 1-Msps SAR ADC with internal reference, sample-and-hold (S/H), and channel sequencer
- Two serial communication blocks (SCBs) supporting I<sup>2</sup>C (master/slave), SPI (master/slave), or UART
- Four dedicated 16-bit timer, counter, or PWM blocks (TCPWMs)
- LCD drive supported on all GPIOs (common or segment)
- Programmable low voltage detect (LVD) from 1.8 V to 4.5 V
- I<sup>2</sup>S master interface
- Bluetooth Low Energy protocol stack supporting generic access profile (GAP) Central, Peripheral, Observer, or Broadcaster roles
- Switches between Central and Peripheral roles on-the-go
- Standard Bluetooth Low Energy profiles and services for interoperability
- Custom profile and service for specific use cases

#### **Benefits**

The CYBLE-01201x-x0 module is provided as a turnkey solution, including all necessary hardware required to use BLE communication standards.

- Proven hardware design ready to use
- Cost optimized for applications without space constraint, Footprint

□ 14.52 × 19.20 mm × 2.00 mm - CYBLE-012011-00 □ 14.52 × 19.20 mm × 1.55 mm - CYBLE-012012-10

- Reprogrammable architecture
- Fully certified module (CYBLE-012011-00) eliminates the time needed for design, development and certification processes
- Bluetooth SIG qualified with QDID and Declaration ID (CYBLE-012011-00 Only)
- Flexible communication protocol support
- PSoC Creator™ provides an easy-to-use integrated design environment (IDE) to configure, develop, program, and test a BLE application

# CYBLE-01201x-x0



### **Contents**

| Overview                                             | 3    |
|------------------------------------------------------|------|
| Module Description                                   |      |
| Pad Connection Interface                             | 5    |
| Recommended Host PCB Layout                          | 6    |
| <b>Power Supply Connections and Recommended Exte</b> | rnal |
| Components                                           | 9    |
| Connection Options                                   | 9    |
| External Component Recommendation                    | 9    |
| Critical Components List                             | 11   |
| Antenna Design                                       | 11   |
| Electrical Specification                             | . 12 |
| GPIO                                                 | 14   |
| XRES                                                 | 15   |
| Digital Peripherals                                  | 18   |
| Serial Communication                                 |      |
| Memory                                               | 21   |
| System Resources                                     | . 21 |
| Environmental Specifications                         | . 24 |
| Environmental Compliance                             | 24   |
| RF Certification                                     | . 24 |
| Environmental Conditions                             | . 24 |
| FSD and FMI Protection                               | 24   |

| Regulatory Information                   | 25 |
|------------------------------------------|----|
| FCC                                      | 25 |
| Industry Canada (IC) Certification       | 26 |
| European R&TTE Declaration of Conformity | 26 |
| MIC Japan                                | 27 |
| KC Korea                                 | 27 |
| Ordering Information                     | 28 |
| Part Numbering Convention                | 28 |
| Document Conventions                     | 29 |
| Document History Page                    | 30 |
| Sales, Solutions, and Legal Information  | 31 |
| Worldwide Sales and Design Support       | 31 |
| Products                                 | 31 |
| PSoC® Solutions                          | 31 |
| Cypress Developer Community              | 31 |
| Technical Support                        | 31 |



#### Overview

### **Module Description**

The CYBLE-01201x-x0 module is a complete module designed to be soldered to the applications main board.

#### Module Dimensions and Drawing

Cypress reserves the right to select components (including the appropriate BLE device) from various vendors to achieve the BLE module functionality. Such selections will still guarantee that all height restrictions of the component area are maintained. Designs should be held within the physical dimensions shown in the mechanical drawings in Figure 1. All dimensions are in millimeters (mm).

**Table 1. Module Design Dimensions** 

| Dimension Item                                                 | Specification |                                                                                           |
|----------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------|
| Module dimensions                                              | Length (X)    | 14.52 ± 0.15 mm                                                                           |
| Module difficults                                              | Width (Y)     | 19.20 ± 0.15 mm                                                                           |
| Antenna location dimensions                                    | Length (X)    | 11.00 ± 0.15 mm                                                                           |
| Antenna location dimensions                                    | Width (Y)     | 5.00 ± 0.15 mm                                                                            |
| PCB thickness                                                  | Height (H)    | 0.80 ± 0.10 mm                                                                            |
| Shield height                                                  | Height (H)    | 1.20 ± 0.10 mm                                                                            |
| Maximum component height                                       | Height (H)    | 1.20 mm typical (shield) - CYBLE-012011-00<br>0.75 mm typical (crystal) - CYBLE-012012-10 |
| Total module thickness (bottom of module to highest component) | Height (H)    | 2.00 mm typical - CYBLE-012011-00<br>1.55 mm typical - CYBLE-012012-10                    |

See Figure 1 on page 4 for the mechanical reference drawing for CYBLE-01201x-x0.



Figure 1. Module Mechanical Drawing



#### Note

<sup>1.</sup> No metal should be located beneath or above the antenna area. Only bare PCB material should be located beneath the antenna area. For more information on recommended host PCB layout, see Figure 3 and Figure 4 on page 6.



### **Pad Connection Interface**

As shown in the bottom view of Figure 1 on page 4, the CYBLE-01201x-x0 connects to the host board via solder pads on the backside of the module. Table 2 and Figure 2 detail the solder pad length, width, and pitch dimensions of the CYBLE-01201x-x0 module.

**Table 2. Solder Pad Connection Description** 

| N | ame | Connections | Connection Type | Pad Length Dimension | Pad Width Dimension | Pad Pitch |
|---|-----|-------------|-----------------|----------------------|---------------------|-----------|
|   | SP  | 31          | Solder Pads     | 1.02 mm              | 0.71 mm             | 1.27 mm   |

Figure 2. Solder Pad Dimensions





### **Recommended Host PCB Layout**

Figure 3 details the recommended PCB layout pattern for the host PCB.

<u>000000000</u> PAD DETAIL (TYP.): -TYP, 0,28 Top View (On Host PCB)

Figure 3. Recommended PCB Layout Pattern for CYBLE-01201x-x0 Module

To maximize RF performance, the host layout should follow these recommendations:

- 1. The ideal placement of the Cypress BLE module is in a corner of the host board with the trace antenna located at the far corner. This placement minimizes the additional recommended keep out area stated in item 2.
- 2. It is recommended that the area around the Cypress BLE module trace antenna should contain an additional keep out area, where no grounding or signal trace are contained. The keep out area applies to all layers of the host board. The recommended dimensions of the host PCB keep out area are shown in Figure 4 (dimensions are in mm).

Figure 4. Recommended Host PCB Keep Out Area Around the CYBLE-01201x-x0 Antenna



**Host PCB Keep Out Area Around Trace Antenna** 



Table 3 details the solder pad pitch (center-to-center) for each of the neighboring connections.

**Table 3. Module Solder Pad Connection Dimensions** 

| Pad X               | Pad Y              | Pad Pitch (Pad X - Pad Y) | Comments                                          |
|---------------------|--------------------|---------------------------|---------------------------------------------------|
| Bottom Right Corner | 1                  | 4.88 mm                   | Distance from Bottom Right Corner to Pad 1 center |
| 1                   | 2                  | 1.27 mm                   | Distance from Pad 1 center to Pad 2 center        |
| 2                   | 3                  | 1.27 mm                   | Distance from Pad 2 center to Pad 3 center        |
| 3                   | 4                  | 1.27 mm                   | Distance from Pad 3 center to Pad 4 center        |
| 4                   | 5                  | 1.27 mm                   | Distance from Pad 4 center to Pad 5 center        |
| 5                   | 6                  | 1.27 mm                   | Distance from Pad 5 center to Pad 6 center        |
| 6                   | 7                  | 1.27 mm                   | Distance from Pad 6 center to Pad 7 center        |
| 7                   | 8                  | 1.27 mm                   | Distance from Pad 7 center to Pad 8 center        |
| 8                   | 9                  | 1.27 mm                   | Distance from Pad 8 center to Pad 9 center        |
| 9                   | 10                 | 1.27 mm                   | Distance from Pad 9 center to Pad 10 center       |
| 10                  | 11                 | 1.27 mm                   | Distance from Pad 10 center to Pad 11 center      |
| Top Right Corner    | 12                 | 2.04 mm                   | Distance from Top Right Corner to Pad 12 center   |
| 12                  | 13                 | 1.27 mm                   | Distance from Pad 12 center to Pad 13 center      |
| 13                  | 14                 | 1.27 mm                   | Distance from Pad 13 center to Pad 14 center      |
| 14                  | 15                 | 1.27 mm                   | Distance from Pad 14 center to Pad 15 center      |
| 15                  | 16                 | 1.27 mm                   | Distance from Pad 15 center to Pad 16 center      |
| 16                  | 17                 | 1.27 mm                   | Distance from Pad 16 center to Pad 17 center      |
| 17                  | 18                 | 1.27 mm                   | Distance from Pad 17 center to Pad 18 center      |
| 18                  | 19                 | 1.27 mm                   | Distance from Pad 18 center to Pad 19 center      |
| 19                  | 20                 | 1.27 mm                   | Distance from Pad 19 center to Pad 20 center      |
| 20                  | 21                 | 1.27 mm                   | Distance from Pad 20 center to Pad 21 center      |
| Top Left Corner     | 22                 | 2.90 mm                   | Distance from Top Left Corner to Pad 22 center    |
| 22                  | 23                 | 1.27 mm                   | Distance from Pad 22 center to Pad 23 center      |
| 23                  | 24                 | 1.27 mm                   | Distance from Pad 23 center to Pad 24 center      |
| 24                  | 25                 | 1.27 mm                   | Distance from Pad 24 center to Pad 25 center      |
| 25                  | 26                 | 1.27 mm                   | Distance from Pad 25 center to Pad 26 center      |
| 26                  | 27                 | 1.27 mm                   | Distance from Pad 26 center to Pad 27 center      |
| 27                  | 28                 | 1.27 mm                   | Distance from Pad 27 center to Pad 28 center      |
| 28                  | 29                 | 1.27 mm                   | Distance from Pad 28 center to Pad 29 center      |
| 29                  | 30                 | 1.27 mm                   | Distance from Pad 29 center to Pad 30 center      |
| 30                  | 31                 | 1.27 mm                   | Distance from Pad 30 center to Pad 31 center      |
| 31                  | Bottom Left Corner | 4.88 mm                   | Distance from Pad 31 center to Bottom Left Corner |



Table 4 details the solder pad connection definitions and available functions for each connection pad. Table 4 lists the solder pads on CYBLE-01201x-x0, the BLE device port-pin, and denotes whether the function shown is available for each solder pad. Each connection is configurable for a single option shown with a  $\checkmark$ .

**Table 4. Solder Pad Connection Definitions** 

| Solder Pad<br>Number | Device<br>Port Pin  | UART           | SPI                                      | I <sup>2</sup> C | TCPWM <sup>[2]</sup> | CapSense                     | WCO<br>Out | ECO_OUT  | LCD      | SWD       | GPIO     |  |
|----------------------|---------------------|----------------|------------------------------------------|------------------|----------------------|------------------------------|------------|----------|----------|-----------|----------|--|
| 1                    | XRES                |                | External Reset Hardware Connection Input |                  |                      |                              |            |          |          |           |          |  |
| 2                    | P4.0 <sup>[3]</sup> | <b>√</b> (RTS) | ✓(MOSI)                                  |                  | <b>/</b>             | <b>√</b> (C <sub>MOD</sub> ) |            |          | /        |           | /        |  |
| 3                    | P3.7                | ✓(CTS)         |                                          |                  | <b>/</b>             | <b>√</b> (Sensor)            | <b>/</b>   |          | /        |           | /        |  |
| 4                    | P3.6                | <b>√</b> (RTS) |                                          |                  | <b>/</b>             | ✓(Sensor)                    |            |          |          |           | <b>/</b> |  |
| 5                    | P3.5                | <b>√</b> (TX)  |                                          | <b>√</b> (SCL)   | <b>/</b>             | <b>√</b> (Sensor)            |            |          | /        |           | 1        |  |
| 6                    | P3.4                | <b>√</b> (RX)  |                                          | <b>√</b> (SDA)   | <b>/</b>             | <b>√</b> (Sensor)            |            |          | /        |           | 1        |  |
| 7                    | P3.3                | (CTS)          |                                          |                  | <b>/</b>             | ✓(Sensor)                    |            |          | /        |           | <b>✓</b> |  |
| 8                    | P3.2                | <b>√</b> (RTS) |                                          |                  | <b>/</b>             | <b>√</b> (Sensor)            |            |          | /        |           | 1        |  |
| 9                    | P2.6                |                |                                          |                  |                      | √(Sensor)                    |            |          | /        |           | 1        |  |
| 10                   | VREF                |                |                                          |                  | Refere               | nce Voltage In               | put (Opti  | onal)    |          |           |          |  |
| 11                   | P2.4                |                |                                          |                  |                      | <b>√</b> (Sensor)            |            |          | /        |           | <b>/</b> |  |
| 12                   | P2.3                |                |                                          |                  |                      | √(Sensor)                    | <b>/</b>   |          | /        |           | <b>✓</b> |  |
| 13                   | P2.2                |                | <b>√</b> (SS)                            |                  |                      | √(Sensor)                    |            |          | /        |           | <b>✓</b> |  |
| 14                   | P2.0                |                | <b>√</b> (SS)                            |                  |                      | √(Sensor)                    |            |          | /        |           | 1        |  |
| 15                   | $V_{DD}$            |                |                                          | •                | Digital Po           | wer Supply In                | put (1.8 t | o 5.5V)  |          | •         |          |  |
| 16                   | P1.7                | ✓(CTS)         | ✓(SCLK)                                  |                  | <b>/</b>             | √(Sensor)                    |            |          | /        |           | <b>/</b> |  |
| 17                   | P1.6                | <b>√</b> (RTS) | <b>√</b> (SS)                            |                  | <b>✓</b>             | <b>√</b> (Sensor)            |            |          | /        |           | <b>/</b> |  |
| 18                   | P1.5                | <b>√</b> (TX)  | ✓(MISO)                                  | <b>√</b> (SCL)   | <b>✓</b>             | √(Sensor)                    |            |          | /        |           | 1        |  |
| 19                   | P1.4                | <b>√</b> (RX)  | ✓(MOSI)                                  | <b>√</b> (SDA)   | <b>✓</b>             | √(Sensor)                    |            |          | /        |           | <b>✓</b> |  |
| 20                   | P1.0                |                |                                          |                  | <b>✓</b>             | <b>√</b> (Sensor)            |            |          | /        |           | <b>✓</b> |  |
| 21                   | P0.4                | <b>√</b> (RX)  | ✓(MOSI)                                  | <b>√</b> (SDA)   | <b>✓</b>             | √(Sensor)                    |            | <b>✓</b> | /        |           | 1        |  |
| 22                   | P0.5                | <b>√</b> (TX)  | <b>√</b> (MISO)                          | <b>√</b> (SCL)   | <b>✓</b>             | √(Sensor)                    |            |          | /        |           | <b>✓</b> |  |
| 23                   | P0.7                | <b>√</b> (CTS) | ✓(SCLK)                                  |                  | <b>✓</b>             | √(Sensor)                    |            |          | /        | ✓(SWDCLK) | 1        |  |
| 24                   | P0.6                | <b>√</b> (RTS) | <b>√</b> (SS)                            |                  | <b>✓</b>             | √(Sensor)                    |            |          | <b>/</b> | ✓(SWDIO)  | 1        |  |
| 25                   | GND <sup>[4]</sup>  |                |                                          |                  |                      | Ground Conn                  | ection     |          |          |           |          |  |
| 26                   | GND                 |                |                                          |                  |                      | Ground Conn                  | ection     |          |          |           |          |  |
| 27                   | GND                 |                |                                          |                  |                      | Ground Conn                  | ection     |          |          |           |          |  |
| 28                   | GND                 |                | Ground Connection                        |                  |                      |                              |            |          |          |           |          |  |
| 29                   | $V_{DDR}$           |                | Radio Power Supply (1.9V to 5.5V)        |                  |                      |                              |            |          |          |           |          |  |
| 30                   | P5.0                | <b>√</b> (RX)  | <b>√</b> (SS)                            | <b>√</b> (SDA)   | <b>/</b>             | √(Sensor)                    |            |          | 1        |           | <b>/</b> |  |
| 31                   | P5.1                | <b>√</b> (TX)  | ✓(SCLK)                                  | <b>√</b> (SCL)   | <b>✓</b>             | √(Sensor)                    |            | <b>✓</b> | /        |           | <b>/</b> |  |

#### Notes

- 2. TCPWM: Timer, Counter, and Pulse Width Modulator. If supported, the pad can be configured to any of these peripheral functions.
- When using the capacitive sensing functionality, Pad 2 (P4.0) must be connected to a C<sub>MOD</sub> capacitor (located off of Cypress BLE Module). The value of this capacitor is 2.2 nF and should be placed as close to the module as possible.
- 4. The main board needs to connect all GND connections (Pad 25/26/27/28) on the module to the common ground of the system.
   5. If the I<sup>2</sup>S feature is used in the design, the I<sup>2</sup>S pins shall be dynamically routed to the appropriate available GPIO by PSoC Creator



### **Power Supply Connections and Recommended External Components**

#### **Power Connections**

The CYBLE-01201x-x0 contains two power supply connections, VDD and VDDR. The VDD connection supplies power for both digital and analog device operation. The VDDR connection supplies power for the device radio.

VDD accepts a supply range of 1.8 V to 5.5 V. VDDR accepts a supply range of 1.9 V to 5.5 V. These specifications can be found in Table 9. The maximum power supply ripple for both power connections on the module is 100 mV. as shown in Table 7.

The power supply ramp rate of VDD must be equal to or greater than that of VDDR.

#### **Connection Options**

Two connection options are available for any application:

- 1. Single supply: Connect VDD and VDDR to the same supply.
- 2. Independent supply: Power VDD and VDDR separately.

#### **External Component Recommendation**

In either connection scenario, it is recommended to place an external ferrite bead between the supply and the module connection. The ferrite bead should be positioned as close as possible to the module pin connection.

Figure 5 details the recommended host schematic options for a single supply scenario. The use of one or two ferrite beads will depend on the specific application and configuration of the CYBLE-01201x-x0.

Figure 6 details the recommended host schematic for an independent supply scenario.

The recommended ferrite bead value is 330  $\Omega$ , 100 MHz. (Murata BLM21PG331SN1D).





**Single Ferrite Bead Option** 

**Two Ferrite Bead Option** 

Figure 6. Recommended Host Schematic for an Independent Supply Option





The CYBLE-01201x-x0 schematic is shown in Figure 7.

Figure 7. CYBLE-01201x-x0 Schematic Diagram





### **Critical Components List**

Table 5 details the critical components used in the CYBLE-01201x-x0 module.

### Table 5. Critical Component List

| Component | Reference Designator | Description                                           |
|-----------|----------------------|-------------------------------------------------------|
| Silicon   | U1                   | 56-pin QFN Programmable Radio-on-Chip (PRoC) with BLE |
| Crystal   | Y1                   | 24.000 MHz, 10PF                                      |
| Crystal   | Y2                   | 32.768 kHz, 12.5PF                                    |

### **Antenna Design**

Table 6 details trace antenna used in the CYBLE-01201x-x0 module. For more information, see Table 8.

### **Table 6. Trace Antenna Specifications**

| Item            | Description      |
|-----------------|------------------|
| Frequency Range | 2400 – 2500 MHz  |
| Peak Gain       | 0.5 dBi typical  |
| Average Gain    | -0.5 dBi typical |
| Return Loss     | 10 dB minimum    |



### **Electrical Specification**

Table 7 details the absolute maximum electrical characteristics for the Cypress BLE module.

Table 7. CYBLE-01201x-x0 Absolute Maximum Ratings

| Parameter                   | Description                                                                             | Min  | Тур | Max      | Units | Details/Conditions                                       |
|-----------------------------|-----------------------------------------------------------------------------------------|------|-----|----------|-------|----------------------------------------------------------|
| V <sub>DDD_ABS</sub>        | Analog, digital, or radio supply relative to $V_{SS}$ ( $V_{SSD} = V_{SSA}$ )           |      | ı   | 6        | V     | Absolute maximum                                         |
| V <sub>CCD_ABS</sub>        | Direct digital core voltage input relative to V <sub>SSD</sub>                          | -0.5 | İ   | 1.95     | V     | Absolute maximum                                         |
| V <sub>DD_RIPPLE</sub>      | Maximum power supply ripple for $V_{DD}$ and $V_{DDR}$ input voltage                    | -    | ı   | 100      | mV    | 3.0V supply<br>Ripple frequency of 100 kHz<br>to 750 kHz |
| V <sub>GPIO_ABS</sub>       | GPIO voltage                                                                            | -0.5 | _   | VDD +0.5 | V     | Absolute maximum                                         |
| I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                                | -25  | -   | 25       | mA    | Absolute maximum                                         |
| I <sub>GPIO_injection</sub> | GPIO injection current: Maximum for $V_{IH} > V_{DD}$ and minimum for $V_{IL} < V_{SS}$ | -0.5 | -   | 0.5      | mA    | Absolute maximum current injected per pin                |
| LU                          | Pin current for latch up                                                                | -200 |     | 200      | mA    | _                                                        |

Table 8 details the RF characteristics for the Cypress BLE module.

Table 8. CYBLE-01201x-x0 RF Performance Characteristics

| Parameter        | Description                   | Min  | Тур         | Max  | Units | Details/Conditions                              |
|------------------|-------------------------------|------|-------------|------|-------|-------------------------------------------------|
| RF <sub>O</sub>  | RF output power on ANT        | -18  | 0           | 3    | dBm   | Configurable via register settings              |
| RX <sub>S</sub>  | RF receive sensitivity on ANT | _    | <b>–</b> 91 | _    | dBm   | Guaranteed by design simulation; High Gain Mode |
| F <sub>R</sub>   | Module frequency range        | 2400 | _           | 2480 | MHz   | -                                               |
| G <sub>P</sub>   | Peak gain                     | _    | 0.5         | _    | dBi   | -                                               |
| G <sub>Avg</sub> | Average gain                  | _    | -0.5        | _    | dBi   | -                                               |
| RL               | Return loss                   | _    | -10.5       | _    | dB    | -                                               |

Table 9 through Table 48 list the module level electrical characteristics for the CYBLE-01201x-x0. All specifications are valid for -40 °C  $\leq$  TA  $\leq$  85 °C and TJ  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

Table 9. CYBLE-01201x-x0 DC Specifications

| Parameter         | Description                            | Min  | Тур | Max  | Units | Details/Conditions                    |
|-------------------|----------------------------------------|------|-----|------|-------|---------------------------------------|
| $V_{DD1}$         | Power supply input voltage             | 1.8  | _   | 5.5  | V     | With regulator enabled                |
| V <sub>DD2</sub>  | Power supply input voltage unregulated | 1.71 | 1.8 | 1.89 | V     | Internally unregulated supply         |
| V <sub>DDR1</sub> | Radio supply voltage (radio on)        | 1.9  | _   | 5.5  | V     | -                                     |
| $V_{\rm DDR2}$    | Radio supply voltage (radio off)       | 1.71 | _   | 5.5  | V     | -                                     |
| Active Mode,      | V <sub>DD</sub> = 1.71 V to 5.5 V      | •    |     |      |       |                                       |
| I <sub>DD3</sub>  | Execute from flash; CPU at 3 MHz       | -    | 1.7 | _    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| I <sub>DD4</sub>  | Execute from flash; CPU at 3 MHz       | _    | _   | _    | mA    | T = -40 °C to 85 °C                   |
| I <sub>DD5</sub>  | Execute from flash; CPU at 6 MHz       | _    | 2.5 | -    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| I <sub>DD6</sub>  | Execute from flash; CPU at 6 MHz       | _    | _   | _    | mA    | T = -40 °C to 85 °C                   |
| I <sub>DD7</sub>  | Execute from flash; CPU at 12 MHz      | _    | 4   | _    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |



Table 9. CYBLE-01201x-x0 DC Specifications (continued)

| Parameter         | Description                                              | Min | Тур  | Max | Units | Details/Conditions                                        |
|-------------------|----------------------------------------------------------|-----|------|-----|-------|-----------------------------------------------------------|
| I <sub>DD8</sub>  | Execute from flash; CPU at 12 MHz                        | -   | _    | _   | mA    | T = -40 °C to 85 °C                                       |
| I <sub>DD9</sub>  | Execute from flash; CPU at 24 MHz                        | _   | 7.1  | _   | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V                     |
| I <sub>DD10</sub> | Execute from flash; CPU at 24 MHz                        | _   | -    | -   | mA    | T = -40 °C to 85 °C                                       |
| I <sub>DD11</sub> | Execute from flash; CPU at 48 MHz                        | _   | 13.4 | _   | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V                     |
| I <sub>DD12</sub> | Execute from flash; CPU at 48 MHz                        | _   | -    | -   | mA    | T = -40 °C to 85 °C                                       |
| Sleep Mode, \     | V <sub>DD</sub> = 1.8 to 5.5 V                           | •   | '    |     | •     |                                                           |
| I <sub>DD13</sub> | IMO on                                                   | -   | _    | _   | mA    | T = 25 °C, V <sub>DD</sub> = 3.3 V,<br>SYSCLK = 3 MHz     |
| Sleep Mode, \     | V <sub>DD</sub> and V <sub>DDR</sub> = 1.9 to 5.5 V      |     |      |     |       |                                                           |
| I <sub>DD14</sub> | ECO on                                                   | _   | _    | -   | mA    | T = 25 °C, $V_{DD}$ = 3.3 V,<br>SYSCLK = 3 MHz            |
| Deep-Sleep M      | Mode, V <sub>DD</sub> = 1.8 to 3.6 V                     |     |      |     |       |                                                           |
| I <sub>DD15</sub> | WDT with WCO on                                          | _   | 1.5  | 1   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V                     |
| I <sub>DD16</sub> | WDT with WCO on                                          | _   | _    | 1   | μA    | T = -40 °C to 85 °C                                       |
| I <sub>DD17</sub> | WDT with WCO on                                          | _   | _    | _   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V                       |
| I <sub>DD18</sub> | WDT with WCO on                                          | -   | -    | -   | μA    | T = -40 °C to 85 °C                                       |
| Deep-Sleep M      | lode, V <sub>DD</sub> = 1.71 to 1.89 V (Regulator Bypass | ed) |      |     |       |                                                           |
| I <sub>DD19</sub> | WDT with WCO on                                          | _   | _    | _   | μA    | T = 25 °C                                                 |
| I <sub>DD20</sub> | WDT with WCO on                                          | -   | _    | 1   | μΑ    | T = -40 °C to 85 °C                                       |
| Hibernate Mo      | de, V <sub>DD</sub> = 1.8 to 3.6 V                       |     |      |     |       |                                                           |
| I <sub>DD27</sub> | GPIO and reset active                                    | _   | 150  | -   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V                     |
| I <sub>DD28</sub> | GPIO and reset active                                    | -   | _    | l   | nA    | T = -40 °C to 85 °C                                       |
| Hibernate Mo      | de, V <sub>DD</sub> = 3.6 to 5.5 V                       |     |      |     | •     |                                                           |
| I <sub>DD29</sub> | GPIO and reset active                                    | _   | _    | -   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V                       |
| I <sub>DD30</sub> | GPIO and reset active                                    | _   | _    | _   | nA    | T = -40 °C to 85 °C                                       |
| Stop Mode, V      | <sub>DD</sub> = 1.8 to 3.6 V                             |     |      |     |       |                                                           |
| I <sub>DD33</sub> | Stop-mode current (V <sub>DD</sub> )                     | _   | 20   | -   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V                     |
| I <sub>DD34</sub> | Stop-mode current (V <sub>DDR</sub> )                    | _   | 40   |     | nA    | T = 25 °C,<br>V <sub>DDR</sub> = 3.3 V                    |
| I <sub>DD35</sub> | Stop-mode current (V <sub>DD</sub> )                     | _   | _    | ı   | nA    | T = -40 °C to 85 °C                                       |
| I <sub>DD36</sub> | Stop-mode current (V <sub>DDR</sub> )                    | _   | _    | 1   | nA    | T = -40 °C to 85 °C,<br>V <sub>DDR</sub> = 1.9 V to 3.6 V |
| Stop Mode, V      | <sub>DD</sub> = 3.6 to 5.5 V                             |     |      |     |       |                                                           |
| I <sub>DD37</sub> | Stop-mode current (V <sub>DD</sub> )                     | _   | _    | -   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V                       |
| I <sub>DD38</sub> | Stop-mode current (V <sub>DDR</sub> )                    | _   | _    | _   | nA    | T = 25 °C,<br>V <sub>DDR</sub> = 5 V                      |
| I <sub>DD39</sub> | Stop-mode current (V <sub>DD</sub> )                     | _   | -    | -   | nA    | T = -40 °C to 85 °C                                       |
| I <sub>DD40</sub> | Stop-mode current (V <sub>DDR</sub> )                    | _   | _    | -   | nA    | T = -40 °C to 85 °C                                       |



Table 10. AC Specifications

| Parameter              | Description                 | Min | Тур | Max | Units | Details/Conditions                         |
|------------------------|-----------------------------|-----|-----|-----|-------|--------------------------------------------|
| F <sub>CPU</sub>       | CPU frequency               | DC  | _   | 48  | MHz   | 1.71 V ≤ V <sub>DD</sub> ≤ 5.5 V           |
| T <sub>SLEEP</sub>     | Wakeup from Sleep mode      | -   | 0   | _   | μs    | Guaranteed by characterization             |
| T <sub>DEEPSLEEP</sub> | Wakeup from Deep-Sleep mode | _   | _   | 25  | μs    | 24-MHz IMO. Guaranteed by characterization |
| T <sub>HIBERNATE</sub> | Wakeup from Hibernate mode  | _   | _   | 2   | ms    | Guaranteed by characterization             |
| T <sub>STOP</sub>      | Wakeup from Stop mode       | _   | _   | 2   | ms    | XRES wakeup                                |

### **GPIO**

Table 11. GPIO DC Specifications

| Parameter                      | Description                                         | Min                    | Тур | Max                  | Units | Details/Conditions                              |
|--------------------------------|-----------------------------------------------------|------------------------|-----|----------------------|-------|-------------------------------------------------|
|                                | Input voltage HIGH threshold                        | 0.7 × V <sub>DD</sub>  | -   | -                    | V     | CMOS input                                      |
| V <sub>IH</sub> <sup>[6]</sup> | LVTTL input, V <sub>DD</sub> < 2.7 V                | 0.7 × V <sub>DD</sub>  | _   | _                    | V     | _                                               |
|                                | LVTTL input, V <sub>DD</sub> >= 2.7 V               | 2.0                    | _   | _                    | V     | -                                               |
|                                | Input voltage LOW threshold                         | _                      | _   | $0.3 \times V_{DD}$  | V     | CMOS input                                      |
| V <sub>IL</sub>                | LVTTL input, V <sub>DD</sub> < 2.7 V                | _                      | _   | 0.3× V <sub>DD</sub> | V     | _                                               |
|                                | LVTTL input, V <sub>DD</sub> >= 2.7 V               | _                      | _   | 0.8                  | V     | -                                               |
| V.                             | Output voltage HIGH level                           | V <sub>DD</sub> -0.6   | _   | _                    | V     | $I_{OH}$ = 4 mA at 3.3-V $V_{DD}$               |
| V <sub>OH</sub>                | Output voltage HIGH level                           | V <sub>DD</sub> -0.5   | _   | _                    | V     | I <sub>OH</sub> = 1 mA at 1.8-V V <sub>DD</sub> |
|                                | Output voltage LOW level                            | _                      | _   | 0.6                  | V     | $I_{OL}$ = 8 mA at 3.3-V $V_{DD}$               |
| $V_{OL}$                       | Output voltage LOW level                            | _                      | _   | 0.6                  | V     | $I_{OL}$ = 4 mA at 1.8-V $V_{DD}$               |
|                                | Output voltage LOW level                            | _                      | _   | 0.4                  | V     | $I_{OL}$ = 3 mA at 3.3-V $V_{DD}$               |
| R <sub>PULLUP</sub>            | Pull-up resistor                                    | 3.5                    | 5.6 | 8.5                  | kΩ    | _                                               |
| R <sub>PULLDOWN</sub>          | Pull-down resistor                                  | 3.5                    | 5.6 | 8.5                  | kΩ    | _                                               |
| I <sub>IL</sub>                | Input leakage current (absolute value)              | _                      | -   | 2                    | nA    | 25 °C, V <sub>DD</sub> = 3.3 V                  |
| I <sub>IL_CTBM</sub>           | Input leakage on CTBm input pins                    | _                      | _   | 4                    | nA    | _                                               |
| C <sub>IN</sub>                | Input capacitance                                   | _                      | _   | 7                    | pF    | _                                               |
| V <sub>HYSTTL</sub>            | Input hysteresis LVTTL                              | 25                     | 40  | _                    | mV    | V <sub>DD</sub> > 2.7 V                         |
| V <sub>HYSCMOS</sub>           | Input hysteresis CMOS                               | 0.05 × V <sub>DD</sub> | _   | _                    | 1     | _                                               |
| I <sub>DIODE</sub>             | Current through protection diode to $V_{DD}/V_{SS}$ | _                      | _   | 100                  | μA    | -                                               |
| I <sub>TOT_GPIO</sub>          | Maximum total source or sink chip current           | _                      | _   | 200                  | mA    | -                                               |

 $<sup>\</sup>begin{array}{l} \textbf{Note} \\ \textbf{6.} \ \ \textbf{V}_{\text{IH}} \ \text{must not exceed V}_{\text{DD}} + \textbf{0.2 V}. \end{array}$ 



Table 12. GPIO AC Specifications

| Parameter            | Description                                                                        | Min | Тур | Max  | Units | Details/Conditions                                  |
|----------------------|------------------------------------------------------------------------------------|-----|-----|------|-------|-----------------------------------------------------|
| T <sub>RISEF</sub>   | Rise time in Fast-Strong mode                                                      | 2   | -   | 12   | ns    | $3.3\text{-V V}_{DDD}$ , $C_{LOAD} = 25 \text{ pF}$ |
| T <sub>FALLF</sub>   | Fall time in Fast-Strong mode                                                      | 2   | -   | 12   | ns    | $3.3\text{-V V}_{DDD}$ , $C_{LOAD} = 25 \text{ pF}$ |
| T <sub>RISES</sub>   | Rise time in Slow-Strong mode                                                      | 10  | -   | 60   | ns    | $3.3-V V_{DDD}, C_{LOAD} = 25 pF$                   |
| T <sub>FALLS</sub>   | Fall time in Slow-Strong mode                                                      | 10  | -   | 60   | ns    | $3.3\text{-V V}_{DDD}$ , $C_{LOAD} = 25 \text{ pF}$ |
| F <sub>GPIOUT1</sub> | GPIO Fout; 3.3 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V<br>Fast-Strong mode           | _   | _   | 33   | MHz   | 90/10%, 25 pF load, 60/40 duty cycle                |
| F <sub>GPIOUT2</sub> | GPIO Fout; 1.7 V≤ V <sub>DD</sub> ≤ 3.3 V<br>Fast-Strong mode                      | _   | -   | 16.7 | MHz   | 90/10%, 25 pF load, 60/40 duty cycle                |
| F <sub>GPIOUT3</sub> | GPIO Fout; $3.3 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>Slow-Strong mode | _   | -   | 7    | MHz   | 90/10%, 25 pF load, 60/40 duty cycle                |
| F <sub>GPIOUT4</sub> | GPIO Fout; 1.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.3 V<br>Slow-Strong mode           | _   | -   | 3.5  | MHz   | 90/10%, 25 pF load, 60/40 duty cycle                |
| F <sub>GPIOIN</sub>  | GPIO input operating frequency 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V          | _   | _   | 48   | MHz   | 90/10% V <sub>IO</sub>                              |

### Table 13. OVT GPIO DC Specifications (P5\_0 and P5\_1 Only)

| Parameter       | Description                                                       | Min | Тур | Max | Units | Details/Conditions                                   |
|-----------------|-------------------------------------------------------------------|-----|-----|-----|-------|------------------------------------------------------|
| I <sub>IL</sub> | Input leakage (absolute value). V <sub>IH</sub> > V <sub>DD</sub> | _   | -   | 10  | μΑ    | 25°C, V <sub>DD</sub> = 0 V, V <sub>IH</sub> = 3.0 V |
| $V_{OL}$        | Output voltage LOW level                                          | _   | _   | 0.4 | V     | $I_{OL}$ = 20 mA, $V_{DD}$ > 2.9 V                   |

### Table 14. OVT GPIO AC Specifications (P5\_0 and P5\_1 Only)

| Parameter              | Description                                                        | Min | Тур | Max | Units | Details/Conditions                              |
|------------------------|--------------------------------------------------------------------|-----|-----|-----|-------|-------------------------------------------------|
| T <sub>RISE_OVFS</sub> | Output rise time in Fast-Strong mode                               | 1.5 | -   | 12  | ns    | 25-pF load, 10%-90%, V <sub>DD</sub> =3.3 V     |
| T <sub>FALL_OVFS</sub> | Output fall time in Fast-Strong mode                               | 1.5 | -   | 12  | ns    | 25-pF load, 10%–90%, V <sub>DD</sub> =3.3 V     |
| T <sub>RISESS</sub>    | Output rise time in Slow-Strong mode                               | 10  | 1   | 60  | ns    | 25 pF load, 10%-90%,<br>V <sub>DD</sub> = 3.3 V |
| T <sub>FALLSS</sub>    | Output fall time in Slow-Strong mode                               | 10  | 1   | 60  | ns    | 25 pF load, 10%-90%,<br>V <sub>DD</sub> = 3.3 V |
| F <sub>GPIOUT1</sub>   | GPIO $F_{OUT}$ ; 3.3 $V \le V_{DD} \le 5.5 V$<br>Fast-Strong mode  | -   | 1   | 24  | MHz   | 90/10%, 25 pF load, 60/40 duty cycle            |
| F <sub>GPIOUT2</sub>   | GPIO $F_{OUT}$ ; 1.71 $V \le V_{DD} \le 3.3 V$<br>Fast-Strong mode | -   | 1   | 16  | MHz   | 90/10%, 25 pF load, 60/40 duty cycle            |

### **XRES**

### Table 15. XRES DC Specifications

| Parameter            | Description                                         | Min                  | Тур | Max                  | Units | Details/Conditions |
|----------------------|-----------------------------------------------------|----------------------|-----|----------------------|-------|--------------------|
| V <sub>IH</sub>      | Input voltage HIGH threshold                        | $0.7 \times V_{DDD}$ | _   | _                    | V     | CMOS input         |
| V <sub>IL</sub>      | Input voltage LOW threshold                         | _                    | _   | $0.3 \times V_{DDD}$ | V     | CMOS input         |
| R <sub>PULLUP</sub>  | Pull-up resistor                                    | 3.5                  | 5.6 | 8.5                  | kΩ    | _                  |
| C <sub>IN</sub>      | Input capacitance                                   | -                    | 3   | _                    | pF    | _                  |
| V <sub>HYSXRES</sub> | Input voltage hysteresis                            | _                    | 100 | _                    | mV    | _                  |
| I <sub>DIODE</sub>   | Current through protection diode to $V_{DD}/V_{SS}$ | _                    | 1   | 100                  | μΑ    | -                  |



### Table 16. XRES AC Specifications

| Parameter               | Description       | Min | Тур | Max | Units | Details/Conditions |
|-------------------------|-------------------|-----|-----|-----|-------|--------------------|
| T <sub>RESETWIDTH</sub> | Reset pulse width | 1   | -   | _   | μs    | _                  |

### Temperature Sensor

### **Table 17. Temperature Sensor Specifications**

| Parameter            | Description                 | Min        | Тур | Max | Units | Details/Conditions |
|----------------------|-----------------------------|------------|-----|-----|-------|--------------------|
| T <sub>SENSACC</sub> | Temperature-sensor accuracy | <b>-</b> 5 | ±1  | 5   | °C    | –40 to +85 °C      |

#### SAR ADC

### Table 18. SAR ADC DC Specifications

| Parameter | Description                        | Min             | Тур | Max       | Units | Details/Conditions                    |
|-----------|------------------------------------|-----------------|-----|-----------|-------|---------------------------------------|
| A_RES     | Resolution                         | -               | -   | 12        | bits  |                                       |
| A_CHNIS_S | Number of channels - single-ended  | -               | _   | 8         |       | 8 full-speed                          |
| A-CHNKS_D | Number of channels - differential  | _               | _   | 4         |       | Diff inputs use neighboring I/O       |
| A-MONO    | Monotonicity                       | -               | _   | -         |       | Yes                                   |
| A_GAINERR | Gain error                         | _               | -   | ±0.1      | %     | With external reference               |
| A_OFFSET  | Input offset voltage               | _               | -   | 2         | mV    | Measured with 1-V<br>V <sub>REF</sub> |
| A_ISAR    | Current consumption                | _               | _   | 1         | mA    |                                       |
| A_VINS    | Input voltage range - single-ended | V <sub>SS</sub> | _   | $V_{DDA}$ | V     |                                       |
| A_VIND    | Input voltage range - differential | V <sub>SS</sub> | _   | $V_{DDA}$ | V     |                                       |
| A_INRES   | Input resistance                   | _               | _   | 2.2       | kΩ    |                                       |
| A_INCAP   | Input capacitance                  | -               | _   | 10        | pF    |                                       |
| VREFSAR   | Trimmed internal reference to SAR  | -1              | _   | 1         | %     | Percentage of Vbg (1.024 V)           |

### Table 19. SAR ADC AC Specifications

| Parameter  | Description                                                        | Min  | Тур | Max      | Units | Details/<br>Conditions                     |
|------------|--------------------------------------------------------------------|------|-----|----------|-------|--------------------------------------------|
| A_PSRR     | Power-supply rejection ratio                                       | 70   | _   | _        | dB    | Measured at 1-V reference                  |
| A_CMRR     | Common-mode rejection ratio                                        | 66   | _   | _        | dB    |                                            |
| A_SAMP     | Sample rate                                                        | -    | _   | 1        | Msps  | 806 Ksps for<br>CYBLE-012011-00<br>devices |
| Fsarintref | SAR operating speed without external ref. bypass                   | -    | _   | 100      | Ksps  | 12-bit resolution                          |
| A_SNR      | Signal-to-noise ratio (SNR)                                        | 65   | -   | _        | dB    | F <sub>IN</sub> = 10 kHz                   |
| A_BW       | Input bandwidth without aliasing                                   | -    | -   | A_SAMP/2 | kHz   |                                            |
| A_INL      | Integral nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 1 Msps   | -1.7 | _   | 2        | LSB   | $V_{REF} = 1 \text{ V to } V_{DD}$         |
| A_INL      | Integral nonlinearity. V <sub>DDD</sub> = 1.71 V to 3.6 V, 1 Msps  | -1.5 | _   | 1.7      | LSB   | $V_{REF}$ = 1.71 V to $V_{DD}$             |
| A_INL      | Integral nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 500 Ksps | -1.5 | _   | 1.7      | LSB   | $V_{REF}$ = 1 V to $V_{DD}$                |



### Table 19. SAR ADC AC Specifications (continued)

| Parameter | Description                                                            | Min        | Тур | Max         | Units | Details/<br>Conditions             |
|-----------|------------------------------------------------------------------------|------------|-----|-------------|-------|------------------------------------|
| A_dnl     | Differential nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 1 Msps   | <b>–</b> 1 | 1   | 2.2         | LSB   | $V_{REF} = 1 \text{ V to } V_{DD}$ |
| A_DNL     | Differential nonlinearity. V <sub>DD</sub> = 1.71 V to 3.6 V, 1 Msps   | <b>–</b> 1 | _   | 2           | LSB   | $V_{REF}$ = 1.71 V to $V_{DD}$     |
| A_DNL     | Differential nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 500 Ksps | <b>–</b> 1 | _   | 2.2         | LSB   | $V_{REF} = 1 \text{ V to } V_{DD}$ |
| A_THD     | Total harmonic distortion                                              | _          | _   | <b>–</b> 65 | dB    | F <sub>IN</sub> = 10 kHz           |

CSD

### **CSD Block Specifications**

| Parameter              | Description                                    | Min  | Тур | Max | Units | Details/<br>Conditions                                                                                     |
|------------------------|------------------------------------------------|------|-----|-----|-------|------------------------------------------------------------------------------------------------------------|
| V <sub>CSD</sub>       | Voltage range of operation                     | 1.71 | _   | 5.5 | V     |                                                                                                            |
| IDAC1                  | DNL for 8-bit resolution                       | -1   | _   | 1   | LSB   |                                                                                                            |
| IDAC1                  | INL for 8-bit resolution                       | -3   | _   | 3   | LSB   |                                                                                                            |
| IDAC2                  | DNL for 7-bit resolution                       | -1   | _   | 1   | LSB   |                                                                                                            |
| IDAC2                  | INL for 7-bit resolution                       | -3   | _   | 3   | LSB   |                                                                                                            |
| SNR                    | Ratio of counts of finger to noise             | 5    | _   | _   | Ratio | Capacitance range of<br>9 pF to 35 pF, 0.1-pF<br>sensitivity. Radio is not<br>operating during the<br>scan |
| I <sub>DAC1_CRT1</sub> | Output current of IDAC1 (8 bits) in High range | _    | 612 | _   | μA    |                                                                                                            |
| I <sub>DAC1_CRT2</sub> | Output current of IDAC1 (8 bits) in Low range  | _    | 306 | -   | μA    |                                                                                                            |
| I <sub>DAC2_CRT1</sub> | Output current of IDAC2 (7 bits) in High range | _    | 305 | _   | μA    |                                                                                                            |
| I <sub>DAC2_CRT2</sub> | Output current of IDAC2 (7 bits) in Low range  | _    | 153 | _   | μA    |                                                                                                            |



### **Digital Peripherals**

Timer

### Table 20. Timer DC Specifications

| Parameter         | Description                         | Min | Тур | Max | Units | Details/Conditions |
|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------|
| I <sub>TIM1</sub> | Block current consumption at 3 MHz  | -   | _   | 42  | μA    | 16-bit timer       |
| I <sub>TIM2</sub> | Block current consumption at 12 MHz | -   | _   | 130 | μA    | 16-bit timer       |
| I <sub>TIM3</sub> | Block current consumption at 48 MHz | _   | _   | 535 | μA    | 16-bit timer       |

### **Table 21. Timer AC Specifications**

| Parameter               | Description                    | Min                  | Тур | Max | Units | Details/Conditions |
|-------------------------|--------------------------------|----------------------|-----|-----|-------|--------------------|
| T <sub>TIMFREQ</sub>    | Operating frequency            | F <sub>CLK</sub>     | -   | 48  | MHz   |                    |
| T <sub>CAPWINT</sub>    | Capture pulse width (internal) | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>CAPWEXT</sub>    | Capture pulse width (external) | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>TIMRES</sub>     | Timer resolution               | T <sub>CLK</sub>     | _   | _   | ns    |                    |
| T <sub>TENWIDINT</sub>  | Enable pulse width (internal)  | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>TENWIDEXT</sub>  | Enable pulse width (external)  | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>TIMRESWINT</sub> | Reset pulse width (internal)   | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>TIMRESEXT</sub>  | Reset pulse width (external)   | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |

### Counter

## Table 22. Counter DC Specifications

| Parameter         | Description                         | Min | Тур | Max | Units | Details/Conditions |
|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------|
| I <sub>CTR1</sub> | Block current consumption at 3 MHz  | _   | _   | 42  | μΑ    | 16-bit counter     |
| I <sub>CTR2</sub> | Block current consumption at 12 MHz | _   | _   | 130 | μA    | 16-bit counter     |
| I <sub>CTR3</sub> | Block current consumption at 48 MHz | _   | _   | 535 | μA    | 16-bit counter     |

### **Table 23. Counter AC Specifications**

| Parameter               | Description                    | Min                  | Тур | Max | Units | Details/Conditions |
|-------------------------|--------------------------------|----------------------|-----|-----|-------|--------------------|
| T <sub>CTRFREQ</sub>    | Operating frequency            | F <sub>CLK</sub>     | _   | 48  | MHz   |                    |
| T <sub>CTRPWINT</sub>   | Capture pulse width (internal) | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>CTRPWEXT</sub>   | Capture pulse width (external) | 2 × T <sub>CLK</sub> | _   | -   | ns    |                    |
| T <sub>CTRES</sub>      | Counter Resolution             | T <sub>CLK</sub>     | _   | -   | ns    |                    |
| T <sub>CENWIDINT</sub>  | Enable pulse width (internal)  | 2 × T <sub>CLK</sub> | _   | -   | ns    |                    |
| T <sub>CENWIDEXT</sub>  | Enable pulse width (external)  | 2 × T <sub>CLK</sub> | _   | -   | ns    |                    |
| T <sub>CTRRESWINT</sub> | Reset pulse width (internal)   | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>CTRRESWEXT</sub> | Reset pulse width (external)   | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |



### Pulse Width Modulation (PWM)

### Table 24. PWM DC Specifications

| Parameter         | Description                         | Min | Тур | Max | Units | Details/Conditions |
|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------|
| I <sub>PWM1</sub> | Block current consumption at 3 MHz  | _   | _   | 42  | μΑ    | 16-bit PWM         |
| I <sub>PWM2</sub> | Block current consumption at 12 MHz | _   | _   | 130 | μΑ    | 16-bit PWM         |
| I <sub>PWM3</sub> | Block current consumption at 48 MHz | _   | _   | 535 | μΑ    | 16-bit PWM         |

### Table 25. PWM AC Specifications

| Parameter               | Description                   | Min                  | Тур | Max | Units | Details/Conditions |
|-------------------------|-------------------------------|----------------------|-----|-----|-------|--------------------|
| T <sub>PWMFREQ</sub>    | Operating frequency           | F <sub>CLK</sub>     | _   | 48  | MHz   |                    |
| T <sub>PWMPWINT</sub>   | Pulse width (internal)        | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>PWMEXT</sub>     | Pulse width (external)        | 2 × T <sub>CLK</sub> | _   | -   | ns    |                    |
| T <sub>PWMKILLINT</sub> | Kill pulse width (internal)   | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>PWMKILLEXT</sub> | Kill pulse width (external)   | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>PWMEINT</sub>    | Enable pulse width (internal) | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>PWMENEXT</sub>   | Enable pulse width (external) | 2 × T <sub>CLK</sub> | _   | _   | ns    |                    |
| T <sub>PWMRESWINT</sub> | Reset pulse width (internal)  | 2 × T <sub>CLK</sub> | -   | _   | ns    |                    |
| T <sub>PWMRESWEXT</sub> | Reset pulse width (external)  | 2 × T <sub>CLK</sub> | -   | _   | ns    |                    |

#### LCD Direct Drive

### **Table 26. LCD Direct Drive DC Specifications**

| Parameter             | Description                                            | Min | Тур  | Max  | Units | Details/Conditions                    |
|-----------------------|--------------------------------------------------------|-----|------|------|-------|---------------------------------------|
| I <sub>LCDLOW</sub>   | Operating current in low-power mode                    | _   | 17.5 | _    | μA    | 16 × 4 small segment display at 50 Hz |
| C <sub>LCDCAP</sub>   | LCD capacitance per segment/common driver              | _   | 500  | 5000 | pF    |                                       |
| LCD <sub>OFFSET</sub> | Long-term segment offset                               | _   | 20   | _    | mV    |                                       |
| I <sub>LCDOP1</sub>   | LCD system operating current V <sub>BIAS</sub> = 5 V   | _   | 2    | _    | mA    | 32 × 4 segments. 50 Hz at 25 °C       |
| I <sub>LCDOP2</sub>   | LCD system operating current V <sub>BIAS</sub> = 3.3 V | _   | 2    | _    | mA    | 32 × 4 segments<br>50 Hz at 25 °C     |

### Table 27. LCD Direct Drive AC Specifications

| Parameter | Description    | Min | Тур | Max | Units | Details/Conditions |
|-----------|----------------|-----|-----|-----|-------|--------------------|
| $F_{LCD}$ | LCD frame rate | 10  | 50  | 150 | Hz    |                    |



### **Serial Communication**

### Table 28. Fixed I<sup>2</sup>C DC Specifications

| Parameter         | Description                                 | Min | Тур | Max | Units | Details/Conditions |
|-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------|
| I <sub>I2C1</sub> | Block current consumption at 100 kHz        | _   | _   | 50  | μΑ    | -                  |
| I <sub>I2C2</sub> | Block current consumption at 400 kHz        | _   | _   | 155 | μA    | -                  |
| I <sub>I2C3</sub> | Block current consumption at 1 Mbps         | _   | _   | 390 | μA    | -                  |
| I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep-Sleep mode | -   | _   | 1.4 | μA    | -                  |

### Table 29. Fixed I<sup>2</sup>C AC Specifications

| Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|-------------------|-------------|-----|-----|-----|-------|--------------------|
| F <sub>I2C1</sub> | Bit rate    | _   | _   | 400 | kHz   |                    |

### Table 30. Fixed UART DC Specifications

| Parameter          | Description                            | Min | Тур | Max | Units | Details/Conditions |
|--------------------|----------------------------------------|-----|-----|-----|-------|--------------------|
| I <sub>UART1</sub> | Block current consumption at 100 kbps  | -   | -   | 55  | μA    | _                  |
| I <sub>UART2</sub> | Block current consumption at 1000 kbps | _   | -   | 312 | μA    | _                  |

### Table 31. Fixed UART AC Specifications

| Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|-------------------|-------------|-----|-----|-----|-------|--------------------|
| F <sub>UART</sub> | Bit rate    | _   | -   | 1   | Mbps  | _                  |

#### Table 32. Fixed SPI DC Specifications

| Parameter         | Description                         | Min | Тур | Max | Units | Details/Conditions |
|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------|
| I <sub>SPI1</sub> | Block current consumption at 1 Mbps | _   | _   | 360 | μΑ    | _                  |
| I <sub>SPI2</sub> | Block current consumption at 4 Mbps | _   | _   | 560 | μΑ    | _                  |
| I <sub>SPI3</sub> | Block current consumption at 8 Mbps | _   | _   | 600 | μA    | -                  |

### Table 33. Fixed SPI AC Specifications

| Parameter        | Description                                        | Min | Тур | Max | Units | Details/Conditions |
|------------------|----------------------------------------------------|-----|-----|-----|-------|--------------------|
| F <sub>SPI</sub> | SPI operating frequency (master; 6x over sampling) | 1   | -   | 8   | MHz   | _                  |

### Table 34. Fixed SPI Master Mode AC Specifications

| Parameter        | Description                                                               | Min | Тур | Max | Units | Details/Conditions               |
|------------------|---------------------------------------------------------------------------|-----|-----|-----|-------|----------------------------------|
| $T_{DMO}$        | MOSI valid after SCLK driving edge                                        | _   | _   | 18  | ns    | _                                |
| T <sub>DSI</sub> | MISO valid before SCLK capturing edge Full clock, late MISO sampling used | 20  | -   | -   | ns    | Full clock, late MISO sampling   |
| T <sub>HMO</sub> | Previous MOSI data hold time                                              | 0   | _   | -   | ns    | Referred to Slave capturing edge |

### Table 35. Fixed SPI Slave Mode AC Specifications

| Parameter            | Description                                                                        |     | Тур | Max                       | Units |
|----------------------|------------------------------------------------------------------------------------|-----|-----|---------------------------|-------|
| T <sub>DMI</sub>     | MOSI valid before SCLK capturing edge                                              | 40  | _   | -                         | ns    |
| T <sub>DSO</sub>     | MISO valid after SCLK driving edge                                                 | _   | _   | 42 + 3 × T <sub>CPU</sub> | ns    |
| T <sub>DSO_ext</sub> | MISO Valid after SCLK driving edge in external clock mode. V <sub>DD</sub> < 3.0 V | _   | _   | 50                        | ns    |
| T <sub>HSO</sub>     | Previous MISO data hold time                                                       | 0   | _   | _                         | ns    |
| T <sub>SSELSCK</sub> | SSEL valid to first SCK valid edge                                                 | 100 | _   | _                         | ns    |



#### Memory

#### Table 36. Flash DC Specifications

| Parameter         | Description                        | Min  | Тур | Max | Units | Details/Conditions       |
|-------------------|------------------------------------|------|-----|-----|-------|--------------------------|
| $V_{PE}$          | Erase and program voltage          | 1.71 | _   | 5.5 | V     | _                        |
| T <sub>WS48</sub> | Number of Wait states at 32–48 MHz | 2    | _   | _   |       | CPU execution from flash |
| T <sub>WS32</sub> | Number of Wait states at 16–32 MHz | 1    | _   | _   |       | CPU execution from flash |
| T <sub>WS16</sub> | Number of Wait states for 0–16 MHz | 0    | -   | -   |       | CPU execution from flash |

### Table 37. Flash AC Specifications

| Parameter                              | Description                                                      | Min   | Тур | Max | Units   | Details/Conditions      |
|----------------------------------------|------------------------------------------------------------------|-------|-----|-----|---------|-------------------------|
| T <sub>ROWWRITE</sub> <sup>[7]</sup>   | Row (block) write time (erase and program)                       | -     | _   | 20  | ms      | Row (block) = 128 bytes |
| T <sub>ROWERASE</sub> <sup>[7]</sup>   | Row erase time                                                   | 1     | _   | 13  | ms      | _                       |
| T <sub>ROWPROGRAM</sub> <sup>[7]</sup> | Row program time after erase                                     | -     | _   | 7   | ms      | _                       |
| T <sub>BULKERASE</sub> <sup>[7]</sup>  | Bulk erase time (128 KB)                                         | -     | _   | 35  | ms      | -                       |
| T <sub>DEVPROG</sub> <sup>[7]</sup>    | Total device program time                                        | 1     | _   | 25  | seconds | _                       |
| F <sub>END</sub>                       | Flash endurance                                                  | 100 K | _   | _   | cycles  | -                       |
|                                        | Flash retention. $T_A \le 55$ °C, 100 K P/E cycles               | 20    | _   | ı   | years   | _                       |
| F <sub>RET2</sub>                      | Flash retention. $T_A \le 85 ^{\circ}\text{C}$ , 10 K P/E cycles | 10    | _   | -   | years   | _                       |

#### **System Resources**

Power-on-Reset (POR)

#### Table 38. POR DC Specifications

| Parameter             | Description          | Min  | Тур | Max  | Units | Details/Conditions |
|-----------------------|----------------------|------|-----|------|-------|--------------------|
| V <sub>RISEIPOR</sub> | Rising trip voltage  | 0.80 | _   | 1.45 | V     | _                  |
| V <sub>FALLIPOR</sub> | Falling trip voltage | 0.75 | _   | 1.40 | V     | _                  |
| V <sub>IPORHYST</sub> | Hysteresis           | 15   | _   | 200  | mV    | -                  |

#### Table 39. POR AC Specifications

| Parameter | Description                                                             | Min | Тур | Max | Units | Details/Conditions |
|-----------|-------------------------------------------------------------------------|-----|-----|-----|-------|--------------------|
| LDDOD TD  | Precision power-on reset (PPOR) response time in Active and Sleep modes | -   | _   | 1   | μs    | -                  |

### Table 40. Brown-Out Detect

| Parameter              | Description                                | Min  | Тур | Max | Units | Details/Conditions |
|------------------------|--------------------------------------------|------|-----|-----|-------|--------------------|
| V <sub>FALLPPOR</sub>  | BOD trip voltage in Active and Sleep modes | 1.64 | _   | _   | V     | _                  |
| V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep             | 1.4  | _   | _   | V     | -                  |

#### Table 41. Hibernate Reset

| Parameter     | Description                   | Min | Тур | Max | Units | Details/Conditions |
|---------------|-------------------------------|-----|-----|-----|-------|--------------------|
| $V_{HBRTRIP}$ | BOD trip voltage in Hibernate | 1.1 | -   | -   | V     | 1                  |

#### Note

To the can take as much as 20 ms to write to flash. During this time, the device should not be reset, or flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.



Voltage Monitors (LVD)

Table 42. Voltage Monitor DC Specifications

| Parameter          | Description              | Min  | Тур  | Max  | Units | Details/Conditions |
|--------------------|--------------------------|------|------|------|-------|--------------------|
| V <sub>LVI1</sub>  | LVI_A/D_SEL[3:0] = 0000b | 1.71 | 1.75 | 1.79 | V     | -                  |
| $V_{LVI2}$         | LVI_A/D_SEL[3:0] = 0001b | 1.76 | 1.80 | 1.85 | V     | -                  |
| $V_{LVI3}$         | LVI_A/D_SEL[3:0] = 0010b | 1.85 | 1.90 | 1.95 | V     | _                  |
| $V_{LVI4}$         | LVI_A/D_SEL[3:0] = 0011b | 1.95 | 2.00 | 2.05 | V     | _                  |
| $V_{LVI5}$         | LVI_A/D_SEL[3:0] = 0100b | 2.05 | 2.10 | 2.15 | V     | _                  |
| V <sub>LVI6</sub>  | LVI_A/D_SEL[3:0] = 0101b | 2.15 | 2.20 | 2.26 | V     | _                  |
| $V_{LVI7}$         | LVI_A/D_SEL[3:0] = 0110b | 2.24 | 2.30 | 2.36 | V     | -                  |
| $V_{LVI8}$         | LVI_A/D_SEL[3:0] = 0111b | 2.34 | 2.40 | 2.46 | V     | -                  |
| V <sub>LVI9</sub>  | LVI_A/D_SEL[3:0] = 1000b | 2.44 | 2.50 | 2.56 | V     | _                  |
| V <sub>LVI10</sub> | LVI_A/D_SEL[3:0] = 1001b | 2.54 | 2.60 | 2.67 | V     | -                  |
| V <sub>LVI11</sub> | LVI_A/D_SEL[3:0] = 1010b | 2.63 | 2.70 | 2.77 | V     | -                  |
| V <sub>LVI12</sub> | LVI_A/D_SEL[3:0] = 1011b | 2.73 | 2.80 | 2.87 | V     | -                  |
| V <sub>LVI13</sub> | LVI_A/D_SEL[3:0] = 1100b | 2.83 | 2.90 | 2.97 | V     | _                  |
| $V_{LVI14}$        | LVI_A/D_SEL[3:0] = 1101b | 2.93 | 3.00 | 3.08 | V     | -                  |
| V <sub>LVI15</sub> | LVI_A/D_SEL[3:0] = 1110b | 3.12 | 3.20 | 3.28 | V     | -                  |
| V <sub>LVI16</sub> | LVI_A/D_SEL[3:0] = 1111b | 4.39 | 4.50 | 4.61 | V     |                    |
| LVI_IDD            | Block current            | _    | _    | 100  | μA    | _                  |

### **Table 43. Voltage Monitor AC Specifications**

| Parameter            | Description               | Min | Тур | Max | Units | Details/Conditions |
|----------------------|---------------------------|-----|-----|-----|-------|--------------------|
| T <sub>MONTRIP</sub> | Voltage monitor trip time | -   | _   | 1   | μs    | -                  |

#### SWD Interface

### Table 44. SWD Interface Specifications

| Parameter    | Description                                           | Min      | Тур | Max     | Units | Details/Conditions               |
|--------------|-------------------------------------------------------|----------|-----|---------|-------|----------------------------------|
| F_SWDCLK1    | $3.3 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | _        | _   | 14      | MHz   | SWDCLK ≤ 1/3 CPU clock frequency |
| F_SWDCLK2    | 1.71 V ≤ V <sub>DD</sub> ≤ 3.3 V                      | -        | _   | 7       | MHz   | SWDCLK ≤ 1/3 CPU clock frequency |
| T_SWDI_SETUP | T = 1/f SWDCLK                                        | 0.25 × T | _   | _       | ns    | -                                |
| T_SWDI_HOLD  | T = 1/f SWDCLK                                        | 0.25 × T | _   | _       | ns    | -                                |
| T_SWDO_VALID | T = 1/f SWDCLK                                        | _        | _   | 0.5 × T | ns    | -                                |
| T_SWDO_HOLD  | T = 1/f SWDCLK                                        | 1        | _   | _       | ns    | -                                |



### Internal Main Oscillator

### Table 45. IMO DC Specifications

| Parameter         | Description                     | Min | Тур | Max  | Units | Details/Conditions |
|-------------------|---------------------------------|-----|-----|------|-------|--------------------|
| I <sub>IMO1</sub> | IMO operating current at 48 MHz | _   | _   | 1000 | μΑ    | -                  |
| I <sub>IMO2</sub> | IMO operating current at 24 MHz | _   | _   | 325  | μΑ    | -                  |
| I <sub>IMO3</sub> | IMO operating current at 12 MHz | _   | _   | 225  | μΑ    | -                  |
| I <sub>IMO4</sub> | IMO operating current at 6 MHz  | _   | _   | 180  | μΑ    | -                  |
| I <sub>IMO5</sub> | IMO operating current at 3 MHz  | _   | _   | 150  | μA    | _                  |

### Table 46. IMO AC Specifications

| Parameter            | Description                          | Min | Тур | Max | Units | Details/Conditions          |
|----------------------|--------------------------------------|-----|-----|-----|-------|-----------------------------|
| F <sub>IMOTOL3</sub> | Frequency variation from 3 to 48 MHz | _   | _   | ±2  | %     | With API-called calibration |
| F <sub>IMOTOL3</sub> | IMO startup time                     | _   | 12  | _   | μs    | _                           |

### Internal Low-Speed Oscillator

### Table 47. ILO DC Specifications

| Parameter         | Description                     | Min | Тур | Max  | Units | Details/Conditions |
|-------------------|---------------------------------|-----|-----|------|-------|--------------------|
| I <sub>ILO2</sub> | ILO operating current at 32 kHz | _   | 0.3 | 1.05 | μΑ    | _                  |

### Table 48. ILO AC Specifications

| Parameter              | Description              | Min | Тур | Max | Units | Details/Conditions |
|------------------------|--------------------------|-----|-----|-----|-------|--------------------|
| T <sub>STARTILO1</sub> | ILO startup time         | _   | -   | 2   | ms    | -                  |
| F <sub>ILOTRIM1</sub>  | 32-kHz trimmed frequency | 15  | 32  | 50  | kHz   | -                  |

### Table 49. ECO Trim Value Specification

| Parameter           | Description                                | Value             | Details/Conditions                                                                         |
|---------------------|--------------------------------------------|-------------------|--------------------------------------------------------------------------------------------|
| ECO <sub>TRIM</sub> | 24-MHz trim value (firmware configuration) | 1 110010101013444 | Optimum trim value that needs to be loaded to register CY_SYS_XTAL_BLERD_BB_XO_CAPTRIM_REG |



### **Environmental Specifications**

#### **Environmental Compliance**

This Cypress BLE module is built in compliance with the Restriction of Hazardous Substances (RoHS) and Halogen Free (HF) directives. The Cypress module and components used to produce this module are RoHS and HF compliant.

#### RF Certification

The CYBLE-012011-00 module will be certified under the following RF certification standards at production release.

■ FCC: WAP2011

■ CE

■ IC: 7922A-2011 ■ MIC: TBD

■ KC: MSIP-CRM-Cyp-2011

#### **Environmental Conditions**

Table 50 describes the operating and storage conditions for the Cypress BLE module.

Table 50. Environmental Conditions for CYBLE-01201x-x0

| Description                                                  | Minimum Specification | Maximum Specification       |
|--------------------------------------------------------------|-----------------------|-----------------------------|
| Operating temperature                                        | -40 °C                | 85 °C                       |
| Operating humidity (relative, non-condensation)              | 5%                    | 85%                         |
| Thermal ramp rate                                            | -                     | 3 °C/minute                 |
| Storage temperature                                          | −40 °C                | 85 °C                       |
| Storage temperature and humidity                             | -                     | 85 ° C at 85%               |
| ESD: Module integrated into system Components <sup>[8]</sup> | -                     | 15 kV Air<br>2.2 kV Contact |

#### **ESD and EMI Protection**

Exposed components require special attention to ESD and electromagnetic interference (EMI).

A grounded conductive layer inside the device enclosure is suggested for EMI and ESD performance. Any openings in the enclosure near the module should be surrounded by a grounded conductive layer to provide ESD protection and a low-impedance path to ground.

Device Handling: Proper ESD protocol must be followed in manufacturing to ensure component reliability.

#### Note

<sup>8.</sup> This does not apply to the RF pins (ANT, XTALI, and XTALO). RF pins (ANT, XTALI, and XTALO) are tested for 500-V HBM.



### **Regulatory Information**

#### **FCC**

#### FCC NOTICE:

The device CYBLE-012011-00 complies with Part 15 of the FCC Rules. The device meets the requirements for modular transmitter approval as detailed in FCC public Notice DA00-1407.transmitter Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) This device must accept any interference received, including interference that may cause undesired operation.

#### CAUTION:

The FCC requires the user to be notified that any changes or modifications made to this device that are not expressly approved by Cypress Semiconductor may void the user's authority to operate the equipment.

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions,ê may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help

#### LABELING REQUIREMENTS:

The Original Equipment Manufacturer (OEM) must ensure that FCC labelling requirements are met. This includes a clearly visible label on the outside of the OEM enclosure specifying the appropriate Cypress Semiconductor FCC identifier for this product as well as the FCC Notice above. The FCC identifier is FCC ID: WAP2011.

In any case the end product must be labeled exterior with "Contains FCC ID: WAP2011"

#### ANTENNA WARNING:

This device is tested with a standard SMA connector and with the antennas listed below. When integrated in the OEMs product, these fixed antennas require installation preventing end-users from replacing them with non-approved antennas. Any antenna not in the following table must be tested to comply with FCC Section 15.203 for unique antenna connectors and Section 15.247 for emissions.

#### RF EXPOSURE:

To comply with FCC RF Exposure requirements, the Original Equipment Manufacturer (OEM) must ensure to install the approved antenna in the previous.

The preceding statement must be included as a CAUTION statement in manuals, for products operating with the approved antennas in Table 6 on page 11, to alert users on FCC RF Exposure compliance. Any notification to the end user of installation or removal instructions about the integrated radio module is not allowed.

The radiated output power of CYBLE-012011-00 with the trace antenna is far below the FCC radio frequency exposure limits. Nevertheless, use CYBLE-012011-00 in such a manner that minimizes the potential for human contact during normal operation.

End users may not be provided with the module installation instructions. OEM integrators and end users must be provided with transmitter operating conditions for satisfying RF exposure compliance.



#### Industry Canada (IC) Certification

CYBLE-012011-00 is licensed to meet the regulatory requirements of Industry Canada (IC),

License: IC: 7922A-2011

Manufacturers of mobile, fixed or portable devices incorporating this module are advised to clarify any regulatory questions and ensure compliance for SAR and/or RF exposure limits. Users can obtain Canadian information on RF exposure and compliance from www.ic.gc.ca.

This device has been designed to operate with the antennas listed in Table 6 on page 11, having a maximum gain of 0.5 dBi. Antennas not included in this list or having a gain greater than 0.5 dBi are strictly prohibited for use with this device. The required antenna impedance is 50 ohms. The antenna used for this transmitter must not be co-located or operating in conjunction with any other antenna or transmitter.

#### IC NOTICE:

The device CYBLE-012011-00 including the built-in trace antenna complies with Canada RSS-GEN Rules. The device meets the requirements for modular transmitter approval as detailed in RSS-GEN. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) This device must accept any interference received, including interference that may cause undesired operation.

#### IC RADIATION EXPOSURE STATEMENT FOR CANADA

This device complies with Industry Canada licence-exempt RSS standard(s). Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes : (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

#### LABELING REQUIREMENTS:

The Original Equipment Manufacturer (OEM) must ensure that IC labelling requirements are met. This includes a clearly visible label on the outside of the OEM enclosure specifying the appropriate Cypress Semiconductor IC identifier for this product as well as the IC Notice above. The IC identifier is 7922A-2011. In any case, the end product must be labeled in its exterior with "Contains IC: 7922A-2011"

#### **European R&TTE Declaration of Conformity**

Hereby, Cypress Semiconductor declares that the Bluetooth module CYBLE-012011-00 complies with the essential requirements and other relevant provisions of Directive 1999/5/EC. As a result of the conformity assessment procedure described in Annex III of the Directive 1999/5/EC, the end-customer equipment should be labeled as follows:



All versions of the CYBLE-012011-00 in the specified reference design can be used in the following countries: Austria, Belgium, Cyprus, Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta, Poland, Portugal, Slovakia, Slovenia, Spain, Sweden, The Netherlands, the United Kingdom, Switzerland, and Norway.



### **MIC Japan**

CYBLE-012011-00 is certified as a module with type certification number TBD. End products that integrate CYBLE-012011-00 do not need additional MIC Japan certification for the end product.

End product can display the certification label of the embedded module.

Model Name: EZ-BLE PSoC Module

Part Number: CYBLE-012011-00

Manufactured by Cypress Semiconductor.





TBD

#### **KC Korea**

CYBLE-012011-00 is certified for use in Korea with certificate number MSIP-CRM-Cyp-2011.

한국인증세부정보:



- 1. 제품명(모델명): 특정소출력무선기기(무선데이터통신시스템용무선기기), CYBLE-012011-00
- 2. 인증 번호: MSIP-CRM-Cyp-2011
- 3. 라이선스 소유자: Cypress Semiconductor Corporation
- 4. 제조일자: TBD
- 5. 제조업체/국가명: Cypress Semiconductor Corporation/ 중국

해당 무선설비는 전파혼신 가능성이 있으므로 인명안전과 관련된 서비스는 할 수 없습니다.



### **Ordering Information**

The CYBLE-01201x-x0 is avialable in certified and uncertified options. The avialable part numbers and features are listed in the below table.

| Part Number     | CPU<br>Speed<br>(MHz) | Flash<br>Size<br>(KB) | CapSense | SCB | TCPWM | 12-Bit<br>SAR<br>ADC | I <sup>2</sup> S | LCD | Package | Packing       | Shield |
|-----------------|-----------------------|-----------------------|----------|-----|-------|----------------------|------------------|-----|---------|---------------|--------|
| CYBLE-012011-00 | 48                    | 128                   | Yes      | 2   | 4     | 1 Msps               | Yes              | Yes | 31-SMT  | Tape and Reel | Yes    |
| CYBLE-012012-10 | 48                    | 128                   | Yes      | 2   | 4     | 1 Msps               | Yes              | Yes | 31-SMT  | Tape and Reel | No     |

#### **Part Numbering Convention**

The part numbers are of the form CYBLE-ABCDEF-GH where the fields are defined as follows.





For additional information and a complete list of Cypress Semiconductor BLE products, contact your local Cypress sales representative. To locate the nearest Cypress office, visit our website.

| U.S. Cypress Headquarters Address     | 198 Champion Court, San Jose, CA 95134 |
|---------------------------------------|----------------------------------------|
| U.S. Cypress Headquarter Contact Info | (408) 943-2600                         |
| Cypress website address               | http://www.cypress.com                 |



### **Acronyms**

| Acronym       | Description                                                                                                                                |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| BLE           | Bluetooth Low Energy                                                                                                                       |
| Bluetooth SIG | Bluetooth Special Interest Group                                                                                                           |
| CE            | European Conformity                                                                                                                        |
| CSA           | Canadian Standards Association                                                                                                             |
| EMI           | electromagnetic interference                                                                                                               |
| ESD           | electrostatic discharge                                                                                                                    |
| FCC           | Federal Communications Commission                                                                                                          |
| GPIO          | general-purpose input/output                                                                                                               |
| IC            | Industry Canada                                                                                                                            |
| IDE           | integrated design environment                                                                                                              |
| KC            | Korea Certification                                                                                                                        |
| MIC           | Ministry of Internal Affairs and Communications (Japan)                                                                                    |
| PCB           | printed circuit board                                                                                                                      |
| RX            | receive                                                                                                                                    |
| QDID          | qualification design ID                                                                                                                    |
| SMT           | surface-mount technology; a method for producing electronic circuitry in which the components are placed directly onto the surface of PCBs |
| TCPWM         | timer, counter, pulse width modulator (PWM)                                                                                                |
| TUV           | Germany: Technischer Überwachungs-Verein (Technical Inspection Association)                                                                |
| TX            | transmit                                                                                                                                   |

## **Document Conventions**

Units of Measure

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| kV     | kilovolt        |
| mA     | milliamperes    |
| mm     | millimeters     |
| mV     | millivolt       |
| μΑ     | microamperes    |
| μm     | micrometers     |
| MHz    | megahertz       |
| GHz    | gigahertz       |
| V      | volt            |



# **Document History Page**

|          | Document Title: CYBLE-01201x-x0 Bluetooth <sup>®</sup> Low Energy (BLE) Module<br>Document Number: 002-02521 |                    |                    |                                                   |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------------------------------------|--|--|--|
| Revision | ECN                                                                                                          | Orig. of<br>Change | Submission<br>Date | Description of Change                             |  |  |  |
| **       |                                                                                                              | MINS               | 10/22/2015         | Preliminary datasheet for CYBLE-01201x-x0 module. |  |  |  |



### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive Clocks & Buffers

Interface

**Lighting & Power Control** 

Memory PSoC

Touch Sensing USB Controllers

USB Controlle
Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

### PSoC® Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

### **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

### **Technical Support**

cypress.com/go/support

© Cypress Semiconductor Corporation, 2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.