

# Bluetooth Module HBM2X1M

# **Data Book**



# List of contents

#### 1 General

- 1.1 Overview
- 1.2 Features
- 1.3 Application
- 1.4 Pin Configuration & Outline
- 1.5 Device Terminal Functions
- 1.6 Package Dimensions
- 1.7 Land Pattern Recommendation

#### 2 Characteristics

- 2.1 Electrical Characteristics
- 2.2 Radio Characteristics

# 3 Terminal Descriptions

- 3.1 **UART** 
  - 3.1.1 UART Setting
  - 3.1.2 UART Bypass Mode
- 3.2 USB
- 3.3 SPI
- 3.4 Kalimba DSP
- 3.5 Audio Interface
- 3.6 Stereo Audio Interface
- 3.7 PCM CODEC Interface
  - 3.7.1 PCM Configuration
- 3.8 Microphone Input

# 4 Application Schematic



#### 1. General

#### 1.1 Overview

This specification covers Bluetooth module (class-2) which complies with Bluetooth specification version 1.2 and integrates RF & Baseband controller in small package. This Module has deployed CSR's BC03-Multimedia External chipset.

All detailed specification including pinouts and electrical specification may be changed without notice.





#### 1.2 Features

- Fully Qualified Bluetooth System
- Bluetooth 1.2 Specification Compliant
- Kalimba DSP Open Platform Co-Processor
- Full Speed Bluetooth Operation with Full Piconet Support
- Operating Voltage 2.7~3.6V
- UART Interface With programmable baud rate up to 1.5Mbaud with an optional bypass mode
- Full Speed USB v1.1 Interface Supports OHCI And UHCI Host Interfaces
- 16-bit Resolution Stereo Audio Codec, Standard Sample Rates of 8kHz, 11.025kHz, 16kHz, 2.05kHz, 32kHz, 44.1kHz And 48kHz (DAC Only)
- Integrated Amplifiers For Driving Microphone And Speakers
  With Minimum External Components
- Standard HCI (UART and USB) support
- Fully Embedded RFCOMM
- External 8Mbit Flash Memory
- Integrated 26MHz Reference Clock
- Competitive Size (9.0mm x 10.0mm x 1.6mm : LGA 44Pin)

#### 1.3 Application

- Stereo Headphones
- Automotive Hands-Free Kits
- Echo Cancellation
- High Performance Telephony Headsets
- A/V Profile Support
- Cellular Handsets



#### 1.4 Pin Configuration & Outline



HBM2X1M Pin Configuration



www.hanamicron.co.kr



#### 1.5 Device Terminal Functions

| Function         | Pin Name | Pin No.   | Description                                    |
|------------------|----------|-----------|------------------------------------------------|
|                  | PCM_OUT  | 39        | Synchronous data output                        |
| PCM Interface    | PCM_IN   | 29        | Synchronous data input                         |
| 1 Civi interiace | PCM_CLK  | 37        | Synchronous data clock                         |
|                  | PCM_SYNC | 28        | Synchronous data sync                          |
|                  | UART_TXD | 31        | UART data output                               |
| UART Interface   | UART_RXD | 30        | UART data input (idle status high)             |
| OANT IIILEITACE  | UART_RTS | 34        | UART request to send, active low               |
|                  | UART_CTS | 32        | UART clear to send, active low                 |
|                  | CDI CCD  | 2         | Chip select for Synchronous Serial Interface   |
|                  | SPI_CSB  | 2         | Active low                                     |
| SPI Interface    | SPI_CLK  | 43        | Serial Peripheral Interface clock              |
|                  | SPI_MISO | 44        | Serial Peripheral Interface data output        |
|                  | SPI_MOSI | 1         | Serial Peripheral Interface data input         |
|                  | USB_DN   | 36        | USB data minus                                 |
| USB Interface    | LICE DE  | JSB_DP 35 | USB plus with selectable internal 1.5K pull-up |
|                  | 038_DP   |           | resistor                                       |
|                  | PIO0     | 10        | Programmable input/output line                 |
|                  | PIO1     | 9         | Programmable input/output line                 |
|                  | PIO2     | 8         | Programmable input/output line                 |
|                  | PIO3     | 7         | Programmable input/output line                 |
|                  | PIO4     | 38        | UART Bypass(UART_TX)                           |
| DIO Interfere    | PIO5     | 41        | UART Bypass(UART_RTS)                          |
| PIO Interface    | PIO6     | 40        | UART Bypass(UART_CTS) / E2PROM(SCL)            |
|                  | PIO7     | 27        | UART Bypass(UART_RX) / E2PROM(SDA)             |
|                  | PIO8     | 3         | E2PROM (write protect)                         |
|                  | PIO9     | 4         | Programmable input/output line                 |
|                  | PIO10    | 5         | Programmable input/output line                 |
|                  | PIO11    | 6         | Programmable input/output line                 |



#### HBM2X1M Bluetooth V1.2 Class 2 Module Data Book

|                  | AUDIO IN_N_RIGHT  | 12                 | Microphone input negative(right side)         |
|------------------|-------------------|--------------------|-----------------------------------------------|
|                  | AUDIO IN_P_RIGHT  | 13                 | Microphone input positive(right side)         |
|                  | AUDIO IN_N_LEFT   | 16                 | Microphone input negative (left side)         |
| ALIDIO Interfece | AUDIO IN_P_LEFT   | 17                 | Microphone input positive (left side)         |
| AUDIO Interface  | AUDIO OUT_N_RIGHT | 19                 | Speaker output negative (right side)          |
|                  | AUDIO OUT_P_RIGHT | 20                 | Speaker output positive (right side)          |
|                  | AUDIO OUT_N_LEFT  | 21                 | Speaker output negative (left side)           |
|                  | AUDIO OUT_P_LEFT  | 22                 | Speaker output positive (left side)           |
|                  | AIO0              | 24                 | General purpose analogue interface            |
|                  | AIO3              | 25                 | General purpose analogue interface            |
|                  | RESET             | 42                 | Reset if hig. Input debounced so must be high |
| Others           | RESET             | 42                 | for >5ms to cause a reset                     |
|                  | ANT               | 15                 | RF Connection to Antenna                      |
|                  | VCC               | 33                 | D.C Input voltage for operation (2.7~3.6V)    |
|                  | GND               | 11, 14, 18, 23, 26 | Ground                                        |



# 1.6 Package Dimensions







www.hanamicron.co.kr



#### 1.7 Land Pattern Recommendation





# 2 Characteristics

#### 2.1 Electrical Characteristics

| Absolute Maximum Ratings |          |           |  |
|--------------------------|----------|-----------|--|
| Rating                   | Minimum  | Maximum   |  |
| Storage temperature      | -40℃     | 85℃       |  |
| Supply voltage : VCC     | -0.4V    | 3.6V      |  |
| Other terminal voltages  | VSS -0.4 | VCC +0.4V |  |

| Recommended Operating Conditions     |      |      |
|--------------------------------------|------|------|
| Operating Conditions Minimum Maximum |      |      |
| Operating temperature range          | -30℃ | 80℃  |
| Supply voltage : VCC                 | 2.7V | 3.6V |

# 2.2 Power Consumption

| Operation Mode                       | Connection | UART Rate | Average | Unit |
|--------------------------------------|------------|-----------|---------|------|
|                                      | Туре       | (Kbits/s) |         |      |
| Inquiring mode                       | -          | 115.2     | 40      | mA   |
| ACL data transfer no traffic         | Master     | 115.2     | 7       | mA   |
| ACL data transfer with file transfer | Master     | 115.2     | 14      | mA   |
| SCO connection HV1                   | Master     |           | 18      | mA   |
| Standby Host connection              | 1          |           | 0.02    | mA   |



#### 2.2 RF Characteristics

#### Transmitter

| Specification                        | Condition             | Min  | Тур | Max    | Unit |
|--------------------------------------|-----------------------|------|-----|--------|------|
| Output power                         | Normal                | -6   | 1   | 4      | dBm  |
| Power density                        | Normal                | -    | -   | 4      | dBm  |
| Power control                        | Normal                | 2    | -   | 8      | dBm  |
| Frequency range                      | Normal                | 2400 | -   | 2483.5 | MHz  |
| 20dB bandwidth for modulated carrier | Normal                | -    | 850 | 1000   | KHz  |
| Adjacent channel power               | ±2MHz                 | -    | -   | -20    | dBm  |
|                                      | ±3MHz                 | -    | -   | -40    |      |
| Modulation Characteristics           | Δ f1avg               | 140  | -   | 175    | KHz  |
|                                      | Δ f2max               | 115  | -   |        | KHz  |
|                                      | Δ f2avg / Δf1avg      |      |     | 80     | %    |
| Initial carrier frequency tolerance  | Normal                | -75  | -   | 75     | KHz  |
| Carrier frequency Drift              | One slot packet(DH1)  | -25  | -   | 25     | kHz  |
|                                      | Five slot packet(DH5) | -40  | _   | 40     |      |
|                                      |                       |      | -   |        |      |

#### Transceiver

| Specification                  | Condition      | Min | Тур | Max | Unit |
|--------------------------------|----------------|-----|-----|-----|------|
| Out of band spurious emissions | 30MHz ~ 1GHz   |     |     | -36 | dBm  |
|                                | 1GHz ~12.75GHz |     |     | -30 |      |
|                                | 1.8GHz ~5.1GHz |     |     | -47 |      |
|                                | 5.1GHz ~5.3GHz |     |     | -47 |      |



#### Receiver

| Specification                | Condition                      | Min | Тур | Max | Unit |
|------------------------------|--------------------------------|-----|-----|-----|------|
| Sensitivity level (0.1% BER) | Single slot packets            | -70 | -80 | -   | dBm  |
| Sensitivity level (0.1% BER) | Multi slot packet              | -70 | -80 | -   | dBm  |
| C/I performance              | co - channel                   | -   | -   | 11  | dBm  |
|                              | 1MHz (Adjacent channel)        | -   | -   | 0   |      |
|                              | 2MHz ( 2 nd Adjacent channel ) | -   | -   | -30 |      |
|                              | ≥3MHz ( 3 rd Adjacent channel) | -   | -   | -40 |      |
| Blocking performance         | 30MHz ~ 2000MHz                | -10 | -   | -   | MHz  |
|                              | 2000MHz ~ 2400MHz              | -27 | -   | -   |      |
|                              | 2500MHz ~ 3000MHz              | -27 | -   | -   |      |
|                              | 3000MHz ~ 12.75GHz             | -10 | -   | -   |      |
| Intermodulation performance  | n = 5                          | -39 |     | -   | KHz  |
| Maximum input level          |                                | -20 | -10 | -   | dBm  |



# 3 Terminal Descriptions

#### 3.1 **UART**

Four signals are used to implement the UART function. UART\_TXD and UART\_RXD transfer data between the two devices. The remaining two signals, UART\_CTS and UART\_RTS, can be used to implement RS232 hardware flow control where both are active low indicators.

#### 3.1.1 UART Setting

User can change data format the following selection using PSKEY. However, host shall communicate with default setting UART connection initiated at first time.

| Parameter           | Possible value    |  |
|---------------------|-------------------|--|
| Baud Rate           | 9600 ~ 1.5M Baud  |  |
| Flow Control        | RTS/CTS or None   |  |
| Parity              | None, Odd or Even |  |
| Number of Stop Bits | 1 or 2            |  |
| Bits per channel    | 8                 |  |

Baud Rate = (PSKEY\_UART\_BAUD\_RATE) / 0.004096

#### 3.1.2 UART Bypass Mode

Switch the bypass to PIO[7:4] as shown in figure. When the bypass mode has been invoked, module enters the deep sleep state indefinitely.



### www.hanamicron.co.kr



#### 3.2 USB

This Bluetooth module contains a full speed (12Mbit/s) USB interface that is capable of driving a USB cable directly. No external USB transceiver is required. The device operates as a USB peripheral, responding to requests from a master host controller such as a PC. Both the OHCI and the UHCI standards art supported. The set of USB endpoints implemented can behave as specified in the USB section of the Bluetooth specification v1.2 or alternatively can appear as a set of endpoints appropriate to USB audio devices such as a set of USB speakers.

Since USB is a master/slave oriented system (in common with other USB peripherals), This Module only supports USB slave operation.

#### 3.3 SPI (Serial Peripheral Interface)

BlueCore3-Multimedia External uses 16-bit data and 16-bit address serial peripheral interface, where transactions may occur when the internal processor is running or is stopped.

The BlueCore3-Multimedia External is the slave and receives commands on SPI\_MOSI and outputs data on SPI\_MISO.

| 1 | Reset the SPI interface  | Hold SPI_CSB high for two SPI_CLK cycles        |
|---|--------------------------|-------------------------------------------------|
| 2 | Write the command word   | Take SPI_CSB low and clock in the 8 bit command |
| 3 | Write the address        | Clock in the 16-bit address word                |
| 4 | Write or read data words | Clock in or out 16-bit data word(s)             |
| 5 | Termination              | Take SPI_CSB high                               |

#### 3.4 Kalimba DSP

The Kalimba DSP is an open platform Kalimba DSP allowing signal processing functions to be performed on over-air data or CODEC data in order to enhance audio applications.



#### The key features of the DSP include:

- 32MIPS performance, 24-bit fixed point DSP Core
- Single cycle MAC of 24 x 24-bit multiply and 56-bit accumulate
- 32-bit instruction word
- Separate program memory and dual data memory, allowing an ALU operation and up to two memory accesses in a single cycle
- Zero overhead looping and branching
- Zero overhead circular buffer indexing
- Single cycle barrel shifter with up to 56-bit input and 24-bit output
- Multiple cycle divide (performed in the background)
- Bit reversed addressing
- Orthogonal instruction set
- Low overhead interrupt

#### 3.5 Audio Interface

The audio interface circuit consists of a stereo audio CODEC, dual audio inputs and outputs, and a PCM, I<sup>2</sup>S or SPDIF configurable interface.

# The interface for the digital audio bus shares the same pins as the PCM CODEC Interface :

| PCM Interface | SPDIF Interface | I <sub>2</sub> S Interface |
|---------------|-----------------|----------------------------|
| PCM_OUT       | SPDIF_OUT       | SD_OUT                     |
| PCM_IN        | SPDIF_IN        | SD_IN                      |
| PCM_SYNC      |                 | ws                         |
| PCM_CLK       |                 | SCK                        |



#### 3.6 Stereo Audio Interface

The main features of the interface are:

- Stereo and mono analogue input for voice band and audio band
- Stereo and mono analogue output for voice band and audio band
- Support for stereo digital audio bus standards such as I2S
- Support for IEC-60958 standard stereo digital audio bus standards i.e.
  S/PDIF and AES3/EBU
- Support for PCM interfaces including PCM master CODECs that require an external system clock

#### 3.7 PCM CODEC Interface

Pulse Code Modulation (PCM) is a standard method used to digitize audio (particularly voice) patterns for transmission over digital communication channels. Through its PCM interface, this module has hardware support for continual transmission and reception of PCM data, so reducing processor overhead for wireless headset applications. This module offers a bi-directional digital audio interface that route directly into the baseband layer of the on-chip firmware. It dose not pass through the HCI protocol layer.

Hardware allows the data to be sent to and received from a SCO connection

This module interfaces directly to PCM audio devices including the following:

- Qualcomm MSM 3000 series and MSM 5000 series CDMA baseband devices
- OKI MSM7705 for channel A-law and u-law CODEC
- Motorola MC145481 8-bit A-law and u-law CODEC
- Motorola MC145483 13-bit linear CODEC
- STW 5093 and 5094 14-bit linear CODECs



#### 3.7.1 PCM Configuration

The PCM configuration is set using two PS keys, PSKEY\_PCM\_CONFIG32 and PSKEY\_PCM\_LOW\_JITTER\_CONFIG. The default for long frame sync and interface master generating 256KHz PCM\_CLK with no tristating of PCM\_OUT.

| Parameter    | Possible value                                 |
|--------------|------------------------------------------------|
| Mode         | Slave, Master                                  |
| Clock Rate   | Master Mode : 128, 256, 512KHz                 |
|              | Slave Mode : up to 2048KHz                     |
| Sync Formats | Long frame sync, Short frame sync              |
| Data Formats | 13 or 16bit linear, 8 - bit A - law to u - law |

#### 3.8 Microphone Input

The audio-input is intended for use from  $1\mu A@94dB$  SPL to about  $10\mu A@94dB$  SPL. With biasing-resistors R1 and R2 equal to  $1k\Omega$ , this requires microphones with sensitivity between about - 40dBV and - 60dBV.



Microphone Biasing (Left Channel Shown)



#### 4 Application Schematic

