

# NVIDIA JETSON TX1 AND JETSON TX2 INTERFACE COMPARISON AND MIGRATION

DA-08408-001\_v1.1 | June 2017



# **DOCUMENT CHANGE HISTORY**

#### DA-08408-001\_v1.1

| Version | Date         | Description of Change                                                                   |
|---------|--------------|-----------------------------------------------------------------------------------------|
| 1.0     | May 1, 2017  | Initial Release                                                                         |
| 1.1     | June 1, 2017 | Added SDIO section with details related to SDIO support on Jetson TX1 versus Jetson TX2 |

# **TABLE OF CONTENTS**

| ntroduction                                 |    |
|---------------------------------------------|----|
| Jetson TX1 vs Jetson TX2                    | 2  |
| Module Interface Comparisons                | 5  |
| nterface Difference Details                 | 8  |
| USB 3.0, PCI Express, and SATA Mapping      | 8  |
| PCI Express                                 | 10 |
| SATA                                        |    |
| Display                                     |    |
| DSI                                         |    |
| eDP/DP/HDMI                                 | 13 |
| General                                     | 13 |
| Camera                                      | 13 |
| SDIO                                        | 14 |
| Audio                                       | 14 |
| Controlled Area Network for Jetson TX2 Only | 15 |
| I2C                                         | 15 |
| UART                                        | 16 |
| Debug                                       | 17 |
| Strapping                                   | 17 |
| Miscellaneous                               | 18 |
| SPI1_CS1#                                   | 18 |
| WDT_TIME_OUT#                               | 18 |
| BATT_OC Pin Functionality                   | 18 |
| Auto-Power-On                               |    |

# **LIST OF FIGURES**

| Figure 1.  | Jetson TX1 Block Diagram                     | . 3 |
|------------|----------------------------------------------|-----|
|            | Jetson TX2 Block Diagram                     |     |
| Figure 3.  | Jetson TX1 and Jetson TX2 PCIe Block Diagram | 11  |
| Figure 4.  | Jetson TX1 and Jetson TX2 SATA Support       | 12  |
| Figure 5.  | DSI Configuration                            | 13  |
| Figure 6.  | SDIO Support                                 | 14  |
| Figure 7.  | Audio Support                                | 15  |
| Figure 8.  | Jetson TX2 CAN Interface Support             | 15  |
| Figure 9.  | I2C Interface Support                        | 16  |
| Figure 10. | UART Support                                 | 16  |
| Figure 11. | Debug Support Differences                    | 17  |
| Figure 12. | Strapping Pins on the Modules                | 18  |

# **LIST OF TABLES**

| Table 1. | Interfaces Brought to Module Connector                            | . 5 |
|----------|-------------------------------------------------------------------|-----|
| Table 2. | Module Connector (8x50) Pinout Matrix                             | . 6 |
| Table 3. | Jetson TX1 USB 3.0, PCle, and SATA Lane Mapping Configurations    | . 8 |
| Table 4. | Jetson TX2 USB 3.0, PCle, and SATA Lane Mapping Configurations    | . 9 |
| Table 5. | Jetson TX1 and Jetson TX2 Compatible USB 3.0, PCIe, and SATA Lane |     |
|          | Mapping Configurations                                            | 10  |

# **INTRODUCTION**

This application note compares the features and interfaces supported on the NVIDIA® Jetson™ TX1 and Jetson TX2 modules. This application note also describes the migration path for designers intending to design a carrier board that will support both, with either the same common functionality or be able to take advantage of the features supported on only one or the other module.



Note: Jetson TX2 utilizes NVIDIA® Tegra® X2 which is a Parker series SoC.

# JETSON TX1 VS JETSON TX2

The Jetson TX1 and Jetson TX2 modules are pin compatible, but there are some differences to note when designing a new carrier board if both modules are to be supported.

The following figures show the Jetson TX1 and Jetson TX2 block diagrams. The interfaces that are supported only by one of the modules are highlighted in red. These block diagrams depict the connections used on the NVIDIA Jetson TX1 Developer Kit carrier board, and not all module differences are shown. All the significant interface differences will be described later in this application note.



Figure 1. Jetson TX1 Block Diagram



#### Notes:

- 1. Some interfaces are shown in multiple locations. There are a total of 4x I2S, 6x I2C (including DP\_AUX/DDC and CAM\_I2C), 3x UART, and 3x USB 2.0.
- 2. USB 3.0, PCIe, and SATA share lanes. Not all instances shown in Figure 1 can be brought out together. See the USB 3.0, PCIe, and SATA lane mapping configuration tables in the "USB 3.0, PCIe, and SATA Mapping" section.
- If SDCARD pins are not used for the SD card, they can be used for an additional SDIO interface.



Figure 2. Jetson TX2 Block Diagram



#### Notes:

- 1. Some interfaces are shown in multiple locations. There are a total of 4x I2S, 8x I2C (including DP\_AUX/DDC and CAM\_I2C), 5x UART, and 3x USB 2.0.
- 2. USB 3.0 and PCIe share lanes. Not all instances shown in Figure 2 can be brought out together. See the USB 3.0, PCIe, and SATA lane mapping configuration tables in the "USB 3.0, PCIe, and SATA Mapping" section.
- If SDCARD pins are not used for the SD card, they can be used for an additional SDIO interface.

# MODULE INTERFACE COMPARISONS

Table 1 lists the various interfaces that are supported on either the Jetson TX1 or the Jetson TX2 module. In some cases, an interface is only supported on one or the other. While in other cases, there is some difference between the levels of support.

Interfaces Brought to Module Connector Table 1.

| Interface                                                                                        | Sub-Category      | Jetson TX1            | Jetson TX2                                  |  |  |  |
|--------------------------------------------------------------------------------------------------|-------------------|-----------------------|---------------------------------------------|--|--|--|
| LICD (see Note 4)                                                                                | 2.0 PHY           | 3                     | X                                           |  |  |  |
| USB (see Note 1) PCIe (see Note 1) SATA (see Note 1) Camera Display Audio SDMMC Gigabit Ethernet | 3.0 PHY           | Up t                  | o 3x                                        |  |  |  |
| PCIe (see Note 1)                                                                                |                   | 1x4 + 1x1             | Up to 1x4 + 1x1 or<br>2x1 +1x2              |  |  |  |
| SATA (see Note 1)                                                                                |                   | Yes                   | Yes (with DEV_SLP)                          |  |  |  |
| Camora                                                                                           | CSI               | CSI (6 x2             | or 3 x4)                                    |  |  |  |
|                                                                                                  | MCLK              | 2x                    | 4x                                          |  |  |  |
|                                                                                                  | eDP/DP/HDMI™      | 2x (HDMI on DP1 only) | 2x (Symmetrical -<br>eDP/DP/HDMI on either) |  |  |  |
|                                                                                                  | DP_AUX/DDC        | 2x                    |                                             |  |  |  |
| Display                                                                                          | DSI               | 2 x4                  | 2 x4 (with split link)                      |  |  |  |
|                                                                                                  | Tearing effect    | Supp                  | orted                                       |  |  |  |
|                                                                                                  | Backlight PWM     | 1x                    | 2x                                          |  |  |  |
|                                                                                                  | GYNSC_HSYNC/VSYNC | Not available         | Supported                                   |  |  |  |
|                                                                                                  | I2S               | 4                     | X                                           |  |  |  |
| Audio                                                                                            | MCLK              | Supp                  | orted                                       |  |  |  |
| Audio                                                                                            | Digital Mic       | Not available         | Supported                                   |  |  |  |
|                                                                                                  | Digital speaker   | Not available         | Supported                                   |  |  |  |
| SDMMC                                                                                            |                   | SD card + SDIO        | SD card or SDIO                             |  |  |  |
| Gigabit Ethernet                                                                                 |                   | Supp                  | orted                                       |  |  |  |
| I2C (see Note 2)                                                                                 |                   | 6x                    | 8x                                          |  |  |  |

| Interface | Sub-Category | Jetson TX1 Jetson TX2 |                       |  |  |  |  |
|-----------|--------------|-----------------------|-----------------------|--|--|--|--|
| UART      |              | 3x (4-pin)            | 4x (4-pin, 1x (2-pin) |  |  |  |  |
| SPI       |              | 3x                    |                       |  |  |  |  |
| CAN       |              | Not available 2x      |                       |  |  |  |  |
| Fan       |              | PWM and Tach          |                       |  |  |  |  |

#### Notes:

- 1. See the USB 3.0, PCIe and SATA interface mapping comparison tables for details on lane sharing.
- Including DP\_AUX/DDC and CAM\_I2C.

Table 2 (included in the OEM product design guides for both Jetson TX1 and Jetson TX2), shows the main module connector pinout with pin and interface differences highlighted.

Table 2. Module Connector (8x50) Pinout Matrix

|    | Α                       | В                       | С            | D                      | Е              | F                   | G                    | Н                      |
|----|-------------------------|-------------------------|--------------|------------------------|----------------|---------------------|----------------------|------------------------|
| 1  | VDD_IN                  | VDD_IN                  | VDD_IN       | RSVD                   | FORCE_RECOV#   | AUDIO_MCLK          | I2SO_SDIN            | I2SO_LRCLK             |
| 2  | VDD_IN                  | VDD_IN                  | VDD_IN       | RSVD                   | SLEEP#         | GPIO19_AUD_RST      | I2SO_CLK             | I2S0_SDOUT             |
| 3  | GND                     | GND                     | GND          | RSVD                   | SPI0_CLK       | SPI0_CS0#           | GND                  | GPIO20_AUD_INT         |
| 4  | GND                     | GND                     | GND          | RSVD                   | SPI0_MISO      | SPI0_MOSI           | DSPK_OUT_CLK         | DSPK_OUT_DAT           |
| 5  | RSVD                    | RSVD                    | RSVD         | UART7_RX               | I2S3_SDIN      | I2S3_LRCLK          | I2S2_CLK             | I2S2_LRCLK             |
| 6  | I2C_PM_CLK              | I2C_PM_DAT              | I2C_CAM_CLK  | I2C_CAM_DAT            | I2S3_CLK       | I2S3_SDOUT          | I2S2_SDIN            | I2S2_SDOUT             |
| 7  | CHARGING#               | CARRIER_STBY#           | BATLOW#      | GPIO5_CAM_<br>FLASH_EN | CAM2_MCLK      | GPIO1_CAM1_<br>PWR# | GPIO4_CAM_<br>STROBE | GPIO3_CAM1_<br>RST#    |
| 8  | GPIO14_AP_WAKE<br>_MDM  | VIN_PWR_BAD#            | BATT_OC      | UART7_TX               | CAM_VSYNC      | CAM1_MCLK           | GPIO0_CAM0_<br>PWR#  | GPIO2_CAM0_<br>RST#    |
| 9  | GPIO15_AP2MDM_<br>READY | GPIO17_MDM2AP_<br>READY | WDT_TIME_OUT | UART1_TX               | UART1_RTS#     | CAM0_MCLK           | UART3_CTS#           | UART3_RX               |
| 10 | GPIO16_MDM_<br>WAKE_AP  | GPIO18_MDM_<br>COLDBOOT | I2C_GP2_DAT  | UART1_RX               | UART1_CTS#     | GND                 | UART3_RTS#           | UART3_TX               |
| 11 | JTAG_GP1                | JTAG_TCK                | I2C_GP2_CLK  | RSVD                   | RSVD           | RSVD                | UARTO_RTS#           | UARTO_CTS#             |
| 12 | JTAG_TMS                | JTAG_TDI                | I2C_GP3_CLK  | RSVD                   | RSVD           | RSVD                | UARTO_RX             | UARTO_TX               |
| 13 | JTAG_TDO                | JTAG_GP0                | I2C_GP3_DAT  | I2S1_LRCLK             | SPI1_CS1#      | SPI1_MOSI           | SPI1_CLK             | GPIO8_ALS_PROX_<br>INT |
| 14 | JTAG_RTCK               | GND                     | I2S1_SDIN    | I2S1_SDOUT             | SPI1_CS0#      | SPI1_MISO           | GPIO9_MOTION_IN<br>T | SPI2_CLK               |
| 15 | UART2_CTS#              | UART2_RX                | I2S1_CLK     | I2C_GP0_DAT            | I2C_GP0_CLK    | GND                 | SPI2_MOSI            | SPI2_MISO              |
| 16 | UART2_RTS#              | UART2_TX                | FAN_PWM      | AO_DMIC_IN_DAT         | AO_DMIC_IN_CLK | SPI2_CS1#           | SPI2_CS0#            | SDCARD_PWR_EN          |
| 17 | USB0_EN_OC#             | FAN_TACH                | CAN1_STBY    | CAN1_RX                | RSVD           | SDCARD_CD#          | GND                  | SDCARD_D1              |
| 18 | USB1_EN_OC#             | RSVD                    | CAN1_TX      | CAN0_RX                | CAN0_ERR       | SDCARD_D3           | SDCARD_CLK           | SDCARD_D0              |
| 19 | RSVD                    | GPIO11_AP_WAKE<br>_BT   | CAN1_ERR     | CAN0_TX                | GND            | SDCARD_D2           | SDCARD_CMD           | GND                    |
| 20 | I2C_GP1_DAT             | GPIO10_WIFI_<br>WAKE_AP | CAN_WAKE     | GND                    | CSI5_D1-       | SDCARD_WP           | GND                  | CSI4_D1-               |
| 21 | I2C_GP1_CLK             | GPIO12_BT_EN            | GND          | CSI5_CLK-              | CSI5_D1+       | GND                 | CSI4_CLK-            | CSI4_D1+               |
| 22 | GPIO_EXP1_INT           | GPIO13_BT_WAKE<br>_AP   | CSI5_D0-     | CSI5_CLK+              | GND            | CSI4_D0-            | CSI4_CLK+            | GND                    |
| 23 | GPIO_EXPO_INT           | GPIO7_TOUCH_<br>RST     | CSI5_D0+     | GND                    | CSI3_D1-       | CSI4_D0+            | GND                  | CSI2_D1-               |
| 24 | LCD1_BKLT1_PWM          | TOUCH_CLK               | GND          | CSI3_CLK-              | CSI3_D1+       | GND                 | CSI2_CLK-            | CSI2_D1+               |
| 25 | LCD_TE                  | GPIO6_TOUCH_<br>INT     | CSI3_D0-     | CSI3_CLK+              | GND            | CSI2_D0-            | CSI2_CLK+            | GND                    |
| 26 | GSYNC_HSYNC             | LCD_VDD_EN              | CSI3_D0+     | GND                    | CSI1_D1-       | CSI2_D0+            | GND                  | CSI0_D1-               |
| 27 | GSYNC_VSYNC             | LCD0_BKLT_PWM           | GND          | CSI1_CLK-              | CSI1_D1+       | GND                 | CSI0_CLK-            | CSI0_D1+               |
| 28 | GND                     | LCD_BKLT_EN             | CSI1_D0-     | CSI1_CLK+              | GND            | CSI0_D0-            | CSI0_CLK+            | GND                    |
| 29 | SDIO_RST#               | SDIO_CMD                | CSI1_D0+     | GND                    | DSI3_D1+       | CSI0_D0+            | GND                  | DSI2_D1+               |
| 30 | SDIO_D3                 | SDIO_CLK                | GND          | DSI3_CLK+              | DSI3_D1-       | GND                 | DSI2_CLK+            | DSI2_D1-               |

|    | Α              | В             | С            | D            | E             | F             | G           | Н         |
|----|----------------|---------------|--------------|--------------|---------------|---------------|-------------|-----------|
| 31 | SDIO_D2        | GND           | DSI3_D0+     | DSI3_CLK-    | GND           | DSI2_D0+      | DSI2_CLK-   | GND       |
| 32 | SDIO_D1        | SDIO_D0       | DSI3_D0-     | GND          | DSI1_D1+      | DSI2_D0-      | GND         | DSI0_D1+  |
| 33 | DP1_HPD        | HDMI_CEC      | GND          | DSI1_CLK+    | DSI1_D1-      | GND           | DSIO_CLK+   | DSIO_D1-  |
| 34 | DP1_AUX_CH-    | DP0_AUX_CH-   | DSI1_D0+     | DSI1_CLK-    | GND           | DSI0_D0+      | DSIO_CLK-   | GND       |
| 35 | DP1_AUX_CH+    | DP0_AUX_CH+   | DSI1_D0-     | GND          | DP1_TX3-      | DSI0_D0-      | GND         | DP0_TX3-  |
| 36 | USB0_OTG_ID    | DP0_HPD       | GND          | DP1_TX2-     | DP1_TX3+      | GND           | DP0_TX2-    | DP0_TX3+  |
| 37 | GND            | USB0_VBUS_DET | DP1_TX1-     | DP1_TX2+     | GND           | DP0_TX1-      | DP0_TX2+    | GND       |
| 38 | USB1_D+        | GND           | DP1_TX1+     | GND          | DP1_TX0-      | DP0_TX1+      | GND         | DP0_TX0-  |
| 39 | USB1_D-        | USB0_D+       | GND          | PEX_RFU_TX+  | DP1_TX0+      | GND           | PEX_RFU_RX+ | DP0_TX0+  |
| 40 | GND            | USBO_D-       | PEX2_TX+     | PEX_RFU_TX   | GND           | PEX2_RX+      | PEX_RFU_RX- | GND       |
| 41 | PEX2_REFCLK+   | GND           | PEX2_TX-     | GND          | PEX1_TX+      | PEX2_RX-      | GND         | PEX1_RX+  |
| 42 | PEX2_REFCLK -  | USB2_D+       | GND          | USB_SS1_TX+  | PEX1_TX-      | GND           | USB_SS1_RX+ | PEX1_RX-  |
| 43 | GND            | USB2_D-       | USB_SS0_TX+  | USB_SS1_TX-  | GND           | USB_SSO_RX+   | USB_SS1_RX- | GND       |
| 44 | PEX0_REFCLK+   | GND           | USB_SSO_TX-  | GND          | PEX0_TX+      | USB_SSO_RX-   | GND         | PEX0_RX+  |
| 45 | PEX0_REFCLK-   | PEX1_REFCLK+  | GND          | SATA_TX+     | PEX0_TX-      | GND           | SATA_RX+    | PEXO_RX-  |
| 46 | RESET_OUT#     | PEX1_REFCLK-  | PEX2_CLKREQ# | SATA_TX-     | GND           | GBE_LINK1000# | SATA_RX-    | GND       |
| 47 | RESET_IN#      | GND           | PEX1_CLKREQ# | SATA_DEV_SLP | GBE_LINK_ACT# | GBE_MDI1+     | GND         | GBE_MDI3+ |
| 48 | CARRIER_PWR_ON | RSVD          | PEX0_CLKREQ# | PEX_WAKE#    | GBE_MDI0+     | GBE_MDI1-     | GBE_MDI2+   | GBE_MDI3- |
| 49 | CHARGER_PRSNT# | RSVD          | PEX0_RST#    | PEX2_RST#    | GBE_MDI0-     | GND           | GBE_MDI2-   | GND       |
| 50 | VDD_RTC        | POWER_BTN#    | RSVD         | RSVD         | PEX1_RST#     | GBE_LINK100#  | GND         | RSVD      |

| Legend | Ground | Power | Not available (RSVD) on<br>Jetson TX1 | Not available (RSVD) on<br>Jetson TX2 | Reserved |
|--------|--------|-------|---------------------------------------|---------------------------------------|----------|
|--------|--------|-------|---------------------------------------|---------------------------------------|----------|



Note: RSVD (Reserved) pins on the module must be left unconnected.

# INTERFACE DIFFERENCE DETAILS

# USB 3.0, PCI EXPRESS, AND SATA MAPPING

The following tables show the different options for mapping USB 3.0, PCIe, and SATA to the common set of interface pins. Jetson TX2 has an additional PCIe controller and an on-module mux that selects either one of the Tegra X2 PCIe lanes or USB 3.0. Table 5 shows the configurations that can be supported on both modules with a single carrier board.

Table 3. Jetson TX1 USB 3.0, PCIe, and SATA Lane Mapping Configurations

|                  | Jetsor         | n TX1 Pin    | Names   | PEX1      | PEX_RFU  | PEX2       | USB_SS1  | PEX0     | USB_SS0           | na                    | SATA     |
|------------------|----------------|--------------|---------|-----------|----------|------------|----------|----------|-------------------|-----------------------|----------|
|                  | Tegra X1 Lanes |              | Lane 0  | Lane 1    | Lane 2   | Lane 3     | Lane 4   | Lane 5   | Lane 6            | SATA                  |          |
|                  | Avail. I       | Fs on Jet    | son TX1 |           |          |            |          |          |                   |                       |          |
| Configs          | USB<br>3.0     | PCle         | SATA    |           |          |            |          |          |                   |                       |          |
| 1(CB<br>Default) | 1              | 1x1 +<br>1x4 | 1       | PCle#1_0  | PCIe#0_3 | PCIe#0_2   | PCIe#0_1 | PCIe#0_0 | USB_SS#1          | USB_SS#0<br>On-Jetson | SATA     |
| 2                | 2              | 1x1 +<br>1x4 | 0       | PCIe#1_0  | PCIe#0_3 | PCIe#0_2   | PCIe#0_1 | PCIe#0_0 | USB_SS#1          | TX1                   | USB_SS#3 |
| 3                | 2              | 1x4          | 1       | USB_SS#2  | PCIe#0_3 | PCIe#0_2   | PCIe#0_1 | PCIe#0_0 | USB_SS#1          | For<br>Gigabit        | SATA     |
| 4                | 2              | 2x1          | 1       | PCIe#1_0  |          |            | USB_SS#2 | PCIe#0_0 | USB_SS#1          | Ethernet              | SATA     |
| 5                | 3              | 2x1          | 0       | PCIe#1_0  |          |            | USB_SS#2 | PCIe#0_0 | USB_SS#1          |                       | USB_SS#3 |
| Default          | Usage o        | n Carrier    | Board   | M.2 Conn. |          | X4 PCIe Co | nnector  |          | USB 3.0<br>Type A | Ethernet              | SATA     |

Table 4. Jetson TX2 USB 3.0, PCIe, and SATA Lane Mapping Configurations

|                                     | Jetso                | n TX2 Pir    | Names    | PEX1                                | PEX_RFU     | PEX2     | USB_SS1  | PEX0              | USB_SS0  | SATA   |
|-------------------------------------|----------------------|--------------|----------|-------------------------------------|-------------|----------|----------|-------------------|----------|--------|
|                                     | Te                   | egra X2 La   | anes     | Lane 0                              | Lane 1      | Lane 3   | Lane 2   | Lane 4            |          | Lane 5 |
|                                     | Avail.               | IFs on Je    | tson TX2 |                                     |             |          |          |                   |          |        |
| Configs                             | USB PCIe SATA<br>3.0 |              |          |                                     |             |          |          |                   |          |        |
| 1                                   | 0 1x1 + 1<br>1x4     |              | PCIe#2_0 | PCIe#0_3                            | PCIe#0_2    | PCIe#0_1 | PCIe#0_0 |                   | SATA     |        |
| 2 (CB<br>Default)                   | 1 1x4 1              |              |          | PCIe#0_3                            | PCIe#0_2    | PCIe#0_1 | PCIe#0_0 | USB_SS#0          | SATA     |        |
| 3                                   | 2                    | 3x1          | 1        | PCIe#2_0                            | USB_SS#1    | PCle#1_0 | USB_SS#2 | PCIe#0_0          |          | SATA   |
| 4                                   | 3                    | 2x1          | 1        |                                     | USB_SS#1    | PCIe#1_0 | USB_SS#2 | PCIe#0_0          | USB_SS#0 | SATA   |
| 5                                   | 1                    | 2x1 +<br>1x2 | 1        | PCIe#2_0                            | USB_SS#1    | PCIe#1_0 | PCIe#0_1 | PCIe#0_0          |          | SATA   |
| 6                                   | 2 1x1 + 1<br>1x2     |              |          | USB_SS#1 PCIe#1_0 PCIe#0_1 PCIe#0_0 |             | PCIe#0_0 | USB_SS#0 | SATA              |          |        |
| Default Usage on CB (carrier board) |                      |              |          | Unused                              | X4 PCIe Coi | nnector  |          | USB 3.0<br>Type A | SATA     |        |



Note: PCIe Controller #2 can be brought to the PEX1 pins, or USB 3.0 Controller #1 can be brought to the USB\_SSO pins on Jetson Tx2 depending on the setting of the multiplexer on the module. The selection is controlled by QSPI\_IO2 configured as a GPIO.

Table 5. Jetson TX1 and Jetson TX2 Compatible USB 3.0, PCIe, and SATA Lane Mapping Configurations

|           | Module Pin Names              |              |      | PEX1    | PEX_RFU    | PEX2      | USB_SS1    | PEX0      | USB_SS0    | SATA |
|-----------|-------------------------------|--------------|------|---------|------------|-----------|------------|-----------|------------|------|
|           | Avail. Outputs from<br>Module |              |      |         |            |           |            |           |            |      |
| Configs   | USB<br>3.0                    | PCle         | SATA |         |            |           |            |           |            |      |
| Α         | 0                             | 1x1 +<br>1x4 | 1    | PCle x1 | PCle x4 L3 | PClex4 L2 | PClex4 L1  | PClex4 L0 |            | SATA |
| В         | 1                             | 1x4          | 1    |         | PCle x4 L3 | PClex4 L2 | PClex4 L1  | PCIex4 L0 | USB_SS (1) | SATA |
| С         | 1                             | 2x1          | 1    | PCle x1 |            |           | USB_SS (2) | PCIex4 L0 |            | SATA |
| D         | 2                             | 1x1          | 1    |         |            |           | USB_SS (2) | PCIex4 L0 | USB_SS (1) | SATA |
| Default U | Usage on Carrier Board        |              |      | Unused  |            | X4 PCIe C | onnector   |           | USB SS     | SATA |

#### **PCI EXPRESS**

There are a number of differences between the two modules for PCIe support. Jetson TX1 has two PCIe controllers and can support 1 x1 lane + up to 1 x4 lane configuration. Jetson TX2 has three controllers and can support the same options as Jetson TX1, but can also support up to 2 x1 + 1 x2 configuration. Jetson TX2 has a multiplexer on the module that selects whether the Tegra X2 lane is directed to PEX1 for PCIe Controller #2 (x1) or to USB\_SS0 for USB 3.0. On Jetson TX1, these are independent. If the carrier board must support both Jetson TX1 and Jetson TX2, the configurations should come from the "Jetson TX1 and Jetson TX2 Module Compatible USB 3.0, PCIe, and SATA Lane Mapping Configurations" table.



Figure 3. Jetson TX1 and Jetson TX2 PCIe Block Diagram

## **SATA**

Support for SATA is the same for Jetson TX1 and Jetson TX2 except that Jetson TX2 can optionally bring out the SATA Device Sleep function as shown in the following. This function is multiplexed with PEX1\_CLKREQ#, so only one or the other can be used in a design.



Figure 4. Jetson TX1 and Jetson TX2 SATA Support

## **DISPLAY**

#### **DSI**

Jetson TX1 and Jetson TX2 both support up to a dual-link DSI configuration which includes two sets of four data lanes, each with a clock lane. The first set uses DSI0 clock and DSI0 and DSI1 data lanes (2+2). The second set uses DSI2 clock and DSI2 and DSI3 data lanes (2+2). Jetson TX2 also supports a split-link configuration where there are 4 sets of 2 data lanes, each with a clock lane.





Figure 5. **DSI** Configuration

#### eDP/DP/HDMI

Both Jetson TX1 and Jetson TX2 can support eDP, DP, and HDMI™ displays. Jetson TX1 limits the support for HDMI to the DP1 pins. The DP1 pins can also support eDP/DP. The DP0 pins can support only support eDP/DP. On Jetson TX2, the DP0 and DP1 pins can be used for any of these interfaces (eDP/DP/HDMI).

### General

Jetson TX1 supports a single PWM for display backlight use (LCD0\_BKLT\_PWM). Jetson TX2 adds support for a second PWM (LCD1\_BKLT\_PWM). In addition, Jetson TX2 supports GSYNC\_HSYNC/VSYNC functionality on the GSYNC\_HSYNC (A26) and GSYNC\_VSYNC (A27) pins.

## **CAMERA**

The same number of CSI data lanes (12 total) and possible cameras (6 x2 or 3 x4) are supported on both Jetson TX1 and Jetson TX2. Jetson TX2 adds the option to bring out two additional MCLKs (master reference clocks). One is available on CAM2 MCLK and the other on GPIO1\_CAM1\_PWR#. In addition, a CAM\_VSYNC function is supported on Jetson TX2 only.

### **SDIO**

Jetson TX1 brings Tegra X1 SDMMC interfaces to both the SDCARD and SDIO pins of the module and uses USB/PCIe as the interface to the on-module Ethernet Controller. Jetson TX2 uses an SDMMC (as EQOS) interface for Ethernet, so does not bring an SDMMC interface to the SDIO pins of the module. Jetson TX2 can support SDIO, but would have to use the SDCARD pins instead.



Figure 6. **SDIO Support** 

## **AUDIO**

Both Jetson TX1 and Jetson TX2 support four I2S interfaces (I2S[3:0]) as well as an Audio MCLK and GPIOs for Reset and Interrupt. Jetson TX2 also supports both a digital microphone interface (AO\_DMIC\_IN\_CLK/DAT) and digital speaker interface (DSPK\_OUT\_CLK/DAT).



**Audio Support** Figure 7.

# CONTROLLED AREA NETWORK FOR JETSON TX2 **ONLY**

Jetson TX2 supports two controlled area network (CAN) interfaces. Jetson TX1 does not support this interface.



Figure 8. Jetson TX2 CAN Interface Support

## I2C

Jetson TX2 has two additional I2C interfaces available at the module pins. These are I2C\_GP[3:2].



Figure 9. **I2C** Interface Support

#### **UART**

In addition to bringing UART[2:0] out on the module pins, Jetson TX2 also provides an option to bring out UART3. This is multiplexed with the on-module WLAN/BT, so if this is being used, UART3 will not be available. A 2-pin UART (UART7) is also available on RSVD Pin D8 and Pin D5 on Jetson TX2.



Figure 10. UART Support

## **DEBUG**

Jetson TX1 and Jetson TX2 both support JTAG and assign UART0 for the debug UART. Jetson TX2 adds another UART (UART7\_TX/RX) on the reserved pins D8/D5. Jetson TX1 and Jetson TX2 differ in the way the JTAG\_GP[1:0] pins are used.

- ▶ For Jetson TX1, JTAG GP0 is left unconnected (pull-down on module) for normal operation or when using JTAG for debug purposes. The pin is pulled high to support Boundary Scan test mode. The TRST\_N pin on the JTAG connector is left unconnected. JTAG\_GP1 is not used and left unconnected.
- ▶ For Jetson TX2, JTAG\_GP0 can be connected to the JTAG connector TRST\_N pin and a pull-up should be provided as shown in Figure 10. JTAG GP1 is left unconnected (pull-down on module) for normal/debug modes, or pulled to 1.8V to support Boundary Scan test mode.



Figure 11. **Debug Support Differences** 

### **STRAPPING**

The actual strapping on the modules cannot be altered, but some of the strapping involves module pins. These pins must be handled carefully so that the strapping selections are not affected. The strapping bits are set at power-on when the Tegra X1 or Tegra X2 reset is released. Check the Jetson TX1 and Jetson TX2 OEM product design guides ("Strapping" section) for details on how the pins involved in strapping should be handled. The following figure shows the affected module pins.



Figure 12. Strapping Pins on the Modules

#### **MISCELLANEOUS**

## SPI1\_CS1#

Pin E13 (SPI1\_CS1#) on the main module connector, is supported on Jetson TX1 only. Jetson TX2 does not route a signal to that pin. On Jetson TX2, the pin is reserved. SPI1\_CS1# is routed to Pin 26 on the expansion header (J21). When Jetson TX2 is used, Pin 26 will not connect to a signal on Tegra X2.

## WDT\_TIME\_OUT#

Jetson TX2 supports a Watch-dog Timer Time-out function on the WDT\_TIME\_OUT# pin. This was not supported on Jetson TX1.

## **BATT\_OC Pin Functionality**

Jetson TX2 supports BATT\_OC functionality on Pin C8 of the module, although the schematic symbol shows Pin C8 as RSVD. This pin is connected to the output of the onmodule power monitor for the VDD\_IN, CPU and DDR power rails. This pin is reserved on Jetson TX1.

#### Auto-Power-On

Jetson TX2 includes Auto-Power-On circuitry. This allows the platform to power on when the main power supply is connected to the carrier board without pressing the power button. This circuit is enabled by tying the CHARGER\_PRSNT# pin to GND. On the Developer Kit carrier board (P2597) this can be done by installing the  $0\Omega$  R313 near the charger control header (J27).

Jetson TX1 does not include this circuitry. To support Auto-Power-On with Jetson TX1, see the "Optional Auto-Power-On Support" section in the Jetson TX1 OEM Product Design Guide. One of the options shown can be implemented on a custom carrier board.

#### Notice

The information provided in this specification is believed to be accurate and reliable as of the date provided. However, NVIDIA Corporation ("NVIDIA") does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information. NVIDIA shall have no liability for the consequences or use of such information or for any infringement of patents or other rights of third parties that may result from its use. This publication supersedes and replaces all other specifications for the product that may have been previously supplied.

NVIDIA reserves the right to make corrections, modifications, enhancements, improvements, and other changes to this specification, at any time and/or to discontinue any product or service without notice. Customer should obtain the latest relevant specification before placing orders and should verify that such information is current and complete.

NVIDIA products are sold subject to the NVIDIA standard terms and conditions of sale supplied at the time of order acknowledgement, unless otherwise agreed in an individual sales agreement signed by authorized representatives of NVIDIA and customer. NVIDIA hereby expressly objects to applying any customer general terms and conditions with regard to the purchase of the NVIDIA product referenced in this specification.

NVIDIA products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of the NVIDIA product can reasonably be expected to result in personal injury, death or property or environmental damage. NVIDIA accepts no liability for inclusion and/or use of NVIDIA products in such equipment or applications and therefore such inclusion and/or use is at customer's own risk.

NVIDIA makes no representation or warranty that products based on these specifications will be suitable for any specified use without further testing or modification. Testing of all parameters of each product is not necessarily performed by NVIDIA. It is customer's sole responsibility to ensure the product is suitable and fit for the application planned by customer and to do the necessary testing for the application in order to avoid a default of the application or the product. Weaknesses in customer's product designs may affect the quality and reliability of the NVIDIA product and may result in additional or different conditions and/or requirements beyond those contained in this specification. NVIDIA does not accept any liability related to any default, damage, costs or problem which may be based on or attributable to: (i) the use of the NVIDIA product in any manner that is contrary to this specification, or (ii) customer product designs.

No license, either expressed or implied, is granted under any NVIDIA patent right, copyright, or other NVIDIA intellectual property right under this specification. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from NVIDIA under the patents or other intellectual property rights of NVIDIA. Reproduction of information in this specification is permissible only if reproduction is approved by NVIDIA in writing, is reproduced without alteration, and is accompanied by all associated conditions, limitations, and notices.

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE. Notwithstanding any damages that customer might incur for any reason whatsoever, NVIDIA's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the NVIDIA terms and conditions of sale for the product.

#### VESA DisplayPort

DisplayPort and DisplayPort Compliance Logo, DisplayPort Compliance Logo for Dual-mode Sources, and DisplayPort Compliance Logo for Active Cables are trademarks owned by the Video Electronics Standards Association in the United States and other countries.

#### HDMI

HDMI, the HDMI logo, and High-Definition Multimedia Interface are trademarks or registered trademarks of HDMI Licensing LLC.

#### AR/

ARM, AMBA and ARM Powered are registered trademarks of ARM Limited. Cortex, MPCore and Mali are trademarks of ARM Limited. All other brands or product names are the property of their respective holders. "ARM" is used to represent ARM Holdings plc; its operating company ARM Limited; and the regional subsidiaries ARM Inc.; ARM KK; ARM Korea Limited.; ARM Taiwan Limited; ARM France SAS; ARM Consulting (Shanghai) Co. Ltd.; ARM Germany GmbH; ARM Embedded Technologies Pvt. Ltd.; ARM Norway, AS and ARM Sweden AB.

#### **Trademarks**

NVIDIA, the NVIDIA logo, Jetson, and Tegra are trademarks and/or registered trademarks of NVIDIA Corporation in the U.S. and other countries. Other company and product names may be trademarks of the respective companies with which they are associated.

#### Copyright

© 2017 NVIDIA Corporation. All rights reserved.

