

# Dual-Port Synchronous SRAM 8192 Words X 8 Bits, Mux 16 Instance TSMC CLN90G 90nm Process

#### Overview

The dual-port synchronous SRAM is optimized for speed and density. The memory is designed to take full advantage of TSMC's 90nm CLN90G CMOS process.

The storage array is composed of eight-transistor bit cells with fully static circuitry. The SRAM operates at a voltage of 0.9V to 1.1V and a junction temperature range of -40°C to 125°C.

#### **Instance Settings**

| Parameter               | Setting     |  |  |
|-------------------------|-------------|--|--|
| Instance Name           | SRAM_DP_ADV |  |  |
| Process                 | CLN90G      |  |  |
| Words                   | 8192        |  |  |
| Bits                    | 8           |  |  |
| Mux                     | 16          |  |  |
| Write Mask              | off         |  |  |
| Extra Margin Adjustment | on          |  |  |
| Redundancy              | off         |  |  |
| Soft Error Repair       | none        |  |  |
| BIST Muxes              | off         |  |  |
| Output Drive            | 6           |  |  |
| Power Routing Type      | rings       |  |  |
| Ring Width              | 2µm         |  |  |
| Horizontal Ring Layer   | MET3        |  |  |
| Vertical Ring Layer     | MET4        |  |  |
| Top Metal               | MET5-9      |  |  |
| Frequency               | 1.0 MHz     |  |  |

#### Description

The dual-port synchronous RAM is a fully static memory with write enable (WENA, WENB), chip enable (CENA, CENB), address (AA, AB), data in (DA, DB) and data out (QA, QB) pins. The RAM is self-timed and consumes the minimum amount of power for read or write operations.

All synchronous inputs are latched on the rising-edge of the clock signal. When CENA is low and WENA is high the memory will read. When CENA and WENA are both low the word on the DA will be written to the memory and it will appear at the outputs (write-through).

When CENA is high the memory is deselected and forced into a low-power standby mode. Stored data is fully retained but memory access is disabled for data read or data write, the existing data outputs continue to drive their previous values.

The Extra Margin Adjustment allows you to adjust the width of the self timing pulse.

Refer to the users manual for a more detailed description of memory operation.



# **Physical Dimensions** (units = $\mu$ m)

| Parameter        | Size  |
|------------------|-------|
| Core Width       | 404.8 |
| Core Height      | 564.6 |
| Footprint Width  | 422.6 |
| Footprint Height | 582.3 |

The footprint area includes the core area and user defined power routing and pin spacing.

### **Symbol**



### **Pin Description**

| 2000p                |                                                      |
|----------------------|------------------------------------------------------|
| Pin                  | Description                                          |
| AA[12:0], AB[12:0]   | Port A & B Addresses (AA[0],AB[0] = LSB)             |
| DA[7:0], DB[7:0]     | Port A & B Data Inputs (DA[0],DB[0] = LSB)           |
| CLKA, CLKB           | Port A & B Clocks                                    |
| CENA, CENB           | Port A & B Chip Enables                              |
| WENA,WENB            | Port A & B Write Enables (Active low)                |
| QA[7:0], QB[7:0]     | Port A & B Data Outputs (QA[0],QB[0] = LSB)          |
| EMAA[2:0], EMAB[2:0] | Port A & B Margin Adjustment (EMAA[0],EMAB[0] = LSB) |



# **Read Cycle Timing** $t_{cyc}$ $t_{cyc}$ tckl tckl CLKA **CLKB** CENA **CENB** WENA WENB AA[j]AB[j] QA[i] Q1 QB[i]











### **Timing** (units = ns)

The timing tables show values measured from the output threshold to the input threshold. The input pins are driven by standard slews. The slews and thresholds vary depending upon the process corner.

The timing tables values are applicable to both A and B ports of the memory even though only the A side is shown.

| Pin                             | Symbol            | Fast Process<br>1.1V, -40°C |       | Fast Process<br>1.1V, 125°C |       | Typical Process<br>1.0V, 25°C |       | Slow Process<br>0.9V, 125°C |       |
|---------------------------------|-------------------|-----------------------------|-------|-----------------------------|-------|-------------------------------|-------|-----------------------------|-------|
|                                 |                   | Min                         | Max   | Min                         | Max   | Min                           | Max   | Min                         | Max   |
| Cycle time                      | t <sub>cyc0</sub> | 0.872                       |       | 1.126                       |       | 1.337                         |       | 2.250                       |       |
| Access time <sup>1,2</sup>      | t <sub>a0</sub>   | 0.697                       |       | 0.854                       |       |                               | 1.262 |                             | 2.145 |
| Address setup                   | t <sub>as</sub>   | 0.256                       |       | 0.325                       |       | 0.410                         |       | 0.677                       |       |
| Address hold                    | t <sub>ah</sub>   | 0.000                       |       | 0.000                       |       | 0.001                         |       | 0.004                       |       |
| Data setup                      | t <sub>ds</sub>   | 0.136                       |       | 0.168                       |       | 0.195                         |       | 0.333                       |       |
| Data hold                       | t <sub>dh</sub>   | 0.000                       |       | 0.000                       |       | 0.000                         |       | 0.000                       |       |
| Chip enable setup               | t <sub>cs</sub>   | 0.250                       |       | 0.315                       |       | 0.379                         |       | 0.632                       |       |
| Chip enable hold                | t <sub>ch</sub>   | 0.000                       |       | 0.000                       |       | 0.000                         |       | 0.000                       |       |
| Write enable setup              | t <sub>ws</sub>   | 0.224                       |       | 0.294                       |       | 0.326                         |       | 0.519                       |       |
| Write enable hold               | t <sub>wh</sub>   | 0.000                       |       | 0.000                       |       | 0.000                         |       | 0.000                       |       |
| Clock high                      | t <sub>ckh</sub>  | 0.057                       |       | 0.068                       |       | 0.090                         |       | 0.138                       |       |
| Clock low                       | t <sub>ckl</sub>  | 0.257                       |       | 0.326                       |       | 0.399                         |       | 0.650                       |       |
| Clock rise slew                 | t <sub>ckr</sub>  |                             | 1.000 |                             | 1.000 |                               | 1.000 |                             | 1.000 |
| Output load factor <sup>3</sup> | K <sub>load</sub> |                             | 0.434 |                             | 0.542 |                               | 0.727 |                             | 1.000 |



Output delays and a load dependency (Kload) which is used to calculate: TotalDelay = FixedDelay + (Kload x Cload).

Access time is defined as the longest possible delay to valid output for the typical and slow corners, and the shortest possible delay for the fast corners.

The output load factor units are ns/pF.

# **Cycle and Access Timing for Different Values of Extra Margin Adjustment** (units = ns)

| Pin                | Symbol            |       |     | Fast Process Fast Process 1.1V, -40°C 1.1V, 125°C |          | Typical Process<br>1.0V, 25°C |       | Slow Process<br>0.9V, 125°C |       |
|--------------------|-------------------|-------|-----|---------------------------------------------------|----------|-------------------------------|-------|-----------------------------|-------|
|                    |                   | Min   | Max | Min                                               | Max      | Min                           | Max   | Min                         | Max   |
| Cycle time EMAA=0  | t <sub>cyc0</sub> | 0.872 |     | 1.126                                             |          | 1.337                         |       | 2.250                       |       |
| Cycle time EMAA=1  | t <sub>cyc1</sub> | 0.970 |     | 1.249                                             |          | 1.502                         |       | 2.525                       |       |
| Cycle time EMAA=2  | t <sub>cyc2</sub> | 1.155 |     | 1.494                                             |          | 1.795                         |       | 3.046                       |       |
| Cycle time EMAA=3  | t <sub>cyc3</sub> | 1.245 |     | 1.609                                             |          | 1.942                         |       | 3.315                       |       |
| Cycle time EMAA=4  | t <sub>cyc4</sub> | **    |     | **                                                |          | **                            |       | **                          |       |
| Cycle time EMAA=5  | t <sub>cyc5</sub> | **    |     | **                                                |          | **                            |       | **                          |       |
| Cycle time EMAA=6  | t <sub>cyc6</sub> | **    |     | **                                                |          | **                            |       | **                          |       |
| Cycle time EMAA=7  | t <sub>cyc7</sub> | **    |     | **                                                |          | **                            |       | **                          |       |
| Access time EMAA=0 | t <sub>a0</sub>   | 0.697 |     | 0.854                                             |          |                               | 1.262 |                             | 2.145 |
| Access time EMAA=1 | t <sub>a1</sub>   | 0.795 |     | 0.977                                             |          |                               | 1.427 |                             | 2.421 |
| Access time EMAA=2 | t <sub>a2</sub>   | 0.980 |     | 1.222                                             |          |                               | 1.720 |                             | 2.942 |
| Access time EMAA=3 | t <sub>a3</sub>   | 1.070 |     | 1.337                                             |          |                               | 1.867 |                             | 3.210 |
| Access time EMAA=4 | t <sub>a4</sub>   | **    |     | **                                                |          |                               | **    |                             | **    |
| Access time EMAA=5 | t <sub>a5</sub>   | **    |     | **                                                |          |                               | **    |                             | **    |
| Access time EMAA=6 | t <sub>a6</sub>   | **    |     | **                                                | <u>'</u> |                               | **    |                             | **    |
| Access time EMAA=7 | t <sub>a7</sub>   | **    |     | **                                                |          |                               | **    |                             | **    |
| EMAA setup         | t <sub>emas</sub> | 0.872 |     | 1.126                                             |          | 1.337                         |       | 2.250                       |       |
| EMAA hold          | t <sub>emah</sub> | 0.872 |     | 1.126                                             |          | 1.337                         |       | 2.250                       |       |

<sup>\*\*</sup>Illegal setting of EMAA for this corner.

# **Pin Capacitance** (units = fF)

| Pin       | Fast Process<br>1.1V, -40°C | Fast Process<br>1.1V, 125°C | Typical Process<br>1.0V, 25°C | Slow Process<br>0.9V, 125°C |
|-----------|-----------------------------|-----------------------------|-------------------------------|-----------------------------|
| AA,AB     | 59.860                      | 59.450                      | 59.510                        | 57.000                      |
| DA,DB     | 25.450                      | 25.240                      | 25.090                        | 23.770                      |
| CLKA,CLKB | 115.600                     | 113.400                     | 111.300                       | 109.100                     |
| CENA,CENB | 42.480                      | 41.840                      | 42.820                        | 41.600                      |
| WENA,WENB | 48.400                      | 47.750                      | 48.680                        | 47.190                      |
| EMAA,EMAB | 39.220                      | 38.650                      | 39.450                        | 38.210                      |



### **Power** (current units = mA)

| Pin                                    | Fast Process<br>1.1V, -40°C | Fast Process<br>1.1V, 125°C | Typical Process<br>1.0V, 25°C | Slow Process<br>0.9V, 125°C |
|----------------------------------------|-----------------------------|-----------------------------|-------------------------------|-----------------------------|
| AC Current (EMAA=0) <sup>1,4</sup>     | 9.69E-3                     | 3.64E-2                     | 8.49E-3                       | 8.24E-3                     |
| AC Current (EMAA=1) <sup>1,4</sup>     | 9.69E-3                     | 3.64E-2                     | 8.49E-3                       | 8.24E-3                     |
| AC Current (EMAA=2) <sup>1,4</sup>     | 9.70E-3                     | 3.64E-2                     | 8.49E-3                       | 8.24E-3                     |
| AC Current (EMAA=3) <sup>1,4</sup>     | 9.69E-3                     | 3.65E-2                     | 8.49E-3                       | 8.24E-3                     |
| AC Current (EMAA=4) <sup>1,4</sup>     | 9.70E-3                     | 3.65E-2                     | 8.49E-3                       | 8.24E-3                     |
| AC Current (EMAA=5) <sup>1,4</sup>     | 9.70E-3                     | 3.65E-2                     | 8.48E-3                       | 8.25E-3                     |
| AC Current (EMAA=6) <sup>1,4</sup>     | 9.70E-3                     | 3.65E-2                     | 8.48E-3                       | 8.25E-3                     |
| AC Current (EMAA=7) <sup>1,4</sup>     | 9.70E-3                     | 3.65E-2                     | 8.49E-3                       | 8.25E-3                     |
| Read AC Current (EMAA=0) <sup>4</sup>  | 9.47E-3                     | 3.62E-2                     | 8.29E-3                       | 8.06E-3                     |
| Read AC Current (EMAA=1) <sup>4</sup>  | 9.47E-3                     | 3.63E-2                     | 8.29E-3                       | 8.06E-3                     |
| Read AC Current (EMAA=2)4              | 9.48E-3                     | 3.63E-2                     | 8.29E-3                       | 8.06E-3                     |
| Read AC Current (EMAA=3)4              | 9.47E-3                     | 3.63E-2                     | 8.29E-3                       | 8.06E-3                     |
| Read AC Current (EMAA=4) <sup>4</sup>  | 9.48E-3                     | 3.63E-2                     | 8.28E-3                       | 8.06E-3                     |
| Read AC Current (EMAA=5) <sup>4</sup>  | 9.48E-3                     | 3.63E-2                     | 8.28E-3                       | 8.07E-3                     |
| Read AC Current (EMAA=6) <sup>4</sup>  | 9.48E-3                     | 3.63E-2                     | 8.28E-3                       | 8.08E-3                     |
| Read AC Current (EMAA=7) <sup>4</sup>  | 9.48E-3                     | 3.63E-2                     | 8.29E-3                       | 8.07E-3                     |
| Write AC Current (EMAA=0) <sup>4</sup> | 9.91E-3                     | 3.66E-2                     | 8.69E-3                       | 8.41E-3                     |
| Write AC Current (EMAA=1) <sup>4</sup> | 9.91E-3                     | 3.66E-2                     | 8.69E-3                       | 8.42E-3                     |
| Write AC Current (EMAA=2)4             | 9.92E-3                     | 3.66E-2                     | 8.69E-3                       | 8.42E-3                     |
| Write AC Current (EMAA=3)4             | 9.91E-3                     | 3.66E-2                     | 8.69E-3                       | 8.42E-3                     |
| Write AC Current (EMAA=4) <sup>4</sup> | 9.92E-3                     | 3.67E-2                     | 8.69E-3                       | 8.42E-3                     |
| Write AC Current (EMAA=5)4             | 9.92E-3                     | 3.67E-2                     | 8.68E-3                       | 8.43E-3                     |
| Write AC Current (EMAA=6)4             | 9.92E-3                     | 3.67E-2                     | 8.68E-3                       | 8.43E-3                     |
| Write AC Current (EMAA=7) <sup>4</sup> | 9.92E-3                     | 3.67E-2                     | 8.69E-3                       | 8.43E-3                     |
| Peak Current                           | 36.21                       | 31.63                       | 23.17                         | 14.13                       |
| Deselected Current <sup>2,4</sup>      | 3.79E-3                     | 1.85E-3                     | 3.38E-3                       | 3.03E-3                     |
| Standby Current <sup>3</sup>           | 8.93E-1                     | 20.84                       | 3.99E-1                       | 9.37E-1                     |



<sup>1</sup> Illegal setting of EMAA for this corner.

The AC current value assumes 50% read and write operations, where all addresses and 50% of input and output pins switch at the

user defined frequency of 1.0MHz. It is assumed that EMAA pins do not switch.

The deselected current assumes the memory is deselected, all addresses switch, and 50% of input pins switch at the user defined frequency of 1.0MHz. The logic switching component of deselected power becomes negligibly small if the input pins are held stable by externally controlling these signals with chip select. It is assumed that EMAA pins do not switch.

The standby current value is independent of frequency and assumes all inputs and outputs are stable.

The standby current component is not included in this value.

#### **Clock Noise Limit**

| Cymbal     | Fast Process<br>1.1V, -40°C |         | Fast Process<br>1.1V, 125°C |         | Typical Process<br>1.0V, 25°C |         | Slow Process<br>0.9V, 125°C |         |
|------------|-----------------------------|---------|-----------------------------|---------|-------------------------------|---------|-----------------------------|---------|
| Symbol     | Pulse<br>Width              | Voltage | Pulse<br>Width              | Voltage | Pulse<br>Width                | Voltage | Pulse<br>Width              | Voltage |
| CLKA, CLKB | 10.0ns                      | 0.3V    | 10.0ns                      | 0.2V    | 10.0ns                        | 0.3V    | 10.0ns                      | 0.3V    |

The clock noise limit is the maximum voltage allowed (for the indicated pulse width) that does not cause an unintentional memory cycle or other memory failure.

### **Supply Noise Limit** (units = V)

| Pin    | Fast Process<br>1.1V, -40°C | Fast Process<br>1.1V, 125°C | Typical Process<br>1.0V, 25°C | Slow Process<br>0.9V, 125°C |
|--------|-----------------------------|-----------------------------|-------------------------------|-----------------------------|
| Power  | 0.11                        | 0.11                        | 0.10                          | 0.09                        |
| Ground | 0.11                        | 0.11                        | 0.10                          | 0.09                        |

The power and ground noise limit is the maximum supply voltage transition that is allowed without causing a memory

Artisan Components, Artisan and Process-Perfect are registered trademarks of Artisan Components, Inc. in the United States. Accelerated Retention Test, ArtNuvo, ArtiGrid, Extra Margin Adjustment, and Flex-Repair are trademarks of Artisan Components, Inc. Artisan acknowledges the trademarks of other organizations for their respective products or services mentioned in this document.

Artisan Components reserves the right to make changes to and products or services herein at any time without notice. Artisan Components does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Artisan Components; nor does the purchase, lease or use of a product or service from Artisan Components convey a license under any patent rights, copyrights, trademark rights or any other intellectual property rights of Artisan Components or of third parties.