

## University of Pisa MSc in Computer Engineering **Electronic Systems** 2017/2018

# Matrix Multiplier Report and VHDL implementation

Federico ROSSI

## **Contents**

| 1 | Introdu   | Introduction                   |   |  |  |  |
|---|-----------|--------------------------------|---|--|--|--|
|   | 1.1 Sta   | ate-of-art digital multipliers | 2 |  |  |  |
|   |           | atrix multiplication algorithm |   |  |  |  |
|   |           | nite arithmetic sizing         |   |  |  |  |
| 2 |           |                                | 4 |  |  |  |
|   | 2.1 Hi    | igh-level architecture         | 4 |  |  |  |
|   |           | t matrix type                  |   |  |  |  |
|   |           | atrix Register                 |   |  |  |  |
|   |           | atrix Multiplier               |   |  |  |  |
| 3 | Test Plan |                                |   |  |  |  |
|   | 3.1 Te    | est-bench implementation       | 6 |  |  |  |
| 4 | Synthe    |                                | 8 |  |  |  |
|   | 4.1 St    | ep 1: RTL Design               | 8 |  |  |  |
|   |           | ep 2: Synthesis                |   |  |  |  |
|   |           | ep 3: Implementation           |   |  |  |  |
| 5 | Conclu    | usions 12                      | 2 |  |  |  |

#### 1 Introduction

#### 1.1 State-of-art digital multipliers

**Shift and add** This is the most common multiplication algorithm (i.e. the one we do by hand). Given two base  $\beta$  numbers X, C on n digits and a same base number Y on m digits, we want to compute P = X \* Y + C. Thus the iterative algorithm:

$$\begin{cases} P_0 = C \\ P_{i+1} = y_i * \beta^i * X + P_i \end{cases}$$

The generic iteration  $P_i$  is called *partial product*. At the end, the iteration term  $P_m$  will be exactly P. This algorithm is quite complex to implement with a sequential network.

**Booth algorithm** The idea here is focusing on 0 bit chains in multiplicand (also chains of 1 are meaningful, since they can be obtained by subtracting two numbers with chains of 0. Example: Instead of multiplying by (01111)<sub>2</sub> one can readily multiply by (10000 – 00001)<sub>2</sub>, thus implying two simple shifts).

Suppose to multiply  $m = m_{x-1}m_{x-2}...m_1m_0$  and  $r = r_{y-1}r_{y-2}...r_1r_0$  (m\*r). Before starting, we have to define values for A (value to add), S (value to subtract) and initial value for product P (all of them will have size x + y + 1)

- Most significant bits of A are set to m, remaining y + 1 to 0;
- Most significant bits of B are set to -m in 2's complement, remaining as before.
- Most significant x bits of P to 0 chained on the right with value of r, others at 0.

Thus the algorithm iterates *y* times this operation: takes 2 LSB from P, computes **Operation** according to their value, then shifts arithmetically P to the right by 1 digit and starts over. At the end, the product is obtained dropping the LSB from P.

| $p_i$ | $p_{i-1}$ | $p_{i-1}-p_i$ | Operation                        |
|-------|-----------|---------------|----------------------------------|
| 0     | 0         | 0             | Nothing. Middle of 0 chain       |
| 1     | 0         | -1            | Beginning of 1 chain. Add S to P |
| 1     | 1         | 0             | Nothing. Middle of 1 chain       |
| 0     | 1         | 1             | End of 1 chain. Add A to P       |

**Wallace tree algorithm** This algorithm is a very hardware-efficient one. Suppose to multiply  $m = m_{x-1}m_{x-2}...m_1m_0$  and  $r = r_{x-1}r_{x-2}...r_1r_0$  (m \* r). It has basically three steps:

1. Multiply each bit of one of the argument, by each bit of the other, producing  $x^2$  results (wires). Eeach result is assigned a weight w, according to digit positions of the two bits:

$$m_a * r_b \Leftrightarrow w = 2^{a+b} \tag{1}$$

(Note that this first multiplication is basically an AND operation);

- 2. Take any group of 3 wires with same weights and sum them with a *Full Adder*, resulting in a wire with same weight plus another wire with the next higher weight. Then take any group of 2 wires with same weights and sum them with a *Half adder*, resulting in wires as before. If there is only one wire left, connect it to next layer of the multiplier;
- 3. Sum all the wires from the last reduction layer into the product *P*;

Comparing this algorithm to the first one, here the multiplier will yield to the result within log(x) reduction layers, being x the number of digits in operands, instead of x w.r.t the first algorithm. Moreover this algorithm can be combined with Booth encoding to perform fewer additions than the basic Wallace algorithm.

#### 1.2 Matrix multiplication algorithm

Given two matrices  $A \in \mathbb{Z}^{n*m}$ ,  $B \in \mathbb{Z}^{m*p}$  the result will be:

$$P \in \mathbb{Z}^{n*p}, P_{ij} = \sum_{k=1}^{m} A_{ik} B_{kj}$$

$$\tag{2}$$

A simple algorithm to compute multiplication is the following:

```
for i in 0 to rowNumberA-1 loop
for j in 0 to columnNumberB-1 loop
for k in 0 to columnNumberA-1 loop

P(i)(j) := P(i)(j) + (A(i)(k) * B(k)(j));

end loop;
end loop;
for k in 0 to columnNumberA-1 loop

P(i)(j) := P(i)(j) + (A(i)(k) * B(k)(j));

end loop;
```

#### 1.3 Finite arithmetic sizing

In order to avoid any finite arithmetic's error in the operation:

1 
$$P(i)(j) := P(i)(j) + (A(i)(k) * B(k)(j));$$

we need to size the cell element of P. We know that the sum of two numbers in 2's complement on n bits can always be displayed on n+1 bits. Moreover we know that product of two numbers in 2's complement on n bits can always be displayed on n+n=2n bits. The latter comes from:

$$-\frac{\beta^{n}}{2} \le a \le \frac{\beta^{n}}{2} - 1, -\frac{\beta^{n}}{2} \le b \le \frac{\beta^{n}}{2} - 1, p = a * b \Rightarrow -\frac{\beta^{2n}}{4} \le c \le \frac{\beta^{2n}}{4}$$
 (3)

So, focusing on our computations, the term  $p_{ij}$  will be the sum of m numbers on 8 bits (being m the number of columns in left matrix). Since m can be represented in 2's complement on l bits:

$$l = \lceil log_2(m) \rceil + 1 = |log_2(m)| + 2 \tag{4}$$

Thus, the maximum value we can obtain from the computation is (this holds both for positive and negative values):

$$p_{ij} \le m * c \le 2^{2n-2} * 2^{\lfloor \log_2(m) \rfloor + 2 - 1} = \frac{2^{2n + \lfloor \log_2(m) \rfloor}}{2}$$
 (5)

This means that the number q of bits representing  $p_{ij}$  without arithmetic's errors will be:

$$q = 8 + \lfloor log_2(m) \rfloor \tag{6}$$

### 2 Implemented architecture

#### 2.1 High-level architecture

A block diagram for the implemented architecture is the following:



Figure 1: Block diagram for the Matrix Multiplier

#### 2.2 Bit matrix type

The BitMatrix type has been defined in a package called Common:

- 1 package Common is
- type BitMatrix is array(natural range<>>,natural range<>) of std\_ulogic\_vector;
- 3 **end** Common;

Note that in order to use this type of syntax, delegating constraining of vector to the modules that use the type (that is - a standard feature from VHDL 2008), Modelsim project has been configured to be compiled with flag -2008.

#### 2.3 Matrix Register

The matrix register is a D-FlipFlop extended to hold a matrix of bytes. The VHDL entity is:

```
1
    entity MatrixRegister is
2
        generic (
3
                RowNumber: positive;
4
                ColNumber: positive;
                 cellBits : positive
5
6
        );
7
        port (
8
            clock : in std_ulogic;
9
            reset : in std_ulogic;
                  : in BitMatrix(0 to RowNumber-1,0 to ColNumber-1)(cellBits downto 0);
10
            dOut : out BitMatrix(0 to RowNumber-1,0 to ColNumber-1)(cellBits downto 0)
11
12
        );
  end MatrixRegister;
13
    2.4 Matrix Multiplier
    This is the core of the entire module. The multiplier is a combinatorial circuit with this entity:
    entity MatrixMultiplier is
1
```

```
2
        generic (
3
                AColNumber: positive;
                BColNumber: positive;
4
                ARowNumber: positive;
5
                BRowNumber : positive
6
7
            );
8
        port (
9
            matrixA : in BitMatrix(0 to ARowNumber-1,0 to AColNumber-1)(3 downto 0);
            matrixB : in BitMatrix(0 to BRowNumber-1,0 to BColNumber-1)(3 downto 0);
10
            matrixP : out BitMatrix(0 to ARowNumber-1,0 to BColNumber-1)(q downto 0 )
11
12
        );
13
  end MatrixMultiplier;
   Where q has to be expanded with:
1 integer (real (7) + floor (log2 (real (AColNumber)))
   Finally, the combinatorial logic function that implements matrix multiplication is:
   function Multiply (a: BitMatrix; b:BitMatrix) return BitMatrix is
1
2
    variable i,j,k : integer:=0;
3
    variable prod : BitMatrix (...,..) (...) := (others => (others => '0'));
4
    begin
     for i in 0 to matrixARowNumber-1 loop
5
6
     for j in 0 to matrixBColNumber-1 loop
       for k in 0 to matrixAColNumber-1 loop
7
8
        prod(i,j) := std_ulogic_vector(signed(prod(i,j)) + (signed(a(i,k)) * signed(b(k,j))));
9
      end loop;
10
     end loop;
    end loop;
11
12
    return prod;
```

13 **end** Multiply;

#### 3 Test Plan

Test plan for multiplier has the main goal to point out any finite arithmetic's error related to undersizing of result. So among all the values that a cell of *n* bits can assume:

$$-\frac{\beta^n}{2} \le a \le \frac{\beta^n}{2} - 1 \tag{7}$$

we focus on the extreme values. Again, among all the configurations that a matrix can assume with this values, we can consider the worst case when limit values are all placed in a row of the first matrix and in a column of the second matrix.

$$\begin{pmatrix} a_1 & \cdots & a_m \\ \cdots & & \\ \vdots & & \\ b_m \end{pmatrix} \times \begin{pmatrix} b_1 & \cdots & \cdots \\ \vdots & & \\ b_m \end{pmatrix}$$
 (8)

So the worst "path" of multiplications and sums will be  $\sum_{i=1}^{m} a_i * b_i$ . Therefore we have either

$$b_i, a_i = -\frac{\beta^n}{2}, \forall i = 1...m \tag{9}$$

to reproduce the largest positive value, and

$$a_i = -\frac{\beta^n}{2}, b_i = \frac{\beta^n}{2} - 1, \forall i = 1...m$$
 (10)

to reproduce the largest (absolute value) negative number.

#### 3.1 Test-bench implementation

We now define a test-bench to simulate in Modelsim the behaviour of the multiplier in those two conditions. In both of them we have matrix  $A \in \mathbb{Z}^{2*3}$  and matrix  $B \in \mathbb{Z}^{3*4}$ , thus resulting product  $P \in \mathbb{Z}^{2*4}$ 

**First test** All elements in first row of *A* are equal to  $(-8)_{10} \Leftrightarrow (1000)_2$ . All elements in first column of *B* are equal to  $(7)_{10} \Leftrightarrow (0111)_2$ . We expect to obtain  $(-168)_{10}$  in  $P_{0,0}$ , and this is what we obtain:



Figure 2: First test from Modelsim

**Second test** All elements in first row of *A* and in first column of *B* are equal to  $(-8)_{10} \Leftrightarrow (1000)_{2}$ . We expect to obtain  $(192)_{10}$  in  $P_{0,0}$ , and this is what we obtain:



Figure 3: Second test from Modelsim

## 4 Synthesis and implementation

In Vivado we instantiate matrix dimensions to N = M = P = 2, like 2-D rotation matrixes. (In order to let Vivado recognise some VHDL-2008 syntax constructs it was necessary to execute this command into the tcl console: set\_property FILE\_TYPE {VHDL 2008} [get\_files \*.vhd]

#### 4.1 Step 1: RTL Design

First step ends without any warning, producing this layout:



Figure 4: RTL Design from Vivado

Moreover it is interesting how the loop-unrolled design for the multiplier appears:



Figure 5: RTL Design from Vivado

#### 4.2 Step 2: Synthesis

We choose a clock frequency constraint of  $t_{clk} = 1Mhz$  and we start the synthesis. It completes without warnings.

**Timing report** Timing report succeeds saying that timing constraints are met:



Figure 6: Timing report from VIVADO

However we have some warnings reporting missing delays for input and output wires (clock excluded). This is because we have to guarantee the correct timing by giving an estimation for delays to be considered when using this IP, both when providing inputs and using outputs. At the moment this is out of our purposes, so we will ignore these warnings. As expected the worst path is represented by one of the paths between input registers out and output register input, that traverses the combinatorial logic circuit of the multiplier core.



Figure 7: Worst path from VIVADO (other wiring is not displayed)



Figure 8: Worst path from VIVADO

Given that slack we can compute how much faster we can drive our clock:

$$t_{clk} = t_{setup} + t_{p-logic} + t_{c-q} + slack$$
 (11)

The same expression holds with the minimum clock time possible (all the terms except the slack are fixed):

$$t_{clkmin} = t_{setup} + t_{p-logic} + t_{c-q} + slackmin$$
 (12)

In this case the value of slack is 0 since we are in the limit case. If we subtract the second from the first equation:

$$t_{clkmin} - t_{clk} = 0 - slack \Rightarrow tclkmin = tclk - slack \Rightarrow f_{max} = \frac{1}{tclk - slack}$$
 (13)

Now, substituting numbers, we obtain:

$$f_{max} = \frac{1}{tclk - slack} = \frac{1}{1000ns - 995.909ns} = \frac{1}{4.091ns} \approx 244Mhz$$
 (14)

**Utilisation report** Utilisation report shows that we are using most of the I/O pads of the Zync7000 Soc. This makes sense since matrix signals combined with 4-bits cells, although with small matrices, are very I/O expensive.



Figure 9: Utilisation report from VIVADO



Figure 10: Utilisation report from VIVADO

**Power report** Power report estimates power on chip at 0.102W, where 99% is related to static power dissipation.



Figure 11: Power report from VIVADO

#### 4.3 Step 3: Implementation

Implementation succeeds with a warning, telling us that we are not using the PS7 processor of the Zynq SoC, but we can ignore it. Implementation reports tell us likely the same things as previous step. Slack is reduced to  $\approx 994,639 ns$  (due to I/O ports being actually assigned, thus more delays to consider in timing constraints), therefore the max frequency (computed as before) is  $f_{max} \approx 186 Mhz$ .



Figure 12: Implemented design from VIVADO

#### 5 Conclusions

From this work we obtained a working matrix multiplier, further work may include using more space-efficient algorithms, like the Strassen's one in order to minimize the area used by the combinatorial logic for the multiplication and also to parallelize combinatorial circuit, reducing the path between in-out registers. This could clearly lead to less constraining bonds on clock frequency, increasing the overall speed of the module. This is central when speaking about matrix multiplication, since it is used extensively in graphic processors to compute 2-D and 3-D transforms on images and models.