# VHDL generation from hierarchical Petri net specifications of parallel controllers

J.M.Fernandes M.Adamski A.J.Proença

Indexing terms: VHDL generation, Parallel controllers, Petri nets

Abstract: Parallel controllers can be best specified using a description with a formal support to validate structural and dynamic properties. Petri nets (PN) can provide an adequate means to model and to animate parallel systems based on the control and data path approach, in a hierarchically structured way. A set of tools was developed to allow formal validation of parallel controllers, based on hierarchical PN-based specifications and to automatically generate RT-level VHDL code. An example of a VLSI chip design, the transputer link adapter, shows the capabilities of this methodology and associated tools.

#### 1 Introduction

The use of finite state machines (FSMs) for the graphical specification of the control unit of a digital system is no longer adequate when the system presents parallel activities. Among the modelling paradigms, Petri nets (PNs) [1] allow easy specification of co-operating subsystems and the use of formal validation methods, which are based on mathematical theory. These methods should be applied prior to the implementation phase and in parallel with the simulation phase, to minimise the consequences of design errors.

Several types of PNs have been proposed to specify and model digital systems, either by imposing restrictions to a basic model or by adding extensions to it. A PN-based controller can be best specified and modelled by a safe PN with guarded transitions and synchronous transition firing; this PN should also support enabling and inhibitor arcs [2, 3].

The specification languages currently available in ECAD packages often lack appropriate support to clearly express concurrent and co-operating activities. A new software framework has been developed to accept a PN-based controller specification as input, to validate the properties of the controller, to allow the

© IEE. 1997

IEE Proceedings online no. 19970845

Paper received 3rd April 1996

J.M. Fernandes and A.J. Proença are with the Dep. Informática, Universidade do Minho, 4709 Braga Codex, Portugal

 $M.\ Adamski$  is with the Dep. Electrónica Industrial, Universidade do Minho, 4800 Guimarães, Portugal

PN model animation, and to generate the corresponding VHDL code. This code can feed standard ECAD packages for simulation and synthesis purposes.

# 2 Petri nets and digital systems

A design and implementation methodology must provide tools for system specification, modelling and implementation. System specification includes the description of the expected behaviour of the digital system. Modelling involves constructing a mathematical formalism embodying the specified system behaviour. This formalism can be manipulated and analysed to determine properties of the system which are not necessarily apparent from the initial system specification. The modelling formalism may also be adopted for the system specification, when there is a close correspondence between the system model and its specification.

The PN has been shown to be a powerful tool to specify and model the behaviour of parallel systems, and, in particular, parallel digital controllers. A detailed analysis of the model, based on a set of well established methods, allows the detection of a large number of design errors prior to system implementation.

A marking of the PN can be regarded as a global state of the modelled system (node in the reachability graph), and a change of the marking corresponds to a state transition (edge in the reachability graph).

Safe PNs can be viewed as a natural extension to FSMs, providing an easy migration path from FSM to PN-based specifications. To realistically model any parallel controller with safe place/transition (P/T) nets [1], some well known modifications are introduced:

- logic expressions are assigned to transitions (the guards)
- output signals are attached to places and transitions, to represent the controller actions
- transition firings are synchronised with the active edge of a (global) clock.

To achieve efficient testing and synthesis, the safe P/T net is treated as a condition/event (C/E) PN (in Section 4). Moore type output signals are associated to places, while Mealy type output signals are related to transitions. The resulting PN type is a synchronous interpreted PN (SIPN). To implement an SIPN, all the enabled transitions at a given moment wait for a clock pulse and then all fire to produce a new marking. [1] (from [4]), presents an SIPN example, where xi are input signals and yi are output signals.



Fig. 1 An SIPN specification of a controller

Some quasi-independent sub-PNs may require priority and synchronisation schemes to share resources. To support these requirements, enabling and inhibitor arcs are used.

A priority can be modelled with an inhibitor arc. An inhibitor arc, as shown in Fig. 2 represented by a dashed line with a circle, connects a place to a transition and disables the transition when the place is marked. Consider a system in which two processes access a shared resource. A conflict arises when both processes apply for the resource. To solve this problem, an inhibitor arc is introduced.



Fig.2 Use of an inhibitor arc and a shared place to model a priority

A synchronisation between two processes can be modelled by an enabling arc shown in Fig. 3. An enabling arc, represented by a dashed line with an arrow, connects a place to a transition and enables the transition when the place is marked. Nevertheless, when the transition fires, no token is removed from the place connected to the transition through an enabling arc. Consider the system in Fig. 3 in which process B can continue only when a token is present in place pA.

Structured programming concepts are also useful for dealing with the specification and modelling of complex or large controller systems. Hierarchical specification mechanisms can be introduced in macronodes (macroplaces or macrotransitions) [5] to allow the encapsulation of sub-PNs and their use as often as required. This approach decreases the size of the specification, improves its readability and reduces the number of typing errors.



Fig.3 The use of an enabling arc to model a synchronisation

As an example of a hierarchical SIPN, consider the PN and the macroplace represented in Fig. 4a [6]. The resulting PN, after expanding the macroplace, is presented in Fig. 4b.

A PN is said to be *live* if, from any global state, it can always enable all the transitions. This fact guarantees that the system is deadlock-free and that there is no dead code (transitions that are never enabled or places that are never marked). The latter ensures that there is no wasted silicon at the final implementation. To test liveness, a reachability graph of a PN is used: it describes all markings that are reachable from the initial marking. The reachability graph is usually built by generating all possible reachable markings, without considering its interpretation and synchronism.

An undesirable occurrence on an SIPN occurs when two or more transitions attempt to simultaneously mark/unmark the same output/input place. This is illustrated in Fig. 5. The controller is not properly specified if it allows undesirable situations.

# 3 Petri nets and VHDL

PNs are well suited for modelling and formal analysis of complex discrete systems, while VHDL is a standard hardware description language which exploits concurrency in the specification of digital systems, allowing their simulation and synthesis. PNs and VHDL may complement each other and they may also provide a proof subsystem that accepts the same user interface descriptions for all design tasks [7, 8].

Modelling PNs in VHDL was already debated in 1990 [9]. A VHDL textual PN description of parallel controllers was proposed in [4], which describes a VHDL template with ASSERT statements to enable the syntatic and semantic correctness of the model to be tested. Experimental results, developed at Inmos in a practical design, achieved a 50% area reduction and a 40% speed improvement over the best FSM synthesis. Another straightforward VHDL model of PNs, adequate for automatic generation by a translation tool,







**Fig. 4** Hierarchy in SIPNs a SIPN with a macroplace; b exploding the macroplace

was later presented [10]. The specification of PNs in terms of LSMs (linked state machines) and VHDL can be found, for example, in [11, 12].



**Fig.5** Undesirable occurrences on an SIPN a conflict; b overflow

Research on mapping coloured PNs into VHDL was also pursued at Linköping (Sweden) [13]. The commercial tools Design/CPN and MINT were used to map a controller into VLSI. As stated, the research concluded without any experimental validation of the synthesis efficiency, and the implemented examples were fairly trivial. Another technique to convert a textual PN design representation into a VHDL description was introduced by Peng [14] in the CAMAD system. However, the PN was transformed into the classical FSM model, and the advantages of concurrency were lost.

The VHDL code generated by SYSTEMSPECS [15] is mainly used for general modelling purposes, and the efficiency of VLSI compilation results were not reported.

The PN modelling techniques for simulation were also introduced, among others, by Swaminathan et al. [16] and by Benders et al. [17], but related VLSI synthesis was not reported. The only efficient methodology, proven in industry, was introduced by Bolton, and it was extended in this work. The approach followed here, for synchronous parallel controller design, is closely related to the PARIS tool [3] and suggests a particular way to implement a safe PN specification of discrete systems in VHDL for later simulation and synthesis. It generates VHDL code and supports hierarchical specifications.

To keep a very strict direct correspondence (isomorphism) between an initial PN specification, in a rule-based format, and VHDL statements, the authors propose the use of an intermediate language CONPAR. The main goal is to preserve the one-to-one correspondence between simulation and synthesis specifications and to produce implementations with a high degree of concurrency.

Other methods were also proposed for a reverse transformation: from specifications defined in a VHDL subset to PNs for performance and reliability analysis.

Some of the most recent developments related to modelling and analysis were reported, for example, in [18–20].

# 4 The CONPAR description language

PNs can also be viewed as formal models for logic rule-based specifications [21, 22]. They make the straightforward link between algebraic numerical methods and the symbolic mathematical logic based methods of specification, optimisation, verification and synthesis. The rule-based form of specification can be considered as an alternative textual form of timing diagram description. The causality among signals is given explicitly in terms of local, relevant inputs, outputs and state changes.

Several researchers have independently proposed rule-based formalisms for the description and implementation of autonomous discrete concurrent systems, which are related with PNs. Transition rules are usually treated as production rules ('if-then' nonprocedural statements) [21]. The rule-based description supported by means of logic deduction techniques (Gentzen natural logic calculus) was recently presented in the logic controller design context [23]. The syntax of the language was revised over the years. Some major syntax modifications have been made in the PARIS system [2, 3, 24], and a new description format called the PN specification format (PNSF) was introduced.

The CONPAR specification format (in the Appendix) was developed as a bridge between the textual logic description of a PN and its VHDL model. It supports macroplaces and it is consistent with previously introduced rule-based specification languages. It also supports the translation of a hierarchical symbolic representation of PNs (with macroplaces and macrotransitions) directly into VHDL format.

Restricted interpreted PNs are used in this work as the basic specification formalism. They are translated into rule-based specifications, which are composed of discrete local state symbols, and input and output signal symbols of the controller. Discrete state transition rules describe local state changes, influenced by the external environment. The rule-based description does not describe sequencing explicitly, but sequences of operations could be easily derived by ordering the transition rules.

In CONPAR notation, a transition is described as a conditional rule:

<label>:<PreConditions> |-<PostConditions>;

The precondition and postcondition are, respectively, formed from input and output place symbols. When the preconditions of a rule are satisfied (hold), the postconditions are made true (they will hold). Logical conjunction of all related discrete states is assumed when the precondition contains more than one discrete state symbol.

For example, the transition t1 in Fig. 1 has input place p1, output places p2 and p3, it is guarded by input x1, and the output signal y1 is activated when the transition is enabled. In CONPAR notation, this transition is described as follows:

To obtain an efficient implementation, the PN may be directly mapped into Boolean equations without explicit enumeration of all possible global states and

global state changes [22]. The specification is given in terms of the local states changes (local transitions) and one-hot code state assignment is used [4, 25]. In Peng's approach [14], the VHDL code is not directly related to the original PN specification, which causes some implementation inefficiency. As mentioned earlier, the PN is transformed into an FSM (the FSM is built in the same way as the reachability graph) and then translated into VHDL using a CASE statement inside a PROCESS.

Consider again transition t1 in Fig. 1. Its description in VHDL is presented below and can be read as: 'transition t1 will be enabled when input signal x1 is asserted, place p1 is marked and places p2 and p3 are not marked'.

t1 <= x1 AND p1 AND NOT p2 AND NOT p3;

The preconditions of a given transition are directly mapped into a VHDL Boolean conjunction. The post-conditions are distributed among the VHDL expressions Npi ( $i = 1 \dots 5$ ), which are VHDL signals that model inputs to flip-flops. For transition t1, the relevant parts of the expressions are as follows:

The assignment for Np1 describes place p1 holding the token, when transition t1 is not enabled. The remaining assignments represent places p2 and p3 when they get

new tokens, when transition til fires.

For each output signal, a concurrent signal assignment is used, which describes the nodes where the signal is activated. For output signal y1 in Fig. 1, the assignment is written as follows:

## 5 ECAD framework

A new software framework [6, 26] was developed to feed any ECAD package that accepts VHDL as input. This framework is appropriate for small controller systems specified at the RT-level. The hierarchical PN specification is directly and efficiently mapped to Boolean equations. This approach simplifies the VHDL code debbuging, since there is a direct correspondence between the original PN, the CONPAR description and the produced VHDL code.



Fig.6 The complete framework

The complete framework, illustrated in Fig. 6, provides editors for the SIPN specification, analyses the basic properties of the SIPN, and compiles the specification into VHDL.

```
.clock RELOGIO
 .input x1 x2 x3
.output y1 y2 y3
 .part controller
.place p1 p2 p3 p4 p5
.transition t1 t2 t3 t4 t5
net
tl: p1 * x1 |- p2 * p3 * y1;
t2: p2 * x2 |- p4;
t3: p3 * x3 |- p5 * y2;
t4: p5 * x3 |- p3;
t5: p4 *p5 * !x3 |- p1 *y2;
.MooreOutput
   marking pl
 ENTITY controller IS

PORT (reset, x1, x2, x3, clock : IN BIT;

y1, y2, y3 : OUT BIT);

END controller;
 ARCHITECTURE dataflow OF controller IS
 ARCHITECTURE dataflow
– Place Signals
SIGNAL pl, Np1 : BIT;
SIGNAL p2, Np2 : BIT;
SIGNAL p3, Np3 : BIT;
SIGNAL p4, Np4 : BIT;
SIGNAL p5, Np5 : BIT;
- Transition Signals
SIGNAL t1 : BIT;
SIGNAL t2 : BIT;
SIGNAL t3 : BIT;
SIGNAL t4 : BIT;
SIGNAL t4 : BIT;
SIGNAL t5 : BIT;
BIGNAL t5 : BIT;
BIGNAL t5 : BIT;
BEGIN
PROCESS BEGIN
WAIT UNTIL clock'E
                      ROCESS BEGIN
WAIT UNTIL clock'EVENT and clock='1';
IF reset='0' THEN
pl <= Npl;
p2 <= Np2;
p3 <= Np3;
p4 <= Np4;
p5 <= Np5;
ELSE
                        p3 <= Np3
ELSE
p1 <= '1';
p2 <= '0';
p3 <= '0';
p4 <= '0';
p5 <= '0';
                END IF:
END PROCESS;
           END PROCESS;

- Dataflow description for transitions

tl <= NOT p2 AND NOT p3 AND x1 AND p1;

t2 <= NOT p4 AND x2 AND p2;

t3 <= NOT p5 AND x3 AND p3;

t4 <= NOT p5 AND x3 AND p3;

t5 <= NOT p1 AND p5 AND p4 AND (NOT x3);

- Dataflow description for next place markings

Np1 <= t5 OR (p1 AND NOT t1);

Np2 <= t1 OR (p2 AND NOT t2);

Np3 <= t4 OR t1 OR (p3 AND NOT t3);

Np4 <= t2 OR (p4 AND NOT t5);

Np5 <= t3 OR (p5 AND NOT t5);

Np5 <= t3 OR (p5 AND NOT t5) AND NOT t4);

- Output Signals Equations

y1 <= p4 OR t1;

y2 <= t5 OR t3;

y3 <= p1;
         y1 <= pr. Sec. 19 y3 <= p1;
y2 <= t5 OR t3;
y3 <= p1;
--- ASSERT Commands
--- Transitions in conflict
ASSERT NOT (t4 AND t1)
REPORT "output place p3 overflows (transitions t4, t1)"
SEVERITY ERROR;
ASSERT NOT (t5 AND t4)
REPORT "t5 and t4 are in conflict (input place p5)"
SEVERITY ERROR;
--- No Enabled Transitions
ASSERT NOT (t1='0' AND t2='0' AND t3='0' AND t4='0' AND t5='0')
REPORT "Petri Net may be deadlocked"
SEVERITY WARNING;
END Dataflow;

h
```

CONPAR description and generated VHDL code for a linear a CONPAR description; b VHDL code

The text editor uses the CONPAR language notation. As an illustration, the CONPAR description for the SIPN in Fig. 1 is listed in Fig. 7a. A graphic SIPN editor, which is currently under development, can offer a better user friendly interface, hiding the CONPAR language formalities. The SIPN can be specified hierarchically, using expanded macroplaces.

It is possible to adapt already available commercial editors for PNs, such as the editor supplied by the SYSTEMSPECS tools. In general, those editors are too expensive and too general for the restricted application area considered in this project.

The properties analyser verifies if the input specifications are live and conflict-free, issuing a message to the user whenever a problem occurs (deadlock or conflict). Since it is not appropriate to mark a place if it is already marked, that situation is also detected, clearly located and an adequate message is sent to the user interface.

The algorithm used in the properties analyser to verify the liveness builds the reachability graph for an SIPN (a restricted reachability graph), as defined, for example, in [3, 14], and uses the PN structure. The liveness of the SIPN is partially analysed through the following tests:

- (i) to check if there are source or sink places
- (ii) to ensure that each marking has, at least, one successor marking
- (iii) to verify that each transition is reached at least once, connecting two consecutive markings in the reachability graph.

The analysis procedures, on the current framework prototype, are only applied at the outermost abstract level: when the PN is specified in a hierarchical way (see Fig. 4, for example), only the main PN is tested for validation. To overcome this limitation, the methods introduced by Valette [5] and Suzuki et al. [27] will be considered. These methods show that it is possible to analyse the main PN and the macronodes separately, and to extrapolate the analysis results for the global

The graphic SIPN animator allows the user to execute the PN model that gives structural support to the controller being implemented. The current animator implementation [28] is an independent graphic application, built on top of OBJECTWORKS/SMALLTALK, that allows the user to interact with a running PN directly. The interface is used to display the information that represents the current state of the SIPN, to send the input signals and to activate the transitions.

The style of description for the code generated by the compiler is similar to the template type presented by Bolton et al. [4]. Some modifications were introduced to support the adopted PN model. To make the implementation more efficient, negated output places are introduced in the transition expressions. This also simplifies the SIPN testing and forces the system to be stopped if the one-hot mapping is partially destroyed during the evaluation of real hardware.

The current compiler version provides two code generation alternatives, according to the ECAD package tool being used. To infer the initial and next markings, the user can select either a BLOCK statement or a PROCESS statement to be included into the generated VHDL file. In both cases, the produced VHDL code is at the RT-level.

As an example, the generated VHDL code, for the SIPN in Fig. 1, is listed in Fig. 7b, which includes a

END Dataflow;

PROCESS statement. The ENTITY and PROCESS used to infer the state register are identical to those used for an FSM description in VHDL [10, 11, 14]. However, whilst an FSM usually includes a CASE statement to infer the combinational logic, the SIPN uses concurrent signal assignments, including a list of transitions, next place markings and control outputs.

To simplify fast validation by VHDL simulation, ASSERT statements are included automatically in the produced code [4]. These statements check for potential conflicts on transitions and test for possible deadlock situations. For the latter, a warning is issued since the controller may be just waiting for transition guards to become true.

For hierarchical SIPNs, the current compiler version generates flat (one level) VHDL code. In Section 6, an example is considered using a hierarchical SIPN, and the generation of VHDL code with a BLOCK statement is presented.

The compiler was built with the facilities provided by the Compiler Tool Box (CTB) [29]. This tool automatically generates routines that accomplish the lexical, syntactic and semantic analysis, from several specifications. CTB allows efficient compilers to be developed, by providing tools that cover almost all compilation tasks.

The generated programs—from the CTB and manually—are ANSI C, allowing easy modification and compiler portability to different platforms.

# Design example: the transputer link adapter

To clarify the concepts presented in the preceding Sections, a detailed example is presented: the transputer link adapter [30, 2], which interfaces a transputer network with its host bus system. A transputer network uses serial links to perform nearest-neighbour communication. To enable full duplex data flow, two wires are used for each link, and data transmitted along the outgoing wire are synchronised by acknowledgments from the receiving transputer on the incoming wire. Thus data, and acknowledgments for received data, are interleaved on each wire.

A data packet is transmitted as two start bits, followed by the data byte and the stop bit. The transmitter then waits for an acknowledgment packet, consisting of a start bit followed by a stop bit. To enable continuous data transfer, the receiver can transmit an acknowledgment packet as soon as an incoming data header is detected (provided it is not also transmitting a data packet at that time).



Fig. 8 The link adapter

The communication between the transputer network and an external bus-based system requires serial-to-parallel and parallel-to-serial conversions to be performed at the network. The link adapter shown in Fig. 8 provides a full duplex interface between a transputer link and two unidirectional 8-bit buses. Data on the input bus (I0-I7) are multiplexed onto LinkOut whilst data on LinkIn are latched, via an 8-bit register, onto the output bus (Q0-Q7). A complete handshake protocol (IValid, IAck, QValid, QAck) controls data transfer to and from the buses.

Parallel-to-serial conversion is described by the diagram in Fig. 9a. The bus driver deposits a data byte on signals I0-I7 and raises IValid. The link adapter packages the data, multiplexes onto LinkOut, and looks for an acknowledgment packet on LinkIn. When this acknowledgment is received, the link adapter relays it to the bus by raising IAck. The bus driver replies by lowering IValid and waits for the link adapter to lower IAck.



.9 Timing diagrams rallel-to-serial conversion; b serial-to-parallel conversion

Serial-to-parallel conversion is described by the diagram in Fig. 9b. The transputer sends a data packet along LinkIn. On detecting the incoming data header, the link adapter discards the packaging, latches the data byte on Q0-Q7 and asserts QValid. When QAck is raised in reply, the link adapter relays it to the transputer as an acknowledgment packet on LinkOut. Then, the link adapter lowers QValid and waits for the receiver to lower QAck.

The system controller of the link adapter can be specified by the SIPN in Fig. 10. The design, a revision of an earlier prototype [2], is a concurrent Mealy machine comprising 29 places and 35 transitions. Two macroplaces—Figs. 11a and b—were introduced, which reduces the size of the specification and improves its readability



Fig. 10 Main SIPN for link adapter controller



**Fig. 11** SIPN for link adapter controller a serial-toparallel conversion macroplace; b parallel-to-serial conversion macroplace

The PN can be roughly divided into four partially overlapped parts:

- Places p1, p2 and macroplace SerPar perform serialto-parallel conversion, and LinkIn acknowledges packet detection.
- Places p28, p11, p12 and macroplace ParSer perform parallel-to-serial conversion, and Linkout acknowledges packet sending.
- Places p13-p16 and p29 represent the second part of serial-to-parallel conversion: generating QValid output status signal, and waiting for an acknowledge signal on the input QAck.
- Places p17 (added for shared resources control on the output LinkOut), p15 and macroplace ParSer constitute the last concurrent part.

The textual specification of the system controller in CONPAR notation is listed in Fig. 12.

```
.CLOCK clock
 INPUT 10 11 12 13 14 15 16 17 LinkIn QACK IValid
 OUTPUT LinkOut IAck QValid ShiftEnable
 .MACROPLACE PS (in0 in1 in2 in3 in4 in5 in6 in7, out)
.INTERFACE p18, p27
.PLACE p19 p20 p21 p22 p23 p24 p25 p26
.TRANSITION st1 st2 st3 st4 st5 st6 st7 st8 st9 st10 st11
               st12 st13 st14 st15 st16 st17
.NET
                    |- p19 * out;
     st1: p18
     st2: p19 * !in0 |- p20;
st3: p19 * in0 |- p20 * out;
      st4: p20 * !in0 |- p21;
     st5: p20 * in0 |- p21 * out;
     st6: p21 * lin0 |- p22;
st7: p21 * in0 |- p22 *
     st8: p22 * !in0 |- p23;
     st9: p22 * in0 |- p23 *
    st10: p23 * !in0 |- p24;
st11: p23 * in0 |- p24 * out;
    st14: p25 * !in0 |- p26;
    st15: p25 * in0 |- p26 * out;
    st16: p26 * !in0 |- p27;
    st17: p26 * in0 |- p27 * out;
.MACROPLACE SP (in, out)
INTERFACE p3, p10
PLACE p4 p5 p6 p7 p8 p9.
.TRANSITION st1 st2 st3 st4 st5 st6 st7
.NET
     st1: p3 |- p4 * out;
     st2: p4 |- p5 * out;
     st3: p5 |- p6 * out;
     st4: p6 |- p7 * out;
     st5: p7 |- p8 * out;
st6: p8 |- p9 * out;
     st7: p9 |- p10 * out;
                           *********
.PART macronet
.PLACE pl p2 pl1 pl2 pl3 pl4 pl5 pl6 pl7 p28 p29
             SerPar=SP (I0, ShiftEnable)
            ParSer=PS (I0 I1 I2 I3 I4 I5 I6 I7, LinkOut)
TRANSITION t1 t2 t3 t4 t5 t6 t7 t8 t9 t10 t11
<*.PREDICATE pred*>
.NET
     tl: pl * LinkIn
                               |- p2;
     t2: p2 * LinkIn
                                 SerPar * ShiftEnable;
     t3: SerPar * p29
                               |- p1 * p13;
|- p14 * QValid;
     t4: p13
                               - p15 * LinkOut;
     t5: p14 * p17 * QACK
                               |- pl6 * pl7;
     t6: p15
     t7: p16 * !QACK
t8: p12 * p17 IValid
t9: ParSer
                                 p29
                               - ParSer * LinkOut:
                               |- p28 * p17;
|- p1 * p11 * IAck;
   t10: p2 * p28 * LinkIn
t11: p11 * !IValid
                               - p12;
MARKING
     pl pl2 pl7 p29
.E
```

Fig. 12 CONPAR code for link adapter controller



Fig. 13 Inhibitor arc to solve a conflict situation

```
ENTITY controller IS
     PORT (reset, i0, i1, ... i7, linkin, qack, ivalid, clock : IN BIT; linkout, iack, qvalid, shiftenable : OUT BIT);
  END controller:
  ARCHITECTURE dataflow OF controller IS
    Place SignalsSIGNAL pi : REG_BIT REGISTER;SIGNAL Npi : BIT;
    SIGNAL p29 : REG_BIT REGISTER;
SIGNAL Np29 : BIT;
SIGNAL serpar_p3 : REG_BIT REGISTER;
SIGNAL Nserpar_p3 : BIT;
    SIGNAL serpar_p10 : REG_BIT REGISTER;
    SIGNAL Nserpar_pil : BIT;
SIGNAL parser_pil8 : REG_BIT REGISTER;
SIGNAL Nparser_pil8 : BIT;
    SIGNAL parser_p27 : REG_BIT REGISTER; SIGNAL Nparser_p27 : BIT;
    - Transistion Signals
SIGNAL t1 : BIT;
    SIGNAL t10 : BIT;
SIGNAL serpar_st7 : BIT;
    SIGNAL serpar_st1 : BIT;
SIGNAL parser_st17 : BIT;
    SIGNAL parser st1 : BIT;
    PART: BLOCK (clock='I' AND NOT clock'STABLE)
    BEGIN
       p1 <= GUARDED Np1 WHEN reset='0' ELSE '1';
p2 <= GUARDED Np2 WHEN reset='0' ELSE '0';
       p28 <= GUARDED Np28 WHEN reset='0' ELSE '0';
p29 <= GUARDED Np29 WHEN reset='0' ELSE '1';
       serpar_p3 <= GUARDED Nserpar_p3 WHEN reset='0' ELSE '0';
       serpar_p10 <= GUARDED Nserpar_p10 WHEN reset='0' ELSE '0';
       parser_p19 <= GUARDED Nparser_p19 WHEN reset='0' ELSE '0';
       parser_p18 <= GUARDED Nparser_p18 WHEN reset='0' ELSE '0';

    Dataflow description for transitions

   tl <= NOT p2 AND linkin AND p1;
   t8 <= NOT parser_p18 AND p17 AND p12 AND (ivalid AND NOT p14);
   serpar st7 <= serpar p9 AND NOT serpar p10;
   serpar_stl <= serpar_p3 AND NOT serpar_p4;
parser_stl7 <= parser_p26 AND i7 AND NOT parser_p27;
   parser_st1 <= parser_p18 AND NOT parser_p19;
     Dataflow description for next place markings
   Npl <= t10 OR t3 OR (p1 AND NOT t1);
Np2 <= t1 OR (p2 AND NOT t10 AND NOT t2);
Np29 <= t7 OR (p29 AND NOT t3);
Nserpar_p3 <= t2 OR (serpar_p3 AND NOT serpar_st1);
    Nserpar p10 <= serpar st7 OR (serpaer p10 AND NOT t3):
    Nparser_p18 <= t8 OR (parser_p18 AND NOT parser_st1);
   Nparser_p27 <= parser_st16 OR parser_st17 OR (parser_p27 AND NOT t9);

- Output Signals Equations
linkout <= t8 OR t5 OR parser_st1 OR parser_st3 OR . . . OR parser_st17;
    iack <= t10:
   qvalid <= t4;
shiftenable <= t2 OR serpar_st1 OR . . . OR serpar_st7;
     -- ASSERT commands
   - Transitions in conflict
   ASSERT NOT (t10 AND t3)
      REPORT "output place pl overflows (transitions t10, t3)" SEVERITY ERROR;
   ASSERT NOT (19 AND 16)
       REPORT " output place p17 overflows (transitions t9, t6)" SEVERITY ERROR;
   ASSERT NOT (18 AND (5)
REPORT "18 and t5 are in conflict (input place p17)"
SEVERITY ERROR;
     No Enables Transitions
   ASSERT NOT (t1='0' AND ... AND serpar_st7='0' AND ...)
REPORT "Petri Net may be deadlocked"
       SEVERITY WARNING:
END dataflow;
```

**Fig. 14** Generated data flow VHDL code for link adapter controller, including a BLOCK statement

Using this notation to feed the properties analyser module, a potential conflict situation, similar to the one presented in Fig. 5a, is detected: transitions t5 and t8 share the input place p17. Note that those transitions are guarded by predicates QAck and IValid, respectively. To solve the possible conflict detected by the properties analyser, an inhibitor arc from p14 to the transition t8 may be introduced, as depicted in Fig. 13.

A file containing the reachability graph can be created by the properties analyser module. A part of the produced graph related to the initial marking {p29, p17, p12, p1} follows:

```
p29 p17 p12 p1 : t8 t1 -> parser p29 p2

: t8 -> parser p29 p1

: t1 -> p29 p17 p12 p2
```

With the introduced modification (the inhibitor arc), the analysis phase did not report any severe error and a data flow VHDL file is produced by the compiler module (Fig. 14). A compilation option was selected to direct the compiler to create a BLOCK statement.

The ASSERT statements, automatically generated by the compiler tool, help the user in the system simulation. Those statements roughly detect transitions in conflict and deadlock situations. If transitions t3 and t10 were enabled simultaneously, the place p7 would be not safe. If both transitions were fired, output place p1 would be marked twice, violating the desired PN safeness. Similar situations would occur for transitions t6, t9 and transitions t5, t8 with respect to place p17.

For simulation and synthesis the ALLIANCE package [31] was used, since the subset accepted by its tools includes all the constructs used in the SIPN descriptions, including BLOCK and PROCESS statements.

To simulate the system controller of the link adapter the generated VHDL file is used together with a test vectors file. The ALLIANCE simulator was fed with those files, and no errors were detected.

The synthesis process can be completed by using the ALLIANCE synthesiser. This tool generates a VHDL structural description from an RTL VHDL specification.

# 7 Conclusions

A complete ECAD framework which allows the specification, analysis, animation, simulation and synthesis of a hierarchical SIPN-based controller has been presented. This new set of design tools supports a structured intermediate rule-based specification of a parallel controller from an SIPN, as an alternative to writing an unstructured VHDL specification and verify its correctness. Since there is a direct correspondence between the verified PN described in CONPAR and the generated VHDL code, there is no need to validate the VHDL programs formally.

The main part of the framework is the CONPAR to VHDL compiler. It produces VHDL code at the RT-level that is later used for both simulation and synthesis purposes. Despite the current limitations, the proposed framework is shown to be a useful tool for designing parallel controllers, particularly by minimising the number of errors at the specification level, prior to any implementation.

Further research is currently undergoing to implement an appropriate graphic editor, to improve the analysis procedures for hierarchical models, and to include the data path into the PN animator.

#### 8 References

1

MURATA, T.: 'Petri nets: Properties, analysis and applications', *Proc. IEEE*, 1989, 77, (4), pp. 541–550

PARDEY, J., AMROUN, A., BOLTON, M., and ADAMSKI, M.: 'Parallel controller synthesis for programmable logic devices', *Microprocess. Microsyst.*, 1994, 18, (8), pp. 451–458

KOZLOWSKI, T., DAGLESS, E.L., SAUL, J.M., ADAMSKI, M., and SZAJNA, J.K.: 'Parallel controller synthesis using Petri nets', *IEE Proc. Comput. Digit. Tech.*, 1995, 142, pp. 263–271

PARDEY, J., and BOLTON, M.: 'Logic synthesis of synchronous parallel controllers'. Proceedings of the IEEE International Conference on *Computer design*, 1991, pp. 454–457

VALETTE. R.: 'Analysis of Petri nets by stepwise refinements', *J.* 

nous parallel controllers'. Proceedings of the IEEE International Conference on Computer design, 1991, pp. 454-457

VALETTE, R.: 'Analysis of Petri nets by stepwise refinements', J. Comput. Syst. Sci., 1979, 13, (18), pp. 35-56

FERNANDES, J.M.: 'Petri nets and VHDL on the specification of parallel controllers'. Master's thesis, Dep. Informática, Universidade do Minho, Braga, Portugal, July 1994 (in Portugese)

SCHOEN, J.M. (Ed.): 'Performance and fault modelling with VHDL' in 'Petri net models' (Prentice-Hall, 1992), Chap. 3.3.2

MERMET, J. (Ed.): 'VHDL for simulation, synthesis and formal proofs of hardware' (Kluwer Academic Publishers, 1992)

AGARWAL, S.: 'Thinking Petri nets through VHDL'. 1990 VHDL. Fall User's Group Meeting, Oakland, USA, October 1990, pp. 51-59

BERGE, J.-M., FONKOUA, A., MAGINOT, S., and ROUIL-LARD, J.: 'VHDL designer's reference' in 'System modeling' Kluwer Academic Publishers, 1992), Chap. 5, pp. 129-145

BAKER, L.: 'VHDL programming with advanced topics' (John Wiley & Sons, 1993)

BELHADJ, H., GERBAUX, L., BERTRAND, M.-C., and SAUCIER, G.: 'Specification and synthesis of communicating finite state machines' in SAUCIER, G., and TRILHE, J. (Eds.): 'Synthesis for control dominated circuits' (1993), pp. 91-102

RUNESSON, C.: 'Generation of VHDL code from coloured Petri nets'. Master's thesis, Linköping Institute of Technology, Sweden, February, 1993

PENG, Z.: 'Digital system simulation with VHDL in a high-level synthesis system', Microprocess. Microprogram., 1992, 35, pp. 263-270

Is Ivy Team. System Specs Leaflet

15 Ivy Team. System Specs Leaflet
 16 SWAMINATHAN, C., RAO, R., AYLOR, J.H., and JOHNSON, B.W.: 'A VHDL based environment for system level design and analysis'. VHDL International Users, Forum (Spring Confermation)

and analysis'. VHDL International Users, Forum (Spring Conference), May 1994, pp. 110–116
BENDERS, L.P., and STEVENS, M.P.: 'Petri net modelling in embedded system design' in DEWILDE, P., and VANDE-WALLE, J. (Eds.): 'CompEuro 1992: Computer systems and software engineering' (May 1992), pp. 612–617
ELES, P., KUCHCINSKI, K., PENG, Z., and MINEA, M.: 'Synthesis of VHDL concurrent processes'. Euro-DAC '94, Euro-pean Design Automation Conference with Euro-VHDL '94, Grenoble, France, September 1994, pp. 540–545
OLCOZ, S., and COLOM, J.M.: 'A colored Petri net model of VHDL', Form. Methods Syst. Des., 1995, 7, (1/2), pp. 101–123
IEEE: EURO-DAC'95: European Design Automation Conference with EURO-VHDL '95 (Proceedings), (IEEE Computer Society Press, 1995)

Society Press, 1995)

Society Press, 1995)
SILVA, M., and VALETTE, R.: 'Petri nets and flexible manufacturing' in ROZENBERG, G. (Ed.): 'Advances in Petri nets 89', Lect. Notes Comput. Sci., 424, pp. 376–417
ADAMSKI, M.: 'Parallel controller implementation using standard PLD software', in MOORE, W.R., and LUK, W. (Eds.): 'FPGAs' (Abingdon EE&CS Books, 1991)
ADAMSKI, M., and MONTEIRO, J.L.: 'Rule-based formal specification and implementation of logic controllers programs'. IEEE International Symposium on Industrial electronics, ISIE '95, Athens, Greece, July 1995, pp. 700–705
BILINSKI, K., ADAMSKI, M., SAUL, J., and DAGLESS, E.L.: 'Petri net based algorithms for parallel-controller synthesis', IEE Proc. Comput. Digit. Tech., 1994, 141, pp. 405–412
PATEL, M.R.K.: 'Random logic implementation of extended timed Petri nets', Microprocess. Microprogram., 1990, 30, pp. 313–320
FERNANDES, J.M., PINA, A.M., and PROENCA A I. 'Sim-

313+320
26 FERNANDES, J.M., PINA, A.M., and PROENÇA, A.J.: 'Simulation and synthesis of parallel controllers based on Petri nets', VII SBAC-PAD Simposió Brasileiro de Arquitetura de Computadores - Processamento de Alto Desempenho, July 1995, (Canela, Brazil),pp. 481-492 (in Portuguese)
27 SUZUKI, I., and MURATA, T.: 'A method for stepwise refinement and abstraction of Petri nets', J. Comput. Syst. Sci., 1981, 27 (1) pp. 51-76

**27**, (1) pp. 51–76

IEE Proc.-Comput. Digit. Tech., Vol. 144, No. 2, March 1997

28 FERNANDES, J.M., PINA, A.M., and PROENÇA, A.J.: 'Concurrent execution of Petri nets based on agents'. 1st Workshop on Object-oriented programming and models of concurrency within the XVI International Conference on Applications and theory of Petri nets, Torino, Italy, June 1995
29 GROSCH, J., and EMMELMANN, H.: 'A tool box for compiler construction'. Compiler Generation Project, Report no. 20, GMD, Universität Karlsruhe, January 1990
30 TAYLOR R: 'Transputer communication link', Microprocess.

30 TAYLOR, R.: 'Transputer communication link', *Microprocess. Microsyst.*, 1986, 10, (4), pp. 211–215
31 GREINER, A., and PÉCHEUX, F.: 'Alliance: A complete set of CAD tools for teaching digital VLSI design'. 3rd Eurochip Workshop on *VLSI design training*, Toledo, Spain, September 1992, pp. 230–237

# Appendix: The CONPAR language

The complete CONPAR language grammar is presented: the constructs of the language are described with some examples. The Backus-Naur Form (BNF) notation is used to show the language syntax.

#### Generic structure

The generic structure of a CONPAR source file fol-

```
< ParallelController >::=
< Header >
(< MacroPlace > | < MacroTransition >)^*
<Part> +
```

# [PREDICATEDESCRIPTION < PredDescr> +]

Remarks can be added to the source file and they can be nested to any level. To open a remark the string '< \*' is used and the remark ends with the string '\* >'.

The language is not case-sensitive. To write the keyword '.marking' any of the following strings is allowed: '.marking', '.Marking' '.MARKING', '.MaRkInG'. The same applies for any other keyword or identifier in the language.

# 9.2 Global signals

Global signals represent all the signals that are available in any part of the controller. Those signals include the clock, the primary inputs and outputs and the predicates.

Syntax:

```
<Header> ::=
  .CLOCK <id>
 [.INPUT < id > +]
 [.OUTPUT <id>+]
 [.PREDICATE <id>+]
```

# 9.3 Macronodes

Macronodes (macroplaces and macrotransitions) can be seen as procedures of an HLL and they let the controller be hierarchically specified. The interfaces are the ports of a macroplace or macrotransition.

Syntax:

```
<Macroplace> ::=
 .MACROPLACE <id> (<id>*, <id>*)
 .INTERFACE <id>, <id>
  <MacroNodeHeader>
 .NET <Transition>+
 [.MOOREOUTPUT <Moore_Output>+]
 [.PREDICATEDESCRIPTION < PredDescr>+]
 [<Initial_Marking>]
```

```
<MacroTransition> ::=
    .MACROTRANSITION <id> (<id>* , <id>*)
    .INTERFACE <id>, <id>
    <MacroNodeHeader>
    .NET <Transition>+
    [.MOOREOUTPUT <Moore_Output>+]
    [.PREDICATEDESCRIPTION <PredDescr>+]
```

# 9.4 Parts

The parts represent the several PNs that form the specification of a parallel controller, i.e. the various subcontrollers that together constitute the global controller. The parts can be interconnected or not interconnected. The places and transitions defined in parts are global, which means that places and transitions in any part should have distinct names.

Syntax:

```
<Part> ::=
    .PART <id>
        -PartHeader>
    .NET <Transition>+
        [.MOOREOUTPUT < Moore_Output>+]
        [.PREDICATEDESCRIPTION < PredDescr>+]
        <Initial_Marking>
```

# 9.5 Transitions

For each transition in a part or macronode, there is a specification, which describes the input and output places, its guard and the Mealy outputs activated at that transition.

Syntax:

```
<Transition> ::=
```

<label> : <Preconditions> |- <PostConditions>;

<label>: the transition being specified.

<Pre>Conditions>: list of input places and an optional guard (separated by '\*'). The guard should be specified as a single name. If the guard is just a single input signal (negated or not), that signal can be used directly. If the guard is written with more than one signal (inputs and places), the respective logical expression should be indicated by a predicate (see subsection 9.7). Whenever there are inhibitor or enabling arcs connecting a place to a given transition, its specification must be written with a predicate (to distinguish from 'normal' input places). An inhibitor arc is specified by negating its input place, while an enabling arc is specified by simply referring the source place from where it comes.

<PostConditions>: list of output places and Mealy output signals (only activated when the transition is enabled).

# 9.6 Moore outputs

For each place, a specification of the activated output signals must be considered. If no output signal is activated at a given place, no specification should be written.

Syntax:

```
<Moore_Output> ::=
```

<id> |- <Active\_Outputs>;

<id>: the place where the outputs are activated.

<a href="Active\_Outputs">< : list of the active output signals (separated by a "\*") when the respective place is marked.</a>

### 9.7 Predicates

When a transition's guard contains an expression with enabling or inhibitor arcs or with more than one input signal, a predicate must be used in the transition specification.

Syntax:

<PredDescr>

<id> = <Logic\_Function>;

<Logic\_Function>: a logical expression with input signals and places. The operators in Table 1 can be used to built a logical expression:

Table 1: Symbols used to define logical expressions for predicates

| Symbol | Meaning     |  |
|--------|-------------|--|
| *      | logical AND |  |
| +      | logical OR  |  |
| Ţ      | logical NOT |  |

To group logical expressions, parenthesis, '(' and ')', can be used. Note the examples in Fig. 15, assuming that xi are input signals, pi are places, ti are transitions and predi represent predicates.



Fig. 15 Transitions of an SIPN and their respective code in CONPAR

For transitions t1 and t2, predicates are not necessary because their guards contain a single input signal (inverted for transition t2). The other transitions need predicates. The transition t3 has a guard whose logical expression involves two input signals. For transitions t4 and t5, a predicate must be used, because there are an enabling arc with origin in place p4C and an inhibitor arc with origin in place p5C, respectively. Transition t6 represents the most generic situation, when the transition guard is a logical expression with input signals, enabling and inhibitor arcs.

# 9.8 Initial marking

For any part or macroplace, the places initially marked should be specified.

Syntax:

```
<Initial_Marking> ::=
.MARKING <id>+
```

<id>: specifies any of the places initially marked.

# 9.9 CONPAR language grammar

```
<ParallelController> ::=
    <Header>
    (<Macroplace> | <MacroTransition>)*
    <Part>+
```

```
[.PREDICATEDESCRIPTION < PredDescr>+]
                                                   <PartHeader> ::=
  .E
                                                     [.INPUT <id>+]
                                                     [.OUTPUT <id>+]
<Header> ::=
                                                     .PLACE <Node>+
  .CLOCK <id>
                                                     .TRANSITION <Node>+
  [.INPUT \langle id \rangle +]
                                                     [.PREDICATE <id>+]
  [.OUTPUT <id>+]
  [.PREDICATE <id>+]
                                                   <Transition> ::=
                                                     <id>: <Cond> (* <Cond>)* |- <id> (* <id>)*;
<MacroPlace>
  .MACROPLACE <id> (<id>* , <id>*)
                                                   <Cond> ::=
  .INTERFACE <id>, <id>
                                                     <id>
  <MacroNodeHeader>
                                                     !! <id>
  .NET <Transition>+
 [.MOOREOUTPUT < Moore_Output>+]
                                                   <Moore_Output> ::=
 [.PREDICATEDESCRIPTION < PredDescr>+]
                                                     <id>|- <id>(* <id>)*
 [<Initial_Marking>]
                                                   <PredDescr> ::=
<MacroTransition> ::=
                                                     <id> = <Logic_Function>;
  .MACROTRANSITION <id> (<id>*, <id>*)
                                                   <Logic Function> ::=
  .INTERFACE <id>, <id>
                                                     <id> <AuxLF>
  <MacroNodeHeader>
                                                     |! <Logic_Function> <AuxLF>
  .NET <Transition>+
                                                     | (<Logic Function>) <AuxLF>
 [.MOOREOUTPUT < Moore_Output>+]
 [.PREDICATEDESCRIPTION < PredDescr>+]
                                                   <AuxLF> ::=
                                                     + < Logic Function>
<MacroNodeHeader> ::=
                                                     |* <Logic_Function>
  .PLACE <Node>+
  .TRANSITION <Node>+
 [.PREDICATE <id>+]
                                                   <Initial_Marking> ::=
                                                     .MARKING <id>+
<Part> ::=
 .PART <id>
                                                   <Node> ::=
  <PartHeader>
                                                     <id> <NodeAux>
 .NET <Transition>+
                                                   <NodeAux> ::=
 [.MOOREOUTPUT < Moore Output> +]
                                                     = <id> (<id>*, <id>*)
 [.PREDICATEDESCRIPTION < PredDescr>+]
 <Initial Marking>
```