

#### **LITIX™** Interior

#### **Features**

- 32-bit Arm® Cortex®-M23 core
  - One clock per machine cycle architecture
  - Single cycle multiplier
  - Hardware divider
- · On-chip memory
  - 32 kB Flash (including 1000 TP memory)
  - 576 Bytes 1000TP memory
  - 3 kB SRAM
  - 16 kB Boot ROM for startup firmware and Flash routines
- On-chip oscillator and on-chip debug support via 2-wire SWD

# **Potential applications**

- · Three channel LED driver for interior lighting with LIN interface
- Contour lighting using a single light source with constant or slowly changing light patterns
- Functional and switch illumination
- · Surface lighting requiring single LED

#### **Product validation**

Qualified for automotive applications. Product validation according to AEC-Q100, Grade 1.

#### **Description**

The TLD4020-3ET is a 3 channel device with integrated and protected output stages. It is designed to control RGB LEDs with a current up to 50 mA as linear current sink (LCS). The power stages can be configured in parallel for higher load currents. Each individual power output stage is configurable via a 5-bit current set value. In total 3 independent and individual PWM configurations can be set. A LIN interface is used for programming (via bootloader), control and diagnostic feedback.



| Product type | Package     | Marking |
|--------------|-------------|---------|
| TLD4020-3ET  | PG-TFDSO-16 | _       |









# **Target datasheet**





# **Table of contents**

|       | Table of contents               | 2    |
|-------|---------------------------------|------|
| 1     | Product description             | 5    |
| 1.1   | Product summary                 | 5    |
| 1.2   | Additional features             | 5    |
| 2     | Block diagram and terms         | 6    |
| 3     | Pin configuration               | 8    |
| 4     | General product characteristics | 10   |
| 4.1   | Absolute maximum ratings        | 10   |
| 4.2   | Functional range                | 11   |
| 4.3   | Thermal resistance              | 12   |
| 5     | Power management unit (PMU)     | 13   |
| 5.1   | Features overview               | 13   |
| 5.2   | Block diagram                   | 13   |
| 5.3   | Voltage supply generation       | 13   |
| 5.3.1 | VDDC 1V5 Source                 | 13   |
| 5.3.2 | VS undervoltage monitor         | 13   |
| 5.4   | Watchdog                        | 14   |
| 5.5   | System state control            | 14   |
| 5.5.1 | PMU system modes overview       | . 14 |
| 5.5.2 | PMU mode transitions            | 15   |
| 5.6   | Reset management                | 15   |
| 5.7   | Wake-up management              | 15   |
| 5.8   | Data retention registers        | . 15 |
| 5.9   | Electrical characteristics PMU  | 15   |
| 5.9.1 | PMU operating conditions        | . 16 |
| 5.9.2 | Current consumption             | 16   |
| 5.9.3 | VDDC linear regulator           | 17   |
| 5.9.4 | VDDP linear regulator           | 18   |
| 5.9.5 | Power supply DC specification   | 18   |
| 5.9.6 | Watchdog                        | 18   |
| 5.9.7 | System state control            | . 19 |
| 6     | System control unit (SCU)       | 20   |
| 6.1   | Clock control                   | 20   |
| 6.1.1 | Clock source inputs             | . 20 |
| 6.1.2 | Clock generation                | 20   |
| 6.2   | Peripheral control              | . 21 |
| 6.3   | Interrupt control               | 21   |
| 6.4   | Electrical characteristics SCU  | 21   |

# **TLD4020-3ET**

# **Target datasheet**

# infineon

Table of contents

| 17             | Revision history                          | 47 |
|----------------|-------------------------------------------|----|
| 16             | Package dimensions                        | 46 |
| 15             | Timer2                                    | 45 |
| 14.3           | Electrical characteristics                | 40 |
| 14.2           | Auto-addressing                           | 38 |
| 14.1           | Features                                  | 37 |
| 14             | LIN transceiver                           | 37 |
| 13             | UART                                      | 36 |
| 12.3           | Electrical characteristics                | 34 |
| 12.2           | Output stage protection                   | 33 |
| 12.1           | PWM Generator                             |    |
| 12             | Power stage                               | 32 |
| 11.5           | Electrical characteristics                | 31 |
| 11.4           | LED forward voltage measurement           | 30 |
| 11.3           | Supply monitoring                         | 30 |
| 11.2           | ADC                                       |    |
| 11.1           | DTS                                       |    |
| 11             | Measurement unit                          |    |
| 10.1           | Electrical characteristics                |    |
| 10             | General purpose input / output (GPIO)     |    |
| 9.2<br>9.3     | Electrical characteristics                |    |
| 9.1.2<br>9.2   | SRAM                                      |    |
| 9.1.1<br>9.1.2 | Flash programming                         |    |
| 9.1            | NVM                                       |    |
| 9              | Memory system                             |    |
| 8.3            | Arm <sup>®</sup> Cortex <sup>®</sup> Core |    |
| 8.2            | Block diagram                             |    |
| 8.1            | Features overview                         |    |
| 8              | Microcontroller subsystem (MCU)           |    |
| 7.3            | Electrical characteristics clock sources  |    |
| 7.2            | Block diagram                             |    |
| 7.1            | Features overview                         |    |
| 7              | Clock sources                             |    |
| 6.4.3          | Peripheral control                        | 22 |
| 6.4.2          | Clock monitoring                          | 22 |
| 6.4.1          | Clock control                             | 22 |
|                |                                           |    |

# **TLD4020-3ET**

# **Target datasheet**



Table of contents

| Disclaimer | 51 |
|------------|----|
|------------|----|

# **Target datasheet**

1 Product description



# 1 Product description

# 1.1 Product summary

#### Table 1 Product summary

| Parameter                                          | Symbol                | Values                                 |
|----------------------------------------------------|-----------------------|----------------------------------------|
| Power supply operating voltage                     | V <sub>S(OP)</sub>    | 5.5 V 29 V                             |
| Maximum output voltage                             | V <sub>OUT_max</sub>  | 35 V                                   |
| Nominal load current (Linear current sink)         | I <sub>L_nom</sub>    | 50 mA, V <sub>s</sub> = 13.5 V         |
| Output current accuracy $T_J = 25^{\circ}\text{C}$ | A <sub>IOUT_25</sub>  | ±5%                                    |
| Minimum dropout voltage                            | $V_{\mathrm{DR,all}}$ | 1.2 V, I <sub>OUT</sub> ≥ 90% of 50 mA |

# 1.2 Additional features

- Optimized for electromagnetic compatibility (EMC)
- Optimized for low electromagnetic emission (EME)
- Optimized for high immunity against electromagnetic interference (EMI)
- Green product (RoHS compliant)
- Automotive temperature range of -40°C to 125°C
- One full duplex serial interface (UART), with LIN support
- One ISO 17987 series LIN transceiver
- LIN bootstrap loader to program the flash via LIN (LIN BSL)
- Three integrated low-side current sinks
- 11-bit differential A/D converter
- Integrated 10-bit digital temperature sensor (DTS)

# **Target datasheet**

2 Block diagram and terms



# 2 Block diagram and terms



Figure 1 Block diagram of TLD4020-3ET



Figure 2 Application block diagram (simplified)

# **Target datasheet**

2 Block diagram and terms





Figure 3 Terms and definitions

OUTn: n denotes the channel number from 0 to 2 GPIOn: n denotes the GPIO number from 0 to 1

# **Target datasheet**

3 Pin configuration



# 3 Pin configuration



Figure 4 Pin configuration

# Table 2 Pin definitions and functions

| Symbol      | Function                                                                                                                  |
|-------------|---------------------------------------------------------------------------------------------------------------------------|
| VS          | Power supply voltage                                                                                                      |
|             | Battery supply input                                                                                                      |
| NC          | Not connected                                                                                                             |
| GND         | Ground                                                                                                                    |
|             | Ground potential. Connect externally close to the chip                                                                    |
| NC          | Not connected                                                                                                             |
| LIN_M       | LIN master                                                                                                                |
|             | LIN connection towards direction of the master device                                                                     |
| LIN_S       | LIN slave                                                                                                                 |
|             | LIN connection away from master device                                                                                    |
| GPIO0       | GPIO                                                                                                                      |
|             | Can be used for voltage measurements or as general-purpose input/output. Can be used as a wake-up source from sleep mode  |
| GPIO1/SWCLK | GPIO/SWD clock                                                                                                            |
|             | Can be used for voltage measurements or as general-purpose input/output. Can be used as a wake-up source from sleep mode. |
|             | Serial Wire Debug clock                                                                                                   |
| SWIO/TMS    | SWD IO/TMS                                                                                                                |
|             | Serial Wire Debug input/output                                                                                            |
|             | Test mode select input                                                                                                    |
| NC          | Not connected                                                                                                             |
| OUT0OUT2    | Output channel                                                                                                            |
|             | Open-drain linear current sink. Connect to the target load                                                                |
|             | VS  NC  GND  NC  LIN_M  LIN_S  GPI00  GPI01/SWCLK  SWIO/TMS                                                               |

(table continues...)

# **TLD4020-3ET**

# **Target datasheet**

infineon

3 Pin configuration

# Table 2 (continued) Pin definitions and functions

| Pin | Symbol | Function                                                                                                                                                                                            |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _   | EP     | Exposed pad                                                                                                                                                                                         |
|     |        | Connect to external heat spreading Cu area connected to electrical GND.  Recommendation is to use the GND layer of a PCB with thermal vias. The exposed pad does not replace the electrical GND pin |

# **Target datasheet**

4 General product characteristics



# 4 General product characteristics

# 4.1 Absolute maximum ratings

# Table 3 Absolute maximum ratings

 $T_J$  = -40°C to +150°C; all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified).

| Parameter                              | Symbol                |      | Values    |       | Unit | Note or condition                                                                       | P-       |  |
|----------------------------------------|-----------------------|------|-----------|-------|------|-----------------------------------------------------------------------------------------|----------|--|
|                                        |                       | Min. | Min. Typ. |       |      |                                                                                         | Number   |  |
| Supply pins                            | 1                     |      |           | -     |      |                                                                                         |          |  |
| Power supply voltage                   | V <sub>S</sub>        | -0.3 | _         | 29    | V    | _                                                                                       | PRQ-142  |  |
| Power supply load dump voltage         | $V_{S(LD)}$           | -    | -         | 35    | V    | Suppressed load dump acc. to ISO16750-2 (2010). $R_i = 2 \Omega$                        | PRQ-143  |  |
| Output pins                            |                       |      |           |       |      |                                                                                         |          |  |
| Power output voltage                   | V <sub>OUT</sub>      | -0.3 | _         | 35    | V    | _                                                                                       | PRQ-896  |  |
| Power output current                   | I <sub>OUT</sub>      | 0    | _         | 56.65 | mA   | -                                                                                       | PRQ-495  |  |
| GPIO pins                              | 1                     |      |           | '     |      |                                                                                         |          |  |
| Voltage at pin GPIO0,<br>GPIO1         | V <sub>IO</sub>       | -0.3 | -         | 5.5   | V    | -                                                                                       | PRQ-898  |  |
| Current at pin GPIO0,<br>GPIO1         | I <sub>IO</sub>       | 0    | -         | 2     | mA   | -                                                                                       | PRQ-497  |  |
| LIN                                    | 1                     |      |           | -     |      |                                                                                         |          |  |
| Voltage at pin LIN_M, LIN_S            | V <sub>BUS</sub>      | -27  | -         | 35    | V    | -                                                                                       | PRQ-1138 |  |
| Temperatures                           | 1                     |      |           |       |      |                                                                                         |          |  |
| Junction temperature                   | $T_{J}$               | -40  | _         | 150   | °C   | _                                                                                       | PRQ-144  |  |
| Ambient temperature                    | $T_{A}$               | -40  | _         | 125   | °C   | -                                                                                       | PRQ-145  |  |
| ESD susceptibility                     | 1                     |      |           | -     |      |                                                                                         |          |  |
| ESD susceptibility all pins (HBM)      | V <sub>ESD(HBM)</sub> | -2   | _         | 2     | kV   | ESD susceptibility,<br>Human Body Model<br>"HBM" according to AEC<br>Q100-002           | PRQ-150  |  |
| ESD susceptibility LIN vs<br>GND (HBM) | V <sub>ESD(HBM)</sub> | -8   | _         | 8     | kV   | ESD susceptibility,<br>Human Body Model<br>"HBM" according to AEC<br>Q100-002           | PRQ-151  |  |
| ESD susceptibility all pins (CDM)      | V <sub>ESD(CDM)</sub> | -500 | -         | 500   | V    | ESD susceptibility,<br>Charged Device Model<br>"CDM" according to AEC<br>Q100-011 Rev D | PRQ-152  |  |

(table continues...)

# **Target datasheet**

4 General product characteristics



#### Table 3 (continued) Absolute maximum ratings

 $T_J$  = -40°C to +150°C; all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified).

| Parameter                            | Symbol Values            |      |      |      | Unit | Note or condition                                                                       | P-      |  |
|--------------------------------------|--------------------------|------|------|------|------|-----------------------------------------------------------------------------------------|---------|--|
|                                      |                          | Min. | Тур. | Max. |      |                                                                                         | Number  |  |
| ESD susceptibility corner pins (CDM) | V <sub>ESD(CDM)_CR</sub> | -750 | -    | 750  | V    | ESD susceptibility,<br>Charged Device Model<br>"CDM" according to AEC<br>Q100-011 Rev D | PRQ-153 |  |

#### Note:

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

# 4.2 Functional range

# Table 4 Functional range

 $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified).

| Parameter                          | Symbol               |      | Values |      | Unit | Note or condition        | P-      |
|------------------------------------|----------------------|------|--------|------|------|--------------------------|---------|
|                                    |                      | Min. | Тур.   | Max. |      |                          | Number  |
| Supply pins                        |                      | ·    |        |      | •    |                          |         |
| Supply voltage at VS               | $V_{S}$              | 5.5  | 13.5   | 29   | V    | _                        | PRQ-162 |
| Supply voltage for LIN transceiver | $V_{S\_LIN}$         | 5.5  | 13.5   | 18   | V    | -                        | PRQ-967 |
| VS capacitor range                 | C <sub>VS</sub>      | 2    | _      | _    | μF   | X7R                      | PRQ-164 |
| Temperatures                       |                      |      |        |      | •    |                          |         |
| Junction temperature               | TJ                   | -40  | _      | 150  | °C   | -                        | PRQ-529 |
| Power stage pins                   |                      |      |        |      |      | ·                        |         |
| Output voltage operating range     | V <sub>OUT(OP)</sub> | 0    | _      | 29   | V    | -                        | PRQ-897 |
| Output current per channel         | I <sub>OUT</sub>     | 0    | _      | 51.5 | mA   | -                        | PRQ-532 |
| Output capacitor range             | C <sub>OUT</sub>     | 0    | _      | 10   | nF   | -                        | PRQ-534 |
| Output inductance range            | L <sub>OUT</sub>     | 0    | _      | 0.5  | μН   | C <sub>OUT</sub> < 10 nF | PRQ-536 |

# **TLD4020-3ET**

# **Target datasheet**

4 General product characteristics



# 4.3 Thermal resistance

#### Table 5 Thermal resistance

| Parameter                                      | Symbol             | Symbol Values |      |      | Unit | Note or condition                      | P-       |  |
|------------------------------------------------|--------------------|---------------|------|------|------|----------------------------------------|----------|--|
|                                                |                    | Min.          | Тур. | Max. |      |                                        | Number   |  |
| Thermal resistance junction to top             | $\Psi_{JTOP}$      | -             | 30   | 35   | K/W  | 1)                                     | PRQ-538  |  |
| Thermal resistance junction to soldering point | R <sub>thJSP</sub> | _             | 30   | -    | K/W  | <sup>1)</sup> Simulated at exposed pad | PRQ-539  |  |
| Thermal resistance junction to ambient         | R <sub>thJA</sub>  | -             | 70   | -    | K/W  | 1)                                     | PRQ-1125 |  |

<sup>1)</sup> Specified by design, not subject to production test

#### Note:

Specified  $R_{\rm th}$  values are according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; the product (chip + package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70  $\mu$ m Cu, 2 x 35  $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. Simulation done at  $T_{\rm AMB}$  = 85°C with all channels on,  $P_{\rm DISSIPATION}$  = 1.5 W and a homogeneous temperature distribution across the device.

# **Target datasheet**

5 Power management unit (PMU)



# 5 Power management unit (PMU)

#### 5.1 Features overview

- Power management control with diagnosis
- System mode control (startup, sleep, active, and failsleep in case of severe system failures)
- Wake configuration and management
- Reset management according to the system modes
- Windowed watchdog providing a highly reliable and safe way to recover from software or hardware failures
- Configurable with SFRs. Supports error condition signaling to the MCU via interrupt
- Data retention registers available in all PMU modes
- Immune to ISO pulses. Compliant with the LV124 specification

# 5.2 Block diagram



Figure 5 PMU block diagram

# 5.3 Voltage supply generation

#### 5.3.1 VDDC 1V5 Source

As soon as the VDDC supply voltage is under  $V_{\text{DDCUVFALL}}$  for more than 1 µs (nominal) a VDDC undervoltage event is detected. The VDDC undervoltage is requesting a reset and it is reported via a status register.

Similar to the VDDC undervoltage, as soon as the VDDC supply voltage is above  $V_{\rm DDCOVRISE}$  for more than 2  $\mu$ s (nominal) a VDDC overvoltage event is detected. The VDDC overvoltage is requesting an interrupt and it is reported via a status register.

# 5.3.2 VS undervoltage monitor

As soon as the VS supply voltage is under  $V_{SUV}$  for more than 1 µs (nominal) a VS undervoltage event is detected. The VS undervoltage is requesting a reset and it is reported via a status register.

# **Target datasheet**

5 Power management unit (PMU)



# 5.4 Watchdog

A window watchdog mechanism is available to safeguard user software timing.

The incorrect servicing of the watchdog triggers a reset which is reported in a status register. After five times consecutive incorrect services a failsleep is entered.

The watchdog is serviced by toggling a trigger bit.

The watchdog is clocked with a clock source independent of the system clock.

The watchdog period is programmable.

# 5.5 System state control

# **5.5.1** PMU system modes overview

The device has the following operating modes:

- unsupplied (reset)
- startup
- active
- sleep
- failsleep



Figure 6 Power mode state diagram

# **Target datasheet**

5 Power management unit (PMU)



# 5.5.2 PMU mode transitions

#### Table 6 Power mode transitions

| From\To    | unsupplied   | startup             | active           | sleep          | failsleep           |
|------------|--------------|---------------------|------------------|----------------|---------------------|
| unsupplied | _            | e_startup           | _                | _              | -                   |
| startup    | e_unsupplied | _                   | e_startup2active | _              | e_startup2failsleep |
| active     | e_unsupplied | _                   | _                | e_active2sleep | e_active2failsleep  |
| sleep      | e_unsupplied | e_sleep2startup     | _                | _              | -                   |
| failsleep  | e_unsupplied | e_failsleep2startup | _                | _              | -                   |

#### Table 7 Power mode transition conditions

| Transition          | Condition                                         |
|---------------------|---------------------------------------------------|
| e_unsupplied        | Power supply voltage $V_S < V_{S\_PD}$            |
| e_startup           | Power supply voltage $V_S > V_{S(min)}$           |
| e_sleep2startup     | Wake-up event occurred                            |
| e_failsleep2startup | The failure is not permanent                      |
|                     | AND a wake-up event occurred                      |
| e_startup2active    | Internal supplies are stable                      |
| e_active2sleep      | Sleep request by CPU                              |
| e_startup2failsleep | Unrecoverable hardware fault detected             |
| e_active2failsleep  | Five consecutive watchdog timeout events occurred |
|                     | OR unrecoverable hardware fault detected          |

# 5.6 Reset management

The PMU provides register for inspecting the reset sources allowing to determine the reason for the last reset. This register can be cleared by the user software only.

# 5.7 Wake-up management

The PMU accepts wake-up requests from the following sources:

- LIN
- GPIO

# 5.8 Data retention registers

The PMU provides dedicated registers to store 96 bits of data. The content is retained in all the PMU operation modes except unsupplied mode.

# 5.9 Electrical characteristics PMU

# **Target datasheet**

5 Power management unit (PMU)



# 5.9.1 PMU operating conditions

#### Table 8 PMU operating conditions

 $V_S$  = 5.5 V to 29 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter                         | Symbol               |      | Values |      | Unit | Note or condition              | P-       |
|-----------------------------------|----------------------|------|--------|------|------|--------------------------------|----------|
|                                   |                      | Min. | Тур.   | Max. |      |                                | Number   |
| Input voltage                     | V <sub>S</sub>       | 5.5  | 13.5   | 29   | V    | -                              | PRQ-2871 |
| Input capacitor                   | C <sub>VS</sub>      | 2    | _      | _    | μF   | 1) 2) 3)                       | PRQ-2872 |
| Power supply undervoltage monitor | V <sub>SUV_MON</sub> | 4.8  | _      | 5.5  | V    | V <sub>S</sub> voltage falling | PRQ-2853 |
| Power-down voltage                | V <sub>S_PD</sub>    | _    | _      | 3.6  | V    | V <sub>S</sub> voltage falling | PRQ-479  |

<sup>1)</sup> Ceramic capacitor is recommended

# 5.9.2 Current consumption

# Table 9 Current consumption

 $V_S$  = 5.5 V to 29 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter                                            | Symbol                  | ymbol Values Unit Note or cond | Note or condition | P-   |    |                                                                                                                                                        |          |
|------------------------------------------------------|-------------------------|--------------------------------|-------------------|------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                      |                         | Min.                           | Тур.              | Max. |    |                                                                                                                                                        | Number   |
| Active mode current consumption                      | /vs(active)             | -                              | 12                | 15   | mA | Active mode:  SYS0_CLK = 40 MHz,  CPU_CLK = 20 MHz. MCU executing code from NVM, MCU subsystem only, all other external peripherals disabled           | PRQ-481  |
| Active mode current consumption at reduced frequency | I <sub>VS(ACTIVE)</sub> | -                              | 1.5               | 2    | mA | Active mode, slow-down operation: SYSO_CLK = CPU_CLK = 1 MHz. MCU executing code from NVM, MCU subsystem only, all other external peripherals disabled | PRQ-2890 |

(table continues...)

<sup>2)</sup> When DC voltage is applied to a ceramic capacitor, the effective capacitance is reduced due to DC bias effect. The table above therefore lists the minimum value as capacitance. In order to meet the minimum capacitance requirement, the nominal value of the capacitor may have to be scaled accordingly to take the drop of capacitance into account for a given DC voltage at the outputs of regulators.

<sup>3)</sup> Specified by design, not subject to production test

# **Target datasheet**

5 Power management unit (PMU)



# Table 9 (continued) Current consumption

 $V_S = 5.5 \text{ V}$  to 29 V,  $T_J = -40 ^{\circ}\text{C}$  to +150  $^{\circ}\text{C}$ , all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S = 13.5 \text{ V}$ ,  $T_J = 25 ^{\circ}\text{C}$ 

| Parameter                          | Symbol                 |      | Values |      | Unit | Note or condition                                                                                                                                            | P-       |
|------------------------------------|------------------------|------|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                    |                        | Min. | Тур.   | Max. |      |                                                                                                                                                              | Number   |
| Idle mode current consumption      | I <sub>VS(IDLE)</sub>  | -    | 10     | 12   | mA   | Idle mode operation: SYSO_CLK = 40 MHz. CPU_CLK = stopped. No DMA, bus system stopped. MCU idle. MCU subsystem only, all other external peripherals disabled | PRQ-2891 |
| Sleep mode current consumption     | I <sub>VS(SLEEP)</sub> | _    | 20     | 30   | μΑ   | $T_J$ = -40°C to 85°C;<br>$V_S$ = 7.3 V to 18 V;<br>sleep mode;<br>$V_{BUS}$ = $V_{BUS\_REC}$                                                                | PRQ-480  |
| Sleep mode current consumption     | I <sub>VS(SLEEP)</sub> | -    | 150    | 200  | μΑ   | $T_J$ = -40°C to 85°C<br>$V_S$ = 3.6 V to 7.3 V<br>sleep mode                                                                                                | PRQ-2893 |
| Failsleep mode current consumption | I <sub>VS(SLEEP)</sub> | -    | 20     | 30   | μΑ   | $T_J$ = -40°C to 85°C<br>failsleep mode<br>$V_S$ = 7.3 V to 18 V                                                                                             | PRQ-2894 |

# 5.9.3 VDDC linear regulator

# Table 10 VDDC linear regulator

| Parameter                                         | Symbol                  |      | Values |      | Unit | Note or condition                   | P-       |
|---------------------------------------------------|-------------------------|------|--------|------|------|-------------------------------------|----------|
|                                                   |                         | Min. | Тур.   | Max. |      |                                     | Number   |
| VDDC DC voltage                                   | $V_{\mathrm{DDC}}$      | 1.4  | 1.5    | 1.6  | V    | $V_{\rm S} \ge V_{\rm S\_EXT(min)}$ | PRQ-2897 |
| VDDC monitor<br>undervoltage falling<br>threshold | V <sub>VDDCUVFALL</sub> | 1.2  | 1.25   | 1.3  | V    | -                                   | PRQ-2898 |
| VDDC monitor<br>overvoltage rising<br>threshold   | V <sub>VDDCOVRISE</sub> | 1.65 | 1.72   | 1.79 | V    | -                                   | PRQ-2900 |
| VDDC monitor overvoltage hysteresis               | V <sub>VDDCOVHYS</sub>  | 20   | 30     | 40   | mV   | 1)                                  | PRQ-2901 |
| VDDC monitor<br>undervoltage hysteresis           | V <sub>VDDCUVHYS</sub>  | 20   | 30     | 40   | mV   | 1)                                  | PRQ-2903 |

#### **TLD4020-3ET**

# **Target datasheet**

5 Power management unit (PMU)



1) Specified by design, not subject to production test

# 5.9.4 VDDP linear regulator

#### Table 11 VDDP linear regulator

 $V_S$  = 5.5 V to 29 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter                            | Symbol                 | Values |      | Unit | Note or condition | P- |          |
|--------------------------------------|------------------------|--------|------|------|-------------------|----|----------|
|                                      |                        | Min.   | Тур. | Max. |                   |    | Number   |
| VDDP DC output voltage               | $V_{\mathrm{VDDP}}$    | 4.75   | 5.0  | 5.25 | V                 | -  | PRQ-2904 |
| VDDP monitor undervoltage hysteresis | V <sub>VDDPUVHYS</sub> | 250    | 300  | 350  | mV                | 1) | PRQ-2906 |

<sup>1)</sup> Specified by design, not subject to production test

# 5.9.5 Power supply DC specification

# Table 12 Power supply DC specification

 $V_S$  = 5.5 V to 29 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter        | Symbol            | Values |      |      | Unit | Note or condition             | P-      |
|------------------|-------------------|--------|------|------|------|-------------------------------|---------|
|                  |                   | Min.   | Тур. | Max. |      |                               | Number  |
| Power-up voltage | V <sub>S_PU</sub> | -      | _    | 4.7  | V    | V <sub>S</sub> voltage rising | PRQ-921 |

# 5.9.6 Watchdog

#### Table 13 Watchdog

| Parameter                        | Symbol              |      | Values |      | Unit | Note or condition | P-       |
|----------------------------------|---------------------|------|--------|------|------|-------------------|----------|
|                                  |                     | Min. | Тур.   | Max. |      |                   | Number   |
| Watchdog timer clock period      | t <sub>WDTCLK</sub> | 40   | 50     | 60   | ns   | 1)                | PRQ-2953 |
| Long open window (LOW) duration  | $t_{LOW}$           | 160  | 200    | 240  | ms   | 1)                | PRQ-2310 |
| Short open window (SOW) duration | t <sub>SOW</sub>    | 24   | 30     | 36   | ms   | 1)                | PRQ-2311 |

<sup>1)</sup> Specified by design, not subject to production test

# **TLD4020-3ET**

# **Target datasheet**

5 Power management unit (PMU)



# 5.9.7 System state control

# Table 14 System state control

| Parameter                 | Symbol                    |      | Values |      | Unit | Note or condition                                                                         | n P-     |
|---------------------------|---------------------------|------|--------|------|------|-------------------------------------------------------------------------------------------|----------|
|                           |                           | Min. | Тур.   | Max. |      |                                                                                           | Number   |
| Unsupplied to active mode | t <sub>UNSUP2ACT</sub>    | -    | -      | 2.5  | ms   | Time power-up event<br>to first instruction<br>execution in user<br>software or BSL ready | PRQ-2474 |
| Active to sleep mode      | t <sub>ACTIVE2SLEEP</sub> | _    | _      | 250  | μs   | Triggered by WFE command                                                                  | PRQ-835  |
| Sleep to active mode      | t <sub>SLP2ACT</sub>      | _    | -      | 2.5  | ms   | Triggered by a wake-up event                                                              | PRQ-2316 |
| Failsleep to active mode  | t <sub>FSLP2ACT</sub>     | -    | -      | 2.5  | ms   | Triggered by wake-up event                                                                | PRQ-2318 |

# **Target datasheet**

6 System control unit (SCU)



# 6 System control unit (SCU)

- The SCU provides a flexible clock management
- The SCU synchronizes the reset signals
- The SCU provides interrupt mapping features
- The SCU provides power control for load stepping

#### 6.1 Clock control



Figure 7 Clock generation

The SCU is able to select a configurable input clock source for SYSO\_CLK.

# **6.1.1** Clock source inputs

The following clock sources can be selected:

- Clock source 0 with a frequency of f<sub>CLKSRCO</sub>
- Clock source 1 which is generated from clock source 0 by a P/Q divider

# 6.1.2 Clock generation

The SCU generates clock NVM\_CLK for the NVM from SYSO\_CLK.

The SCU generates clock CPU\_CLK for the CPU subsystem from SYSO\_CLK.

The SCU generates clock FILT\_CLK from SYS0\_CLK. The selected input clock source and 1/N divider setting must ensure that the FILT\_CLK frequency is within the range of  $f_{\text{FILT}}$  CLK.

The frequency *f* of clocks generated from system clock SYSn\_CLK is done via individual 1/N dividers according to the following formula:

$$f = \frac{f_{\text{SYSn\_CLK}}}{N} \tag{1}$$

Unless otherwise specified, the programmable values for N are listed in Table 15.



6 System control unit (SCU)

| Table 15      | Programmable 1/N scaling values             |
|---------------|---------------------------------------------|
| Scaling value |                                             |
| 1             |                                             |
| 2             |                                             |
| 3             |                                             |
| 4             |                                             |
| 6             |                                             |
| 8             |                                             |
| 16            |                                             |
| 20            |                                             |
| Table 16      | Programmable 1/N scaling values for NVM_CLK |
| Scaling value |                                             |
| 1             |                                             |
| 2             |                                             |

The SCU generates clock SYSTICK\_CLK from CLKSRC0 as input for the CPU. The SYSTICK\_CLK frequency  $f_{\text{SYSTICK}}$  CLK is configurable via a dedicated 1/N divider according to the following formula:

$$f_{\text{SYSTICK\_CLK}} = \frac{f_{\text{CLKSRC0}}}{N}$$
 (2)

The programmable values for N are from 1 to 511.

#### Peripheral control 6.2

Peripheral control performs power-up/power-down sequencing for individual peripherals according to power steps limits of the supply system. The power-up/power-down time for individual modules is  $t_{POWSEO}$ .

Idle mode and sleep mode entry sequence is applied upon POWAVE REQ mode request input signal from CPU.

The POWAVE REQ is triggered with Arm Cortex - M sleep mode request with WFE/WFI instruction.

The selection between idle mode and sleep mode is performed with a dedicated register in SCU.

The default is idle mode.

#### 6.3 **Interrupt control**

The interrupt control collects the interrupt sources of the peripherals and maps to the CPU input vector using configuration registers.

#### **Electrical characteristics SCU** 6.4

# **Target datasheet**

6 System control unit (SCU)



#### 6.4.1 Clock control

#### Table 17 Electrical characteristics

 $V_S$  = 5.5 V to 29 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter              | Symbol                |      | Values |      | Unit | Note or condition                                 | P-       |
|------------------------|-----------------------|------|--------|------|------|---------------------------------------------------|----------|
|                        |                       | Min. | Тур.   | Max. |      |                                                   | Number   |
| SYS0_CLK frequency     | f <sub>SYS0_CLK</sub> | 39.6 | 40     | 40.6 | MHz  | -                                                 | PRQ-2471 |
| Filter clock frequency | $f_{FILT\_CLK}$       | 1.9  | 2      | 2.1  | MHz  | To be ensured by user configuration <sup>1)</sup> | PRQ-3103 |

It must be ensured that the frequency resulting from combined configuration of SYSO\_CLK and relevant 1/N clock divider lies within the specified range

# 6.4.2 Clock monitoring

#### Table 18 Electrical characteristics clock monitoring

 $V_S$  = 5.5 V to 29 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter                                                 | Symbol                 |      | Values |      |    | Note or condition                                   | P-       |
|-----------------------------------------------------------|------------------------|------|--------|------|----|-----------------------------------------------------|----------|
|                                                           |                        | Min. | Тур.   | Max. |    |                                                     | Number   |
| Reference clock<br>(REFCLK) failure<br>detection time     | t <sub>REFCLKFD</sub>  | 11   | 14     | 17   | μs | Timing is referred to the master clock (MCLK) 1)    | PRQ-2971 |
| Master clock (MCLK) watchdog timeout to device reset time | t <sub>M_CLKLOSS</sub> | 25   | 30     | 35   | μs | Timing is referred to the standby clock (REFCLK) 1) | PRQ-3119 |

<sup>1)</sup> Specified by design, not subject to production test

# 6.4.3 Peripheral control

#### Table 19 Electrical characteristics peripheral control

| Parameter                          | Symbol              | Values |      |      | Unit | Note or condition | P-       |
|------------------------------------|---------------------|--------|------|------|------|-------------------|----------|
|                                    |                     | Min.   | Тур. | Max. |      |                   | Number   |
| Peripheral control sequencing time | t <sub>POWSEQ</sub> | _      | _    | 0.2  | ms   | -                 | PRQ-2347 |

# **Target datasheet**

7 Clock sources



#### 7 Clock sources

#### 7.1 Features overview

The master clock (MCLK) is always on, in active mode. It has following use cases:

- Clock source for filters within the PMU
- Clock source for the watchdog timer (WDT)

The device features clock source 0 with a frequency of  $f_{CLKSRC0}$ .

Clock source 1 is generated from clock source 0 with a P/Q divider according to the following formula:

$$f_{\text{CLKSRC1}} = \frac{P}{Q} \times f_{\text{CLKSRC0}}$$
 (3)

The allowed range for P and Q is 1 to 1023, whereby P/Q has to be  $\leq 1$ .

# 7.2 Block diagram



Figure 8 Internal clock sources

# 7.3 Electrical characteristics clock sources

#### Table 20 Electrical characteristics

| Parameter                 | Symbol               | Symbol Values |      |      |     | Note or condition             | P-       |
|---------------------------|----------------------|---------------|------|------|-----|-------------------------------|----------|
|                           |                      | Min.          | Тур. | Max. |     |                               | Number   |
| Clock source 0 frequency  | f <sub>CLKSRC0</sub> | 39.4          | 40   | 40.6 | MHz | <i>T</i> <sub>J</sub> ≤ 150°C | PRQ-2828 |
| Master clock frequency    | $f_{MCLK}$           | 17            | 20   | 23   | MHz | _                             | PRQ-482  |
| Reference clock frequency | $f_{REFCLK}$         | 85            | 100  | 115  | kHz | -                             | PRQ-3132 |

# **Target datasheet**

8 Microcontroller subsystem (MCU)



# 8 Microcontroller subsystem (MCU)

#### 8.1 Features overview

- Arm Cortex -M23 core
- Arm v8-M architecture
- Arm Thumb + Thumb 2 instruction set
- Fast multiply (one cycle)
- Debug access through debug access port (DAP) via serial wire debug (SWD) connection
- Halt after reset (HAR) support
- · The debug access can be disabled
- Four hardware breakpoints
- Four data watchpoints
- ARM® AMBA® 5 AHB interface for code, data, debug and peripheral transactions
- 32 external interrupt inputs, each with four levels of priority
- The system timer (SYSTICK) can be used as general purpose timer, for example, for periodic operating system tick. The SYSTICK event can request an exception at the NVIC. The SYSTICK has following features:
  - 24-bit down counting timer
  - Auto-reload from programmable reload value
  - Selectable clock source
  - CPU exception (system tick)
- Secure usage is programmable

# 8.2 Block diagram



Figure 9 MCU block diagram

# 8.3 Arm<sup>®</sup> Cortex<sup>®</sup> Core

The device integrates a processor with following feature set:

# **Target datasheet**

8 Microcontroller subsystem (MCU)



- Arm® Cortex®-M23 core
- Arm®v8-M architecture
- Thumb® + Thumb® 2 instruction set
- SysTick timer
- Hardware divider
- Hardware multiplier

The device integrates a nested vectored interrupt controller (NVIC) with following feature set:

- Configurable number of external interrupts
- Programmable interrupt priority levels
- Dynamic re-prioritization of interrupts

The CPU is connected to an advanced high-performance bus (AHB) as bus master.

The core provides a debug unit with following configuration options:

- Accessible via serial wire debug interface (SWD)
- CPU register can be read and write
- System memory access
- 4 hardware debug breakpoints
- Halt after reset (HAR)
- The debug unit can be disabled to avoid an unintended activation in the final application

The debug mechanism supports up to four data watchpoints.

# **Target datasheet**

9 Memory system



# 9 Memory system

The memory subsystem provides

- Access to ROM, RAM, Flash and configuration sectors through the AHB interface
- MBIST for RAM
- MBIST for ROM
- Flash erase and program function

#### 9.1 NVM

The flash has a hardware error correction.

# 9.1.1 Flash programming

The device offers means for the user to program the NVM.

# 9.1.2 Flash error correction (ECC)

The hardware error correction (ECC) can correct a single bit error and detect a double bit error (SECDET):

- In case a single bit error is detected, an error flag ECC1 is set
- In case a double bit error is detected, a warning flag ECC2 is set, an NMI can be requested

#### 9.2 SRAM

The hardware error correction (ECC) can correct a single bit error and detect a double bit error (SECDET):

- In case a single bit error is detected an error flag ECC1 is set, an NMI can be requested
- In case a double bit error is detected a warning flag ECC2 is set, an NMI can be requested

#### 9.3 Electrical characteristics

#### Table 21 Electrical characteristics

 $V_S$  = 5.5 V to 29 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter                      | Symbol              |      | Values |      | Unit   | Note or condition | P-       |
|--------------------------------|---------------------|------|--------|------|--------|-------------------|----------|
|                                |                     | Min. | Тур.   | Max. |        |                   | Number   |
| BROM size                      | $n_{BROM}$          | 16   | _      | _    | kB     | _                 | PRQ-140  |
| SRAM size                      | n <sub>SRAM</sub>   | 3    | _      | _    | kB     | _                 | PRQ-137  |
| Flash size                     | n <sub>FLASH</sub>  | 32   | _      | _    | kB     | _                 | PRQ-139  |
| 1000TP size                    | n <sub>1000TP</sub> | 576  | _      | _    | Byte   | _                 | PRQ-141  |
| Initial read access time       | $t_{RD}$            | _    | _      | 75   | ns     | _                 | PRQ-2810 |
| Write time per page            | $t_{WR}$            | _    | 3      | 3.5  | ms     | 1)                | PRQ-2811 |
| Erase time per sector/         | $t_{ER}$            | 4    | 4.5    | _    | ms     | 1)                | PRQ-2813 |
| Endurance                      | $n_{ER}$            | 1000 | _      | _    | cycles | _                 | PRQ-147  |
| Data retention                 | $t_{RET}$           | 20   | 50     | _    | years  | _                 | PRQ-646  |
| Minimum VS programming voltage | V <sub>VSPROG</sub> | 4.95 | -      | _    | V      | -                 | PRQ-3143 |

(table continues...)

# **TLD4020-3ET**

# **Target datasheet**

9 Memory system



# Table 21 (continued) Electrical characteristics

 $V_S$  = 5.5 V to 29 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter | Symbol | Values |      |      | Unit | Note or condition | P-     |
|-----------|--------|--------|------|------|------|-------------------|--------|
|           |        | Min.   | Тур. | Max. |      |                   | Number |

1) Specified by design, not subject to production test

# **Target datasheet**

10 General purpose input / output (GPIO)



# 10 General purpose input / output (GPIO)

The device provides two general purpose input/output pins GPIO0 and GPIO1. The GPIOs can be used as

- Open drain digital input/output for signaling
- Wake-up source from sleep mode
- Analog input connected to the internal ADC multiplexer for external measurements, for example external NTC/PTC measurements

The GPIOn pins integrate an internal pull-down function, where the pull-down current is defined by  $I_{\rm IO-PD}$ .

The pull-down current can be activated when the pin is configured as a digital input pin and is disabled if the pin is used as an analog input pin.

The GPIOs can be configured via register as analog input pins for external voltage measurements, for example for external NTC/PTC temperature measurements.

The pull-down function is disabled in case the GPIOn is configured as analog input pin.

# 10.1 Electrical characteristics

#### Table 22 Electrical characteristics

 $V_S = 5.5 \text{ V}$  to 29 V,  $T_J = -40^{\circ}\text{C}$  to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S = 13.5 \text{ V}$ ,  $T_J = 25^{\circ}\text{C}$ 

| Parameter                   | Symbol             |      | Values |      |    | Note or condition                                                                                         | P-       |
|-----------------------------|--------------------|------|--------|------|----|-----------------------------------------------------------------------------------------------------------|----------|
|                             |                    | Min. | Тур.   | Max. |    |                                                                                                           | Number   |
| General purpose input /     | output             |      |        |      |    |                                                                                                           |          |
| IO low voltage              | V <sub>IO_L</sub>  | 0    | _      | 0.8  | V  | -                                                                                                         | PRQ-853  |
| IO high voltage             | V <sub>IO_H</sub>  | 2.0  | _      | 5.5  | V  | Internally clamped to $\geq$ 5.5 V if the input current is $\leq I_{10}$ and pin is configured as input   | PRQ-854  |
| Analog input voltage range  | $V_{AIN}$          | 0    | _      | 4    | V  | -                                                                                                         | PRQ-855  |
| Digital input voltage range | $V_{DIN}$          | 0    | _      | 5    | V  | -                                                                                                         | PRQ-881  |
| Input pull-down current     | I <sub>IO_PD</sub> | 3    | 10     | 25   | μА | V <sub>IO</sub> = 5 V; configured as digital input                                                        | PRQ-856  |
| Input leakage current       | I <sub>IL</sub>    | -1   | -      | 1    | μΑ | V <sub>AIN</sub> = 4 V;<br>configured as analog<br>input                                                  | PRQ-857  |
| Output impedance            | R <sub>IO</sub>    | 1000 | 2000   | 3000 | Ω  | Configured as digital output low.  V <sub>IO</sub> = 0.4 V                                                | PRQ-1131 |
| Time for GPIO wake-up       | t <sub>WK_IO</sub> | 30   | -      | 150  | μs | <sup>1)</sup> Including analog and digital filter time. Digital filter time can be adjusted via register. | PRQ-928  |

(table continues...)

# **TLD4020-3ET**

# **Target datasheet**

10 General purpose input / output (GPIO)



# Table 22 (continued) Electrical characteristics

| Parameter                           | Symbol                    | Values |      |      | Unit | Note or condition                                                                | P-      |
|-------------------------------------|---------------------------|--------|------|------|------|----------------------------------------------------------------------------------|---------|
|                                     |                           | Min.   | Тур. | Max. |      |                                                                                  | Number  |
| Analog filter time for GPIO wake-up | t <sub>WK_IO_filter</sub> | 3      | _    | 15   | μs   | 1) An additional digital filter is required to achieve the required wake-up time | PRQ-929 |

<sup>1)</sup> Specified by design, not subject to production test

# **Target datasheet**

11 Measurement unit



#### 11 Measurement unit

- 11-bit ADC with 3 inputs allowing measurement of LED forward voltage
- 2 inputs for GPIO voltage measurement
- 10-bit digital temperature sensor (DTS) for monitoring the chip temperature
- 11-bit supply monitoring

#### 11.1 DTS

The device has an 11-bit digital temperature sensor (DTS) integrated.

#### 11.2 ADC

The device has a differential analog to digital converter integrated to measure LED forward voltages.

ADC measurements can be triggered by other IP blocks, such as the power stage.

# 11.3 Supply monitoring

The device provides an analog to digital conversion of  $V_S$  voltage measurement with a resolution of  $n_{VRES\_Sup}$ . The device samples the  $V_S$  once per PWM period and stores the result in a VS result register. New data is signaled with a dedicated valid flag, which is reset after reading completion.

# 11.4 LED forward voltage measurement

The LED forward voltage measurements, performed by the ADC, follow a schedule that is configurable via registers. Schedule configuration consists of the following settings:

- A measurement start value per channel relative to the beginning of the PWM period and independent of the duty cycle configuration (i.e. possible during on and off period).
- A fixed sequential priority ranking in case of equal start values of multiple channels. Channel 0 has the highest priority.

To ensure a reliable measurement result, the time between output activation for each channel and its corresponding forward voltage measurement has to be at least  $t_{\text{DIAG\_DLY}}$  and the output has to be activated during the entire measurement.

The LED forward voltage measurements are performed in every PWM period. After measurements for all channels have been performed in the current PWM period, there are no further forward voltage measurements performed until the next PWM period.



Figure 10 LED forward voltage measurement configuration (sequence = OUT1, OUT0, OUT2)

# **Target datasheet**

11 Measurement unit



The input gain for LED forward voltage measurements can be configured to  $k_{\text{VF1}}$  or  $k_{\text{VF2}}$  via register.

# 11.5 Electrical characteristics

#### **Table 23 Electrical Characteristics**

| Parameter                            | Symbol                       |      | Values |             | Unit | Note or condition                                      | P-<br>Number |
|--------------------------------------|------------------------------|------|--------|-------------|------|--------------------------------------------------------|--------------|
|                                      |                              | Min. | Тур.   | Max.        |      |                                                        |              |
| ADC                                  |                              | ·    |        |             |      |                                                        |              |
| Conversion resolution                | n <sub>VRES</sub>            | 11   | _      | _           | Bit  | -                                                      | PRQ-900      |
| Supply voltage conversion resolution | n <sub>VRES_Sup</sub>        | 11   | -      | _           | Bit  | Full scale 20.067 V                                    | PRQ-924      |
| Differential nonlinearity error      | DNL                          | -1   | -      | 1           | LSB  | -                                                      | PRQ-902      |
| Integral nonlinearity                | INL                          | -2   | _      | 2           | LSB  | -                                                      | PRQ-903      |
| Offset                               | <i>ADC</i> <sub>offset</sub> | -2   | _      | 2           | LSB  | -                                                      | PRQ-904      |
| Gain error                           | <i>ADC</i> <sub>gain</sub>   | -0.5 | _      | 0.5         | %    | -                                                      | PRQ-905      |
| Sampling rate                        | $f_{S}$                      | 250  | _      | _           | kS/s | 1)                                                     | PRQ-906      |
| Forward voltage measurement gain     | k <sub>VF1</sub>             | _    | 1      | _           | _    | Conversion range 0 V to 4 V                            | PRQ-2512     |
| Forward voltage measurement gain     | k <sub>VF2</sub>             | _    | 0.5    | _           | _    | Conversion range 0-8 V                                 | PRQ-2513     |
| Forward voltage measurement timing   | t <sub>DIAG_CHn</sub>        | 0    | -      | PWM_M<br>AX | -    | 1) Time in peripheral clock cycles. n = channel number | PRQ-955      |
| DTS                                  | -1                           |      |        |             | 1    | ı                                                      |              |
| DTS absolute accuracy                | A <sub>DTS_abs</sub>         | -7   | _      | +7          | К    | -                                                      | PRQ-913      |

# **Target datasheet**

12 Power stage



# 12 Power stage

- Three open-drain linear current sink output power stages
- Three individually configurable start and stop PWM compare registers with 16-bit resolution to configure the duty cycle and phase shift
- One master PWM frequency f<sub>PWM</sub>
- Output current individually configurable for each channel
- Parallel output operation
- Integrated thermal overload protection

The device integrates 3 output power stages.

The output stages sink an individually configurable current  $I_{OUT}$  according to the formula below, where n is a 5-bit value configurable via register.

$$I_{\text{OUT}} = 5 + 1.5 \times n \tag{4}$$

Up to all output stages can be used in parallel to achieve a higher output current without any dedicated configuration needs.

The power output stage provides an individual configurable normal and fast switching mode where the turn-on and turn-off timings are defined in PWM output timing and the timing definition is shown in Figure 11.

The normal switching mode is the default configuration and can be changed to fast-mode via registers.



Figure 11 Output stage timing definition

#### 12.1 PWM Generator

The device operates each power output stage with a PWM function containing

- Individually configurable start and stop compare values per output channel
- One global PWM frequency

The PWM engine operates with one master PWM frequency defined by a period value PWM\_MAX with resolution  $n_{\text{PWM}}$  and configurable via register. The PWM frequency is determined by the following formula.

$$f_{\text{PWM}} = \frac{f_{\text{SYS0\_CLK}}}{n_{\text{PWM\_PS}} \times (\text{PWM\_MAX} + 1)}$$
 (5)

The following table lists some examples for PWM\_MAX period values and the resulting PWM frequencies.

# **Target datasheet**

12 Power stage



Table 24 PWM frequency examples ( $f_{SYS0 CLK} = 40 MHz$ )

| n <sub>PWM_PS</sub> | PWM_MAX         | $f_{PWM}$ in Hz |
|---------------------|-----------------|-----------------|
| 1                   | 0xFFFF (16 bit) | 610             |
| 1                   | 0x7FFF (15 bit) | 1220            |
| 2                   | 0x3FFF (14 bit) | 1220            |
| 2                   | 0x1FFF (13 bit) | 2440            |
| 4                   | 0x0FFF (12 bit) | 2440            |

The PWM engine provides a total of 3 individually configurable PWM phase shift values, one per output channel, configurable via register.

The PWM engine provides a total of 3 individually configurable PWM duty cycle values, one per output channel, configurable via register.

Duty cycle and phase shift of the output channels are controlled via the corresponding phase shift and duty cycle registers.

Updated phase shift and duty cycle values of a channel are applied to the power stages synchronously to the internal PWM period, that is, the power output duty cycle and phase shift change is seen the latest after one PWM period  $(1/f_{PWM})$ .



Figure 12 PWM output generation

# 12.2 Output stage protection

The output stage integrates an individual thermal overload protection.

The output stage turns off if the junction temperature exceeds  $T_{J\_SD\_LCS}$  with a hysteresis of  $\Delta T_{J\_SD\_LCS}$  and reports the thermal overload event in a fault register.

The output stage contains a configurable protection behavior for the thermal overload fault event. The protection behavior consists of two options, 1) synchronized latch off and 2) latch off.

- All output stages turn off after a thermal overload event if it is configured to 1) synchronized latch off. All output stages remains off as long as the dedicated fault register is not cleared via register AND T<sub>J</sub> is lower than T<sub>J\_SD\_LCS</sub> ΔT<sub>J\_SD\_LCS</sub>.
- The output stage remains off after a thermal overload event if it is configured to 2) latch off, which is the default configuration. The output stage remains off as long as the dedicated fault register is not cleared via register AND  $T_{\perp}$  is lower than  $T_{\perp}$  SD LCS  $\Delta T_{\perp}$  SD LCS.

# **TLD4020-3ET**

# **Target datasheet**

12 Power stage



The protection behavior can be configured globally via register.

The output stage integrates a short to ground detection.

The output stage of the corresponding channel is turned off if an external short to ground is detected and the fault event is reported in a fault register.

# 12.3 Electrical characteristics

#### Table 25 Electrical Characteristics

 $V_S$  = 5.5 V to 29 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter                              | Symbol                                 |            | Values |      | Unit | Note or condition                                                                                                                    | P-       |
|----------------------------------------|----------------------------------------|------------|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                        |                                        | Min.       | Тур.   | Max. |      |                                                                                                                                      | Number   |
| Leakage currents                       |                                        |            |        |      |      |                                                                                                                                      |          |
| Output leakage current                 | I <sub>OUT-LEAK_85</sub>               | _          | _      | 3    | μΑ   | <i>T</i> <sub>J</sub> ≤ 85°C                                                                                                         | PRQ-365  |
| Output leakage current                 | I <sub>OUT-LEAK</sub>                  | _          | _      | 7    | μΑ   | <i>T</i> <sub>J</sub> ≤ 150°C                                                                                                        | PRQ-366  |
| Output current accuracy                | y and drop-o                           | ut voltage | 2      |      |      |                                                                                                                                      |          |
| Output current accuracy                | A <sub>IOUT_25</sub>                   | -5         | -      | 5    | %    | $T_{\rm J} \ge 25 ^{\circ} {\rm C};$<br>full scale range, where<br>5.0 mA $\le I_{\rm OUT} \le 51.5$ mA                              | PRQ-367  |
| Output current accuracy                | A <sub>IOUT</sub>                      | -10        | _      | 10   | %    | -40°C $\leq T_{\rm J} < 150$ °C;<br>full scale range, where<br>5.0 mA $\leq I_{\rm OUT} \leq 51.5$ mA                                | PRQ-369  |
| Output current channel matching        | I <sub>OUTn,</sub> I <sub>OUTn+1</sub> | -5         | _      | 5    | %    | (I <sub>OUTn</sub> - I <sub>average</sub> )/I <sub>average</sub> ,<br>full scale range, where<br>5.0 mA ≤ I <sub>OUT</sub> ≤ 51.5 mA | PRQ-372  |
| Drop out voltage - all channels active | $V_{\mathrm{DR,all}}$                  | 1.2        | -      | -    | V    | $T_{\rm J} \le 105^{\circ}{\rm C}$ , all channels active, $I_{\rm OUT} \ge 90\%$ of 51.5 mA                                          | PRQ-376  |
| PWM engine                             |                                        |            |        |      | -    | -                                                                                                                                    |          |
| Number of PWM channels                 | n <sub>PWM_CH</sub>                    | 3          | -      | -    | -    | -                                                                                                                                    | PRQ-379  |
| PWM clock prescaler                    | n <sub>PWM_PS</sub>                    | 1          | 1      | 64   | _    | Integer value                                                                                                                        | PRQ-2796 |
| PWM resolution                         | $n_{\text{PWM}}$                       | 16         | _      | _    | Bit  | -                                                                                                                                    | PRQ-381  |
| PWM frequency                          | $f_{PWM}$                              | _          | _      | 2500 | Hz   | 1)                                                                                                                                   | PRQ-2979 |
| PWM frequency drift                    | $f_{DRIFT}$                            | -1         | _      | 1    | %    | <sup>1)</sup> -20°C ≤ T <sub>J</sub> < 125°C                                                                                         | PRQ-382  |
| PWM output timing                      |                                        |            |        |      |      |                                                                                                                                      |          |
| PWM turn on time (fast)                | t <sub>ONfast</sub>                    | _          | 300    | 900  | ns   | Fast switching mode;<br>$I_{\text{OUT}} = 90\%$ of 30.0 mA;<br>see Figure 11                                                         | PRQ-385  |

(table continues...)

# **Target datasheet**

12 Power stage



# Table 25 (continued) Electrical Characteristics

| Parameter                          | Symbol                  | Values |      |      | Unit  | Note or condition                                                                                 | P-      |
|------------------------------------|-------------------------|--------|------|------|-------|---------------------------------------------------------------------------------------------------|---------|
|                                    |                         | Min.   | Тур. | Max. |       |                                                                                                   | Number  |
| PWM turn off time (fast)           | t <sub>OFFfast</sub>    | -      | 300  | 900  | ns    | Fast switching mode;<br>$I_{OUT} = 10\%$ of 30.0 mA;<br>see Figure 11                             | PRQ-393 |
| PWM turn on time<br>(normal)       | t <sub>ONnormal</sub>   | 15     | 20   | 25   | μs    | Normal switching mode,<br>$I_{\text{OUT}} = 90\%$ of 51.5 mA,<br>see Figure 11                    | PRQ-387 |
| PWM turn off time<br>(normal)      | t <sub>OFFnormal</sub>  | 15     | 20   | 25   | μs    | Normal switching mode;<br>$I_{OUT} = 10\%$ of 51.5 mA;<br>see Figure 11                           | PRQ-395 |
| Current rise slew rate (normal)    | dI/dt <sub>ON</sub>     | 1.8    | 2.6  | 3.34 | mA/μs | Normal switching mode,<br>I <sub>OUT</sub> rising from 10% to<br>90% of 51.5 mA,<br>see Figure 11 | PRQ-389 |
| Current falling slew rate (normal) | dI/dt <sub>OFF</sub>    | -3.34  | -2.6 | -1.8 | mA/µs | / <sub>OUT</sub> falling from 90% to 10% of 51.5 mA; see Figure 11                                | PRQ-391 |
| Protection                         |                         |        |      |      |       |                                                                                                   |         |
| Thermal shutdown temperature       | $T_{J\_SD\_LCS}$        | 165    | 175  | 200  | °C    | 1)                                                                                                | PRQ-399 |
| Thermal shutdown hysteresis        | $\Delta T_{J\_SD\_LCS}$ | 5      | 10   | 15   | K     | 1)                                                                                                | PRQ-400 |

<sup>1)</sup> Specified by design, not subject to production test

# **Target datasheet**

13 UART



#### 13 UART

- Full-duplex asynchronous modes
  - 8-bit data frames, LSB first
  - Fixed or variable baud rate
- Receive buffered (1 byte)
- Interrupt generation on the completion of a data transmission or reception
- Baud-rate generator with fractional divider for generating a wide range of baud rates, such as 9.6 kBaud, 19.2 kBaud, 115.2 kBaud, 250.4 kBaud
- LIN support: hardware logic for break and sync byte detection
- LIN support: connected to timer channel for synchronization to LIN baud rate (autobaud)

The following figure shows the standard UART byte field consisting of a start bit, eight data bits and one stop bit. This structure is the basis for data transfer between communication partners. The LSB of the data is transmitted first and the MSB last. The start bit is encoded as a low and the stop bit is encoded as a high bit.



Figure 13 UART byte field

The following baud rates can be configured via register:

#### Supported baud rates

- 2400
- 4800
- 9600
- 19 200
- 20 000
- 115 200
- 250 400

### **Target datasheet**

14 LIN transceiver



#### 14 LIN transceiver

The LIN module is a transceiver for the local interconnect network (LIN) compliant with the LIN2.2 standard, backward compatible to LIN1.3, LIN2.0 and LIN2.1. It operates as a bus driver between the protocol controller and the physical network. The LIN bus is a single wire, bi-directional bus typically used for in-vehicle networks, using baud rates between 2.4 kBaud and 20 kBaud. Additionally baud rates up to 250 kBaud are implemented.

The LIN module offers several different operation modes, including a LIN sleep mode and the LIN normal mode. The integrated slope control allows to use several data transmission rates with optimized EMC performance. For data transfer at the end of line, a flash mode up to 115 kBaud is implemented. This flash mode can be used for data transfer under special conditions for up to 250 kbit/s (in production environment, point-to-point communication with reduced wire length and limited supply voltage).

The device implements an LIN transceiver according to ISO 17987 series.

#### 14.1 Features

#### **General functional features**

- Compliant to LIN2.2 standard, backward compatible to LIN1.3, LIN2.0 and LIN 2.1
- Compliant to SAE J2602 (slew rate, receiver hysteresis)

#### **Special features**

- Measurement of LIN master baudrate via Timer2
- LIN can be used as input/output with SFR bits
- TxD timeout feature (optional, on by default)
- Overcurrent limitation and overtemperature protection
- LIN module fully resettable via global enable bit

#### **Operation modes features**

- LIN sleep mode (LSLM)
- LIN receive-only mode (LROM)
- LIN normal mode (LNM)
- High voltage input/output mode (LHVIO)
- Auto-addressing SNPD and NAD via bus shunt method (BSM)

#### Slope modes features

- Normal slope mode (20 kbit/s)
- Low slope mode (10.4 kbit/s)
- Fast slope mode (62.5 kbit/s)
- Flash mode (115.2 kbit/s)

#### **Wake-up features**

• LIN bus wake-up. The wake-up happens on the falling edge of the LIN signal to allow wake-up and decoding of the same frame. It is also possible to enter the sleep mode with LIN dominant (caused by LIN shorted to GND, for example).

#### **Target datasheet**

14 LIN transceiver





Figure 14 LIN basic principle diagram

### 14.2 Auto-addressing

The device implements slave node position detection (SNDP) auto-addressing according to the bus shunt method (BSM).

The device performs the following steps in hardware, with the possibility to configure timing and effect reporting:

- Shunt voltage measurement
- Pull-up and current source configuration

Information about any errors as well as the success or failure of the SNPD must be accessible via register.

The decision whether the device is already addressed or not is based on a register flag that can only be modified by the user code.

38

### **Target datasheet**

14 LIN transceiver





Figure 15 Bus shunt method flow chart

### **Target datasheet**

14 LIN transceiver



### 14.3 Electrical characteristics

### Table 26 Electrical Characteristic

 $V_S$  = 5.5 V to 18 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter                                              | Symbol                  | Values                 |                       |                        | Unit | Note or condition                                                                                                               | P-       |
|--------------------------------------------------------|-------------------------|------------------------|-----------------------|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                        |                         | Min.                   | Тур.                  | Max.                   |      |                                                                                                                                 | Number   |
| Bus receiver interface                                 |                         |                        |                       |                        | •    |                                                                                                                                 |          |
| Receiver threshold voltage, recessive to dominant edge | $V_{th\_dom}$           | 0.4 × V <sub>S</sub>   | 0.45 × V <sub>S</sub> | 0.53 × V <sub>S</sub>  | V    | SAE J2602                                                                                                                       | PRQ-644  |
| Receiver dominant state                                | V <sub>BUS_DOM</sub>    | -27                    | _                     | $0.4 \times V_{S}$     | V    | ISO 17987-4 (Param 17)                                                                                                          | PRQ-645  |
| Receiver threshold voltage, dominant to recessive edge | $V_{ m th\_rec}$        | 0.47 × V <sub>S</sub>  | 0.55 × V <sub>S</sub> | 0.6 × V <sub>S</sub>   | V    | SAE J2602                                                                                                                       | PRQ-651  |
| Receiver recessive state                               | V <sub>BUS_REC</sub>    | 0.6 × V <sub>S</sub>   | _                     | 1.15 × V <sub>S</sub>  | V    | 1) ISO 17987-4 (Param<br>18)                                                                                                    | PRQ-652  |
| Receiver center voltage                                | V <sub>BUS_CNT</sub>    | 0.475 × V <sub>S</sub> | 0.5 × V <sub>S</sub>  | 0.525 × V <sub>S</sub> | V    | <sup>2)</sup> ISO 17987-4 (Param 19)                                                                                            | PRQ-653  |
| Receiver hysteresis                                    | $\Delta V_{HYS}$        | 0.07 × V <sub>S</sub>  | 0.12 × V <sub>S</sub> | 0.175 × V <sub>S</sub> | V    | <sup>3)</sup> ISO 17987-4 (Param 20)                                                                                            | PRQ-654  |
| Wake-up threshold voltage                              | V <sub>BUS_WK</sub>     | 0.4 × V <sub>S</sub>   | 0.5 × V <sub>S</sub>  | 0.6 × V <sub>S</sub>   | V    | -                                                                                                                               | PRQ-655  |
| Bus transmitter interfac                               | e                       |                        |                       |                        |      |                                                                                                                                 |          |
| Bus recessive output voltage                           | V <sub>BUS_RO</sub>     | 0.8 × V <sub>S</sub>   | _                     | V <sub>S</sub>         | V    | V <sub>TXD</sub> = high level                                                                                                   | PRQ-657  |
| Bus dominant output voltage                            | V <sub>BUS_DO</sub>     | -                      | _                     | 2.1                    | V    | $V_{\text{TxD}} = \text{low level};$<br>$R_{\text{BUS}} = 500 \ \Omega;$<br>$10 \ \text{V} < V_{\text{S}} \le 18 \ \text{V}$    | PRQ-3095 |
| Bus dominant output voltage low supply                 | V <sub>BUS_DO</sub>     | -                      | _                     | 0.2 × V <sub>S</sub>   | V    | $V_{\text{TxD}} = \text{low level};$<br>$R_{\text{BUS}} = 500 \ \Omega;$<br>$7.3 \ \text{V} \le V_{\text{S}} \le 10 \ \text{V}$ | PRQ-3094 |
| Bus dominant output voltage deep supply                | V <sub>BUS_DO</sub>     | -                      | -                     | 0.2 × V <sub>S</sub>   | V    | $V_{TXD}$ = low level;<br>$R_{BUS}$ = 500 $\Omega$ ;<br>5.5 V < $V_S$ $\leq$ 7.3 V                                              | PRQ-3096 |
| Bus short circuit current                              | I <sub>BUS_LIM</sub>    | 40                     | 130                   | 190                    | mA   | Current limitation for driver dominant state;<br>V <sub>BUS</sub> ≤ 18 V; ISO 17987-4 (Param 12)                                | PRQ-658  |
| Leakage current löoss of ground (table continues)      | I <sub>BUS_NO_GND</sub> | -1000                  | -70                   | 0                      | μΑ   | V <sub>S</sub> = 0 V; V <sub>BUS</sub> = -12 V; ISO<br>17987-4 (Param 15)                                                       | PRQ-659  |

### **Target datasheet**

14 LIN transceiver



### Table 26 (continued) Electrical Characteristic

 $V_S$  = 5.5 V to 18 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter                                      | Symbol                     | Values |      |      | Unit | Note or condition                                                                                                   | P-       |
|------------------------------------------------|----------------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------------------|----------|
|                                                |                            | Min.   | Тур. | Max. |      |                                                                                                                     | Number   |
| Leakage current loss of battery                | I <sub>BUS_NO_BAT</sub>    | -      | 10   | 20   | μА   | V <sub>S</sub> = 0 V; V <sub>BUS</sub> = 18 V; ISO<br>17987-4 (Param 16)                                            | PRQ-660  |
| Leakage current driver off                     | I <sub>BUS_PAS_dom</sub>   | -1     | _    | _    | mA   | V <sub>S</sub> = 18 V; V <sub>BUS</sub> = 0 V; ISO<br>17987-4 (Param 13)                                            | PRQ-661  |
| Leakage current driver off                     | I <sub>BUS_PAS_rec</sub>   | -      | _    | 20   | μА   | V <sub>S</sub> = 8 V; V <sub>BUS</sub> = 18 V; ISO<br>17987-4 (Param 14)                                            | PRQ-662  |
| Bus pull-up resistance                         | R <sub>SLAVE</sub>         | 20     | 30   | 47   | kΩ   | Normal mode, also<br>present in sleep<br>mode; ISO 17987-4<br>(Param 26)                                            | PRQ-663  |
| Auto-addressing specifi                        | cations                    |        |      |      |      |                                                                                                                     |          |
| Pull-up current source                         | I <sub>SNPD</sub>          | 0      | _    | 7.7  | mA   | Configurable via register                                                                                           | PRQ-797  |
| Shunt resistor                                 | R <sub>SHUNT</sub>         | 0.4    | 0.7  | 1.0  | Ω    | -                                                                                                                   | PRQ-799  |
| Timing                                         |                            |        |      |      |      |                                                                                                                     |          |
| TXD dominant time out                          | $t_{TXD\_LIN\_TO}$         | 20     | 25   | 30   | ms   | $V_{TXD} = 0 \text{ V}$                                                                                             | PRQ-685  |
| Dominant time for bus wake-up                  | t <sub>WK_BUS</sub>        | 30     | _    | 150  | μs   | 4) Including analog and digital filter time. Digital filter time can be adjusted via register                       | PRQ-656  |
| Dominant analog filter<br>time for bus wake-up | t <sub>WK_BUS_filter</sub> | 3      | -    | 15   | μs   | 4) Analog filter time of transceiver. An additional digital filter is required to achieve the required wake-up time | PRQ-131  |
| AC Characteristics                             |                            |        | ·    | ·    |      |                                                                                                                     |          |
| Propagation delay bus dominant to RxD LOW      | $t_{d(L)_{L}R}$            | 0.1    | _    | 6    | μs   | <sup>4)</sup> C <sub>L</sub> = 20 pF; ISO 17987-4<br>(Param 31)                                                     | PRQ-664  |
| Propagation delay bus recessive to RxD HIGH    | t <sub>d(H)_R</sub>        | 0.1    | -    | 6    | μs   | <sup>4)</sup> ISO 17987-4 (Param 31)                                                                                | PRQ-665  |
| Receiver delay<br>symmetry                     | t <sub>sym_R</sub>         | -2     | -    | 2    | μs   | $t_{\text{sym}_R} = t_{d(L)_R} - t_{d(H)_R}$ ; ISO 17987-4 (Param 32)                                               | PRQ-666  |
| AC Characteristics - Low                       | battery supp               | oly    |      |      |      |                                                                                                                     |          |
| Low ECU battery voltage input                  | V <sub>battECU_low</sub>   | 6.5    | _    | 8    | V    | 5) 4)                                                                                                               | PRQ-2973 |

### **Target datasheet**

14 LIN transceiver



### Table 26 (continued) Electrical Characteristic

 $V_S$  = 5.5 V to 18 V,  $T_J$  = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S$  = 13.5 V,  $T_J$  = 25°C

| Parameter                              | Symbol                  | Values |      |       | Unit | Note or condition                                                                                                                                                                                                   | P-       |
|----------------------------------------|-------------------------|--------|------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                        |                         | Min.   | Тур. | Max.  |      |                                                                                                                                                                                                                     | Number   |
| Low IC battery voltage input           | V <sub>battIC_low</sub> | 5.5    | -    | 7     | V    | -                                                                                                                                                                                                                   | PRQ-2974 |
| Duty cycle D1 at low<br>battery supply | n <sub>D1_low</sub>     | 0.396  | -    | -     | -    | $^{6)}$ Duty cycle 1 at low battery supply. $TH_{Rec(max)} = 0.665 \times V_{battlC\_low};$ $TH_{Dom(max)} = 0.499 \times V_{battlC\_low};$ $V_{battlC\_low} = 5.5 \text{ V to 7 V};$ $t_{bit} = 50 \text{ µs};$    | PRQ-2975 |
| Duty cycle D2 at low<br>battery supply | n <sub>D2_low</sub>     | -      | _    | 0.581 | _    | 6) Duty cycle 2 at low battery supply. $TH_{Rec(min)} = 0.496 \times V_{battlC\_low};$ $TH_{Dom(max)} = 0.361 \times V_{battlC\_low};$ $V_{battlC\_low} = 6.1 \text{ V to 7 V};$ $t_{bit} = 50 \text{ µs};$         | PRQ-2976 |
| Duty cycle D3 at low<br>battery supply | n <sub>D3_low</sub>     | 0.417  | -    | -     | -    | 6) Duty cycle 3 at low battery supply. $TH_{Rec(max)} = 0.665 \times V_{batt C_low};$ $TH_{Dom(max)} = 0.499 \times V_{batt C_low};$ $V_{batt C_low} = 5.5 \text{ V to 7 V};$ $t_{bit} = 96 \text{ µs};$            | PRQ-2977 |
| Duty cycle D4 at low<br>battery supply | n <sub>D4_low</sub>     | -      | _    | 0.590 | _    | 6) Duty cycle 2 at low battery supply. $TH_{Rec(min)} = 0.496 \times V_{battIC_low};$ $TH_{Dom(max)} = 0.361 \times V_{battIC_low};$ $V_{battIC_low} = 6.1 \text{ V to } 7.6 \text{ V};$ $t_{bit} = 96 \text{ µs};$ | PRQ-2978 |

### **Target datasheet**

14 LIN transceiver



#### Table 26 (continued) Electrical Characteristic

 $V_S = 5.5 \text{ V}$  to 18 V,  $T_J = -40 ^{\circ}\text{C}$  to +150  $^{\circ}\text{C}$ , all voltages with respect to ground, positive currents flowing as described in Chapter 2 (unless otherwise specified). Typical values:  $V_S = 13.5 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ 

| Parameter                                                           | Symbol                  | Values    |      |       | Unit | Note or condition                                                                                                                                                                                       | P-      |
|---------------------------------------------------------------------|-------------------------|-----------|------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                                                                     |                         | Min.      | Тур. | Max.  |      |                                                                                                                                                                                                         | Number  |
| AC Characteristics - Trai                                           | nsceiver nori           | mal slope | mode |       | -    |                                                                                                                                                                                                         |         |
| Duty cycle D1 normal<br>slope mode (for worst<br>case at 20 kbit/s) | $n_{\mathrm{D1}}$       | 0.396     | -    | -     | -    | 6) Duty cycle 1.<br>$TH_{Rec(max)} = 0.744 \times V_S;$<br>$TH_{Dom(max)} = 0.581 \times V_S;$<br>$t_{bit} = 50 \ \mu s; n_{D1} = t_{bus\_rec(min)}/(2 \times t_{bit});$<br>ISO 17987-4 (Param 27)      | PRQ-667 |
| Duty cycle D2 normal<br>slope mode (for worst<br>case at 20 kbit/s) | $n_{\mathrm{D2}}$       | -         | -    | 0.581 | -    | 6) Duty cycle 2.<br>$TH_{Rec(max)} = 0.422 \times V_S;$<br>$TH_{Dom(max)} = 0.284 \times V_S;$<br>$t_{bit} = 50 \ \mu s; n_{D2} =$<br>$t_{bus\_rec(max)}/(2 \times t_{bit});$<br>ISO 17987-4 (Param 28) | PRQ-668 |
| AC Characteristics - Flas                                           | h mode                  |           |      |       |      |                                                                                                                                                                                                         |         |
| Duty cycle D7 (for worst case at 115 kbit/s)                        | n <sub>D7</sub>         | 0.399     | -    | -     | _    | 6) Duty cycle 7.<br>$TH_{Rec(max)} = 0.744 \times V_S;$<br>$TH_{Dom(max)} = 0.581 \times V_S;$<br>$t_{bit} = 8.7 \ \mu s; V_S = 13.5 \ V;$<br>$n_{D7} = t_{bus\_rec(min)}/(2 \times t_{bit})$           | PRQ-682 |
| Duty cycle D8 (for worst case at 115 kbit/s)                        | n <sub>D8</sub>         | -         | -    | 0.578 | -    | 6) Duty cycle 8.<br>$TH_{Rec(max)} = 0.422 \times V_S;$<br>$TH_{Dom(max)} = 0.284 \times V_S;$<br>$t_{bit} = 8.7 \ \mu s; V_S = 13.5 \ V;$<br>$n_{D8} = t_{bus\_rec(max)}/(2 \times t_{bit})$           | PRQ-683 |
| LIN input capacitance                                               | $C_{BUS}$               | _         | 15   | 30    | pF   | 4)                                                                                                                                                                                                      | PRQ-684 |
| Protection                                                          | I                       | 1         | 1    |       | 1    | ı                                                                                                                                                                                                       | 1       |
| Thermal shutdown temperature                                        | $T_{J\_SD\_LIN}$        | 165       | 175  | 200   | °C   | 4)                                                                                                                                                                                                      | PRQ-686 |
| Thermal shutdown hysteresis                                         | $\Delta T_{J\_SD\_LIN}$ | 5         | 10   | 15    | К    | 4)                                                                                                                                                                                                      | PRQ-687 |

- Maximum limit specified by design
- 1) 2) 3)  $V_{\text{BUS\_CNT}} = (V_{\text{th\_dom}} + V_{\text{th\_rec}})/2$
- V<sub>HYS</sub> = V<sub>th\_rec</sub> V<sub>th\_dom</sub> Specified by design, not subject to production test 4)
- $V_{\mathrm{battECU}}$  is measured at the ECU input power pins. All voltages are referenced to the local ECU ground 5)
- Bus load concerning LIN Spec 2.2 (C<sub>BUS</sub>; R<sub>BUS</sub>):

Load 1 = 1 nF; 1 k $\Omega$ 

Load 2 = 6.8 nF; 660  $\Omega$ 

### restricted - NDA required!

### **TLD4020-3ET**

### **Target datasheet**

14 LIN transceiver



Load 3 = 10 nF; 500  $\Omega$ 

Note: The voltages and currents listed in above table apply to both  $V_{\text{BUS\_M}}$ ,  $V_{\text{BUS\_S}}$  and  $I_{\text{BUS\_S}}$  as shown in

Figure 3.

### **Target datasheet**

15 Timer2



### 15 Timer2

- 16-bit auto-reload mode
  - Selectable up or down counting
- One channel 16-bit capture mode
- Baud-rate generator for UART

The timer modules are general purpose 16-bit timer. Timer 2 can function as a timer or counter in each of its modes. The timer module supports LIN autobaud detection by using pin LIN\_M as an input for edge detection.

| Mode                | Description                                                                                                                                       |  |  |  |  |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Auto-reload up      | Up/down count disabled                                                                                                                            |  |  |  |  |  |
|                     | Count up only                                                                                                                                     |  |  |  |  |  |
|                     | <ul> <li>Start counting from 16-bit reload value, overflow at FFFF<sub>16</sub></li> </ul>                                                        |  |  |  |  |  |
|                     | <ul> <li>Reload event configurable for trigger by overflow condition only, or by<br/>negative/positive edge at input pin LIN_M as well</li> </ul> |  |  |  |  |  |
|                     | Programmable reload value in register                                                                                                             |  |  |  |  |  |
|                     | <ul> <li>Interrupt is generated with reload events</li> </ul>                                                                                     |  |  |  |  |  |
| Auto-reload up/down | Up/down count enabled                                                                                                                             |  |  |  |  |  |
|                     | Count up or down, direction determined by level at input pin LIN_M                                                                                |  |  |  |  |  |
|                     | No interrupt is generated                                                                                                                         |  |  |  |  |  |
|                     | Count up                                                                                                                                          |  |  |  |  |  |
|                     | - Start counting from 16-bit reload value, overflow at FFFF <sub>16</sub>                                                                         |  |  |  |  |  |
|                     | - Reload event configurable for trigger by overflow condition                                                                                     |  |  |  |  |  |
|                     | - Programmable reload value in register                                                                                                           |  |  |  |  |  |
|                     | Count down                                                                                                                                        |  |  |  |  |  |
|                     | - Start counting from FFFF <sub>16</sub> , underflow at value defined in register                                                                 |  |  |  |  |  |
|                     | - Reload event configurable for trigger by underflow condition                                                                                    |  |  |  |  |  |
|                     | - Reload value fixed at FFFF <sub>16</sub>                                                                                                        |  |  |  |  |  |
| Channel capture     | Count up only                                                                                                                                     |  |  |  |  |  |
|                     | <ul> <li>Start counting from 0000<sub>16</sub>, overflow at FFFF<sub>16</sub></li> </ul>                                                          |  |  |  |  |  |
|                     | Reload event triggered by overflow condition                                                                                                      |  |  |  |  |  |
|                     | Reload value fixed at 0000 <sub>16</sub>                                                                                                          |  |  |  |  |  |
|                     | Capture event triggered by falling/rising adge at input pin LIN_M                                                                                 |  |  |  |  |  |
|                     | Captured timer value stored in register                                                                                                           |  |  |  |  |  |
|                     | <ul> <li>Interrupt is generated with reload or capture event</li> </ul>                                                                           |  |  |  |  |  |

### **Target datasheet**

16 Package dimensions



### 16 Package dimensions



Figure 16 PG-TFDSO-16 package outline



Figure 17 PG-TFDSO-16 package pads and stencil

#### Note: Green product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e. Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). For further information on packages, please visit our website: https://www.infineon.com/packages

## **Target datasheet**

17 Revision history



# 17 Revision history

# Table 28 Revision history

| Document version | Date of release | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.0.06         | 2022-11-27      | <ul> <li>Editorial and layout changes</li> <li>Added family name</li> <li>Changes Pin descriptions</li> <li>Rework Power management unit chapter</li> <li>Rework of System control unit chapter</li> <li>Rework of Clock sources chapter</li> <li>Rework of Microcontroller subsystem chapter</li> <li>Moved Chapter Memory system to new chapter</li> <li>Added description text to Chapter Output state protection in Power stages</li> <li>Rework of Auto-addressing in Chapter LIN transceiver</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Rev.0.06         | 2022-11-27      | <ul> <li>PRQ-897: Updated min</li> <li>PRQ-2890: Updated Typ. Max and note</li> <li>PRQ-480: Updated Typ. and note</li> <li>PRQ:2893: Updated Typ. and note</li> <li>PRQ:2894: Updated Typ. and note</li> <li>PRQ-2471: Updated Parameter description, Max. and note</li> <li>PRQ-147: Note or condition is removed</li> <li>PRQ-645: Updated note</li> <li>PRQ-652: Updated note</li> <li>PRQ-653: Updated note</li> <li>PRQ-658: Updated note</li> <li>PRQ-659: Updated note</li> <li>PRQ-660: Updated note</li> <li>PRQ-661: Updated note</li> <li>PRQ-662: Updated note</li> <li>PRQ-666: Updated note</li> <li>PRQ-667: Updated note</li> <li>PRQ-389: Updated Max. and note</li> <li>PRQ-389: Updated Min., Typ. and Max.</li> <li>PRQ-391: Updated Min., Typ. and Max.</li> </ul> |

### **Target datasheet**

17 Revision history



# Table 28 (continued) Revision history

| <b>Document version</b> | Date of release | Description of changes                                                                                                                                                                                                               |
|-------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.0.06                | 2022-11-27      | <b>Added:</b> PRQ-2890; PRQ-3103; PRQ-2971; PRQ-3119; PRQ-3143 PRQ-3095; PRQ-3094; PRQ-3096; PRQ-164; PRQ-2897; PRQ-2898; PRQ-2900; PRQ-2901; PRQ-2903; PRQ-2904; PRQ-2906; PRQ-3132                                                 |
|                         |                 | <b>Deleted:</b> PRQ-2321; PRQ-2315, PRQ-2475; PRQ-2341; PRQ-312; PRQ-2339; PRQ-2453; PRQ-2827; PRQ-2829; PRQ-371; PRQ-2337; PRQ-2794; PRQ-2788; PRQ-1132; PRQ-672; PRQ-673; PRQ-677; PRQ-678: PRQ-2473; PRQ-2314; PRQ-2314; PRQ-2326 |
| Rev.0.05                | 2021-10-14      | Description                                                                                                                                                                                                                          |
|                         |                 | Changed EEPROM to 1000TP memory                                                                                                                                                                                                      |
|                         |                 | Changed DTS resolution from 8 to 10 bit                                                                                                                                                                                              |
|                         |                 | Changed nominal load current from 50 to 51.5 mA in table 1                                                                                                                                                                           |
|                         |                 | Chapter 1 - Block diagram and terms                                                                                                                                                                                                  |
|                         |                 | Updated figure 1                                                                                                                                                                                                                     |
|                         |                 | Chapter 2 - Pin configuration                                                                                                                                                                                                        |
|                         |                 | Changed device pinout in figure 5 and table 2                                                                                                                                                                                        |
|                         |                 | Chapter 3 - General product characteristics                                                                                                                                                                                          |
|                         |                 | Changed PRQ-495 in table 3                                                                                                                                                                                                           |
|                         |                 | Changed PRQ-532 in table 4                                                                                                                                                                                                           |
|                         |                 | Removed PRQ-164 in table 4                                                                                                                                                                                                           |
|                         |                 | Chapter 4 - Power management unit (PMU)                                                                                                                                                                                              |
|                         |                 | Moved PRQ-482 to chapter 6                                                                                                                                                                                                           |
|                         |                 | <ul> <li>Added PRQ-2871, PRQ-2872 to table 11</li> </ul>                                                                                                                                                                             |
|                         |                 | Added PRQ-2853 to table 12                                                                                                                                                                                                           |
|                         |                 | <ul> <li>Added PRQ-2891, PRQ-2893, PRQ-2894 to table 13</li> </ul>                                                                                                                                                                   |
|                         |                 | Moved PRQ-482 to table 18 in chapter 6                                                                                                                                                                                               |
|                         |                 | Removed PRQ-2478                                                                                                                                                                                                                     |
|                         |                 | Added PRQ-2953 to table 14                                                                                                                                                                                                           |

## **Target datasheet**

17 Revision history



# Table 28 (continued) Revision history

| <b>Document version</b> | Date of release | Description of changes                                                                                |
|-------------------------|-----------------|-------------------------------------------------------------------------------------------------------|
| Rev.0.05                | 2021-10-14      | Chapter 5 - System control unit (SCU)                                                                 |
|                         |                 | Updated chapter 5.1                                                                                   |
|                         |                 | Removed PRQ-1106 in table 17                                                                          |
|                         |                 | Changed symbol of PRQ-2453, PRQ-2337                                                                  |
|                         |                 | Moved PRQ-2337 to table 18 in chapter 6                                                               |
|                         |                 | Chapter 6 - Clock sources                                                                             |
|                         |                 | Added chapter 6                                                                                       |
|                         |                 | <ul> <li>Added PRQ-2827, PRQ-2828, PRQ-2829, PRQ-2794, PRQ-2788 to table<br/>18</li> </ul>            |
|                         |                 | Chapter 7 - Microcontroller subsystem (MCU)                                                           |
|                         |                 | <ul> <li>Added PRQ-2810, PRQ-2811, PRQ-2813 to table 19</li> </ul>                                    |
|                         |                 | Changed symbol of PRQ-141, PRQ-147 in table 19                                                        |
|                         |                 | Removed PRQ-646 and replaced with PRQ-149 in table 19                                                 |
|                         |                 | Chapter 9 - Measurement unit                                                                          |
|                         |                 | Changed chapter 9.4 LED forward voltage measurement                                                   |
|                         |                 | Updated figure 7 in chapter 9.4                                                                       |
|                         |                 | Changed Min. value of PRQ-924 in table 21                                                             |
|                         |                 | Changed Min., Max. value of PRQ-913 in table 21                                                       |
|                         |                 | Removed PRQ-956, PRQ-914 in table 21                                                                  |
|                         |                 | Chapter 10 - Power stage                                                                              |
|                         |                 | Replaced table 16 with formula 2 in chapter 10                                                        |
|                         |                 | Changed chapter 10.1 PWM Generator                                                                    |
|                         |                 | Updated formula 3 in chapter 10.1                                                                     |
|                         |                 | <ul> <li>Added PRQ-2796, PRQ-2979 in table 23</li> </ul>                                              |
|                         |                 | Chapter 11 - LIN transceiver                                                                          |
|                         |                 | <ul> <li>Added PRQ-2973, PRQ-2974, PRQ_2975, PRQ-2976, PRQ-2977,<br/>PRQ-2978 to table 25</li> </ul>  |
| Rev.0.04                | 2021-02-22      | Titlepage                                                                                             |
|                         |                 | Changed Arm® Cortex® CPU core from M0+ to M23                                                         |
|                         |                 | Added package suffix ET to product name                                                               |
|                         |                 | Chapter 1 - Block diagram and terms                                                                   |
|                         |                 | Changed Arm® Cortex® CPU core from M0+ to M23 in figure 2                                             |
|                         |                 | <ul> <li>Added package suffix ET to product name in figure 2 caption and figure</li> <li>3</li> </ul> |
|                         |                 | Chapter 2 - Pin configuration                                                                         |
|                         |                 | Changed device pinout in figure 5 and table 2                                                         |

### **Target datasheet**

17 Revision history



# Table 28 (continued) Revision history

| <b>Document version</b> | Date of release | Description of changes                                                                                                                                               |
|-------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.0.04                | 2021-02-22      | Chapter 4 - Power management unit (PMU)                                                                                                                              |
|                         |                 | Added chapter 4.1 Master clock generation                                                                                                                            |
|                         |                 | Renamed Reset operating mode to Unsupplied in chapter 4.2 PMU mode overview                                                                                          |
|                         |                 | • Updated power mode descriptions in chapter 4.2 PMU mode overview                                                                                                   |
|                         |                 | Updated table 7 in chapter 4.4 Power mode transitions                                                                                                                |
|                         |                 | Removed Duration column of table 8 in chapter 4.3 Power mode transitions                                                                                             |
|                         |                 | • Updated condition for e_sleep2startup, e_failsleep2startup in table 8                                                                                              |
|                         |                 | Moved wake-up management to chapter 4.4 Wake-up management                                                                                                           |
|                         |                 | <ul> <li>Updated and moved watchdog timer description, chapter 7 in Rev.0.03<br/>to chapter 4.5</li> </ul>                                                           |
|                         |                 | <ul> <li>Added PRQ-2478, PRQ-2474, PRQ-2314, PRQ-2316, PRQ-2315,<br/>PRQ-2475, PRQ-2318, PRQ-2473, PRQ-2326, PRQ-2321, PRQ-2310,<br/>PRQ-2311 to table 11</li> </ul> |
|                         |                 | <ul> <li>Removed PRQ-483, PRQ-836, PRQ-834, PRQ-940, PRQ-837, PRQ-838,<br/>PRQ-839 from table 11</li> </ul>                                                          |
|                         |                 | Chapter 5 - System control unit (SCU)                                                                                                                                |
|                         |                 | Added chapter 5.1, 5.2 and 5.3                                                                                                                                       |
|                         |                 | • Updated PRQ-312, PRQ-1106 in table 12                                                                                                                              |
|                         |                 | <ul> <li>Added PRQ-2471, PRQ-2341, PRQ-2339, PRQ-2337, PRQ-2453,<br/>PRQ-2347 to table 12</li> </ul>                                                                 |
|                         |                 | Chapter 6 - Microcontroller subsystem (MCU)                                                                                                                          |
|                         |                 | <ul> <li>Changed Arm® Cortex® CPU core from M0+ to M23 and updated<br/>description in chapter 6.1</li> </ul>                                                         |
|                         |                 | • Added chapter 6.2.1, 6.2.2, 6.2.3                                                                                                                                  |
|                         |                 | <ul> <li>Renamed PRQ-140 from SysROM to BROM and updated parameter<br/>symbol in table 13</li> </ul>                                                                 |
|                         |                 | Chapter 8 - Measurement unit                                                                                                                                         |
|                         |                 | Added configurable gain description to chapter 8.5                                                                                                                   |
|                         |                 | Removed note from PRQ-900 in table 15                                                                                                                                |
|                         |                 | Added PRQ-2512, PRQ-2513 to table 15                                                                                                                                 |
|                         |                 | Chapter 9 - Power stage                                                                                                                                              |
|                         |                 | Changed current configuration from 4 bit to 5 bit                                                                                                                    |
|                         |                 | Updated table 16                                                                                                                                                     |
|                         |                 | <ul> <li>Updated note field of PRQ-367, PRQ-369, PRQ-372, PRQ-376, PRQ-385,<br/>PRQ-393, PRQ-387, PRQ-395, PRQ-389, PRQ-391</li> </ul>                               |
| Rev.0.03                | 2020-10-06      | Initial target datasheet                                                                                                                                             |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2022-11-27 Published by Infineon Technologies AG 81726 Munich, Germany

© 2022 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference IFXjobid\_\_2022112792716356\_LastLea f2

#### Important notice

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.