# Signal Integrity Analysis in Ansys Minerva using PyAEDT

Wendjel CHARLES Felipe CASTRO



# Solution: pyAEDT



**pyAEDT** is intended to **consolidate** and **extend** all existing functionalities around AEDT-based scripting to allow **re-use of existing code**, **sharing of best-practice** and increase **collaboration**:

- Provides connection between development environments and Ansys Electronics Desktop
- Enables access to CPython functionality that is not natively available within Ansys Electronics Desktop
- **Simplified Syntax** and extended functionality



# What is Siwave/AEDT?

### What is SIwave?

- Hybrid Full Wave EM Field Solver
- Models Printed Circuit Boards and Packages
- Analyses Performed:
  - DC Analysis (with Thermal coupling)
  - Signal Integrity
- Frequency and
- Power Integrity
- time domains
- Electromagnetic Compatibility/Interference



#### What is AEDT?

The ANSYS Electronic Desktop is a graphical user interface (GUI) common to many electronic simulation tools.

Simulation Types Available within AEDT:

- HFSS fully arbitrary 3D FEM
- HFSS 3D Layout
- Maxwell 3D/2D
- Q3D/Q2D Extractor
- Circuit Simulation



# What is Ansys Minerva?

## 

- Enterprise level Simulation Process and Data Management solution
- User friendly and web based
- Addresses critical issues associated with simulation data such as:
  - Archiving
  - Traceability
  - Process Automation
  - Collaboration
  - Knowledge Capture
  - IP protection
  - Configuration Management
- Open architecture designed to integrate with other solutions and services
- Ability to leverage High Performance Computing resources (HPC)



# Our proposed flow

Cross-Talk Scan

S-parameters

in Slwave

(NEXT and FEXT) Frequency and Time domain,

Nets verifications reports (\*.log)

For a full SI analysis, the workflow for the user interface is:



It is not necessary to use this interface to do a complete SI analysis. We can do targeted and individual simulations of the following types:

- Impedance scan
- Time domain crosstalk scan
- Frequency domain crosstalk scan
- SYZ-parameters computation
- S-parameters extraction and fullAEDT analysis

By specifying well in the JSON file the desired simulations combination.



Design summary in HTML

Transient plot

Circuit schematic

# Our proposed flow

It can happen that you only want to do a specific type of simulation, you can either use the full SI analysis interface or choose another type of interface.

### SI analysis only on SIwave

#### 1 written input File



- Impedance Scan, HTML report
- Cross-Talk Scan

(NEXT and FEXT) Frequency and Time domain, in Slwave

Nets verifications reports (\*.log)

### SI analysis only on AEDT using SIwave

### 1 written input File



- Eye Diagram (Inputs and outputs)
- Transient plot
- Circuit schematic
- Design summary in HTML



# Ansys solution

- It can be used internally to accelerate and facilitate SI analysis
- Or externally, on the customer side, to facilitate SI analysis for those who do not master SIwave or AEDT







# Study case: PCIe 1x







DP\_PCIE0\_RX0 input

DP\_PCIE0\_TX0 input













#### Single Ended and Differential Net Impedance Violation

|  | Net Name     | Impedance<br>Warning<br>Tolerance | Impedance<br>Violation<br>Tolerance | or   | Section | Target<br>Z0<br>(Ohms) | Violation | Layer of<br>Violation | Max<br> Z-<br>Z0 /Z0 | Z of<br>Max<br>(Ohms) | Minterior Ottomine | Length of<br>Longest<br>Violation/Warning<br>(mm) | Pairing Ratio<br>length<br>paired/length<br>total |
|--|--------------|-----------------------------------|-------------------------------------|------|---------|------------------------|-----------|-----------------------|----------------------|-----------------------|--------------------|---------------------------------------------------|---------------------------------------------------|
|  | DP_PCIE0_RX0 | 10.0%                             | 20.0%                               | Diff |         | 100.0                  |           | "ВОТТОМ"              | -<br>71.3%           |                       |                    | 5.080                                             | 89.9%                                             |
|  |              |                                   |                                     |      |         |                        |           |                       | 20.3%                |                       |                    |                                                   | 89.9%                                             |
|  |              |                                   | 22.004                              | ~""  |         |                        | 100.0 Yes |                       | -<br>71.3%           |                       |                    |                                                   | 84.8%                                             |
|  | DP_PCIE0_TX0 | 10.0%                             | 20.0%                               | Diff |         | 100.0                  |           |                       | 20.3%                |                       |                    | 1.160                                             | 84.8%                                             |



#### NEXT coefficient

domain

Frequency

| Net Name     | NEXT<br>Warning<br>Tolerance | NEXT<br>Violation<br>Tolerance | SE or<br>Diff | Cross Section<br>Type | Violation | Layer of<br>Violation | Max<br>NEXT | Length of<br>Max<br>NEXT<br>(mm) | NEXT of<br>Longest<br>Line Section | Length of<br>Longest<br>Line Section<br>(mm) |
|--------------|------------------------------|--------------------------------|---------------|-----------------------|-----------|-----------------------|-------------|----------------------------------|------------------------------------|----------------------------------------------|
| DP_PCIE0_RX0 | 0.100                        |                                | Diff          | MSL                   | No        |                       | 0.002       | 2.682                            |                                    | 4.550                                        |
|              |                              |                                | D:66          |                       | 81-       |                       |             |                                  |                                    | 4.576                                        |

#### FEXT coefficient

| Net Name     | FEXT<br>Warning<br>Tolerance<br>(ns/m) | FEXT<br>Violation<br>Tolerance<br>(ns/m) | SE or<br>Diff | Cross Section<br>Type | Violation | Layer of<br>Violation | Max<br>FEXT<br>(ns/m) | Length of<br>Max<br>FEXT<br>(mm) | FEXT of<br>Longest<br>Line Section<br>(ns/m) | Length of<br>Longest<br>Line Section<br>(mm) |
|--------------|----------------------------------------|------------------------------------------|---------------|-----------------------|-----------|-----------------------|-----------------------|----------------------------------|----------------------------------------------|----------------------------------------------|
| DP_PCIE0_RX0 | 0.100                                  |                                          | Diff          | MSL                   | No        |                       |                       | 2.682                            |                                              | 4.550                                        |
| DP_PCIE0_TX0 | 0.100                                  | 0.200                                    | Diff          | MSL                   | No        |                       | 0.012                 | 2.065                            | 0.011                                        | 4.576                                        |

#### dB(S)





# Benefits

- Impedance scan
- Time domain Crosstalk scan
- Frequency Domain Crosstalk scan
- S-parameters computation
- S-parameters exportation

- Schematic Design
  - Input /outputs
  - Mode (ideal or not)
- Simulation configuration
- Eye diagrams
- Transient Plots



**Slwave** 

After each simulation step, there is a need for verifications before performing others.

- Write a JSON file with a predefined syntax, with the desired simulation settings.
- 3 clicks to run on Minerva

Only need to check that all the information recorded in the JSON is the wanted one. In any case, there will be verifications for the nets name.



# Signal Integrity Analysis in Ansys Minerva using PyAEDT

### **Engineering Goals**

- Reduce signal integrity (SI) analysis time
- **Prevent** unwanted errors while doing SI analysis
- Reduce SI analysis steps
- Facilitate interaction between teams on working files

### **Ansys Solution**

- Only one written Input for the full SI analysis
- One to many simulations type with the same interface
- Nets verification in Slwave
- Ports manager for AEDT
- Automatically generated organized reports

#### **Benefits**

- 20-60% reduction in SI analysis time
- Optimized analysis time
- 10 steps in 1 step to get all SI factors, 3 clicks on Minerva
- No need to be an expert in Slwave or AEDT circuit



