

## SOC Design Verilog Delay Explained

Jiin Lai



#### **Topics**

- Propagation Delay
- Inertial / Transport Delay

- 3. Blocking / nonblocking
  4. LHS (Inter) / RHS (Intra) delay
  5. Procedure block / Continuous assignment

## Use the right delay model



#### **Switching Waveform**

#### (Rdh \* Cload) is called the RC time constant

Inexter









## Switching from high to low My power

- { Swith Rate | large current « simulate current
- When switching from high to low, PMOS pull-up and the NMOS pull-down transistors are both on simultaneously for a short moment.
- Later, the pull-up structure turns off the current flow from Cload to Vss.
- After the output reaches the final state, there is no current flow as the capacitance Cload is completely discharged.









#### **Propagation Delay**

- Timing measurement on the switching waveforms.
  - Threshold point of an input falling edge:
  - Threshold point of an input rising edge:
  - Threshold point of an output falling edge:
  - Threshold point of an output rising edge:
- `input\_threshold\_pct\_fall:50.0;
- `input\_threshold\_pct\_rise : 50.0;
- `output\_threshold\_pct\_fall: 50.0;
- `output\_threshold\_pct\_rise : 50.0;

- Propagation Delay:
  - Output fall delay (Tf)
  - Output rise delay (Tr)









#### **Inertial / Transport delay**



• Inertial delay models only propagate signals to an output with pulse width greater than its propagation delay. If the pulse width is less, the early edge scheduled is replaced by the later edge. (Default) 5W PW canceled In output

- +pulse r/100 +pulse e/100 PW = tal UNKNOWN
- Transport delay models propagate all signals to an output after any input signals change. Scheduled output value changes are queued for transport delay models. (
  - Used for behavior model

    +pulse\_r/0 +pulse\_e/0

    delay model
- Semi-realistic delay
- emi-realistic delay
   +pulse\_r/30 +pulse\_e/70

  PW ≤ 30%td → 看程 ) 中向っ anknown
  ≥ 7%td → 看程到 )中向っ anknown
  - reject pulses less than 30%,
    - propagate unknowns for pulses between 30-70% and pass all pulses greater than 70% of propagation delay.



#### Inter (LHS) / Intra (RHS) Delay

Inter (LHS) Delay #<delay> <LHS> = <RHS>

The statement is executed after the delay. Most commonly used.

RHS = Transport delay

evaluate = delay = assign

Intra (RHS) Delay <LHS> = #<delay> <RHS>

The statement is evaluated with the signals on the RHS captured first. And the assignment to the LHS signal after the delay.



#### Category

- Blocking / nonblocking
  LHS (Inter) / RHS (Intra) delay
  Procedure block / Continuous assignment
  - Inertial / transport delay

|                       | A                 |                |                 |                    |
|-----------------------|-------------------|----------------|-----------------|--------------------|
|                       | Blocking/RHS      | Blocking/LHS   | Nonblocking/RHS | Nonblocking/LHS    |
| Procedure Block       | X                 | For Testbench  | Transport Delay | Not for Comb Logic |
| Continuous Assignment | Transport Delay ? | Inertial Delay | Х               | Х                  |



### Procedure Block – Blocking - LHS (Inter) Delay

# Delay both the evaluation and update

Modeling Guideline: do not place delays on the LHS of blocking assignments to model combinational logic. This is a bad coding style.

Testbench Guideline: placing delays on the LHS of blocking assignments in a testbench is reasonable since the delay is just being used to time-space sequential input stimulus events.

```
module adder t1 (co, sum, a, b, ci);
  output
                CO;
  output [3:0] sum;
  input [3:0] a, b;
  input
                ci;
  reg
                CO;
         [3:0] sum;
  req
  always @(a or b or ci)
    #12 \{co, sum\} = a + b + ci;
endmodule
        always @(a or b or ci) begin
                       = a + b + ci;
             tmp
         \#12 {co, sum} = tmp;
        end
```







#### Procedure Block – Blocking - RHS (Intra) Delay



Delays the evaluation but not the update. Delays the update but not the evaluation

Modeling Guideline: do not place delays on the RHS of blocking assignments to model combinational logic. This is a bad coding style.

Testbench Guideline: do not place delays on the RHS of blocking assignments in a testbench. General Guideline: placing a delay on the RHS of any blocking assignment is both confusing and a poor coding style. This Verilog coding practice should be avoided.

```
module adder t6 (co, sum, a, b, ci);
  output
                co;
  output [3:0] sum;
                                              a + b + ci;
  input [3:0] a, b;
                             tmp
                             \{co, sum\} = #12 tmp;
  input
                ci;
  reg
                co;
                                        = #12 a + b + ci;
                             tmp
  req
          [3:0] sum;
                              \{co, sum\} =
                                              tmp;
```

```
always ⊕(a or b or ci)

{co, sum} = #12 a + b + ci;

endmodule
```

Do not use it



## Procedure Block – Nonblocking - LHS (Inter) Delay

#### Delay both the evaluation and the update.

Modeling Guideline: do not place delays on the LHS of nonblocking assignments to model combinational logic. This is a bad coding style

Testbench Guideline: nonblocking assignments are less efficient to simulate than blocking assignments;

Do not use it for Combinational Logic



#### Procedure Block / Nonblocking / RHS (Intra) models combinational logic with transport delays. for delay-line logic

#### Delay the update but not the evaluation.

Modeling Guideline: place delays on the RHS of nonblocking assignments only when trying to model transport outputpropagation behavior. This coding style will accurately model delay lines and combinational logic with pure transport delays; however, this coding style generally causes slower simulations. Commonly use to model clock-to-output behavior on sequential logic.

**Testbench Guideline**: This coding style is used in testbench when stimulus must be scheduled on future clock edges or after a set delay, while not blocking the assignment of subsequent stimulus events in the same procedural block.

```
model Transport delays

Anon-blk /RHS
module adder t3 (co, sum, a, b, ci);
  output
  output [3:0] sum;
  input
  input
                CO;
  req
          [3:0] sum;
  req
  always @(a or b or ci)
    \{co, sum\} <= #12 a + b + ci;
endmodule
```

tmp needs to be in sensitivity list

```
always @(a or b or ci or tmp) begin always @(a or b or ci or tmp) begin
            <= #12 a + b + ci;
                                                         a + b + ci;
  {co, sum} <=
                                       \{co, sum\} <= #12 tmp;
```





#### Continuous assignment with delays

only LHS, no non-blk assign 
$$y = -a;$$

assign 
$$y = -a;$$

Continuous assignment - no delay

assign #5 y = ~a; / Continuous assignment - LHS delay





#### Continuous assignment - Blocking - LHS

Adding delays to continuous assignments accurately models combinational logic with inertial delays and is a recommended coding style.

```
module adder t4 (co, sum, a, b, ci);
 output
               co;
 output [3:0] sum;
 input [3:0] a, b;
 input
               ci;
 assign #12 \{co, sum\} = a + b + ci;
endmodule
                        = a + b + ci;
assign
            tmp
assign #12 \{co, sum\} = tmp;
assign #12 tmp
                       = a + b + ci;
             co, sum\} = tmp;
assign
```

**Inertial Delay for Combinational Logic** 





# Model Complex Combination logic with Mixed no-delay always blocks and delayed continuous assignments

**Modeling Guideline**: Use continuous assignments with delays to model simple combinational logic. This coding style will accurately model combinational logic with inertial delays.

**Modeling Guideline**: Use always blocks with no delays to model complex combinational logic using behavioral constructs such as "case-casez-casex", "if-else", etc. Then, it is driven to output with continuous assignment with inertial delay.

```
module adder t5 (co, sum, a, b, ci);
  output
                CO;
  output [3:0] sum;
  input
         [3:0] a, b;
  input
                ci;
         [4:0] tmp;
  req
  always @(a or b or ci) begin
    tmp = a + b + ci;
 assign #12 {co, sum} = tmp; _____ continuous assignments dmodule (+dday)
endmodule
```

