# TOSHIBA MOS TYPE DEGITAL INTEGRATED CIRCUIT Silicon Monolithic N-Channel Silicon Gate MOS

#### TMP8259AP

## PROGRAMMABLE INTERRUPT CONTROLLER

#### 1. GENERAL DESCRIPTION

TMP8259AP is a programmable interrupt controller. It handles up to eight vectored priority interrupts for the MPU. It is cascadable for up to 64 vectored priority interrupts without additional circuitry.

#### **FEATURES**

- Eight Level Priority Controller.
- Expandable to 64 Level.
- Interrupt Modes, Interrupt Mask, Vectored Address Programmable.
- Single +5V Power Supply.
- Supports 8085A, 8086 Microcomputer Interrupt Sequence.

# 2. PIN CONNECTIONS (TOP VIEW)



**TOSHIBA** 

# 3. PIN NAMES AND PIN DESCRIPTION

| Pin Name                                | Input/Output   | Function                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <del>C</del> S                          | Input          | Chip Select Input. A low on this pin enables $\overline{RD}$ and $\overline{WR}$ communication beween the MPU and the TMP8259AP. $\overline{INTA}$ functions are independent of $\overline{CS}$ .                                                                                                                                       |
| WR                                      | Input          | Write Control Input. A low on this pin when $\overline{\text{CS}}$ is low enables the TMP8259AP to accept command words from MPU.                                                                                                                                                                                                       |
| RD                                      | Input          | Read Control Input. A low on this pin when $\overline{\text{CS}}$ is low enables the TMP8259AP to release status onto the data bus for the MPU.                                                                                                                                                                                         |
| D <sub>0</sub> to D <sub>7</sub>        | Input/Output   | Bidirectional Data Bus. Command status and interrupt-vector information is transferred via this bus.                                                                                                                                                                                                                                    |
| CAS <sub>0</sub> to<br>CAS <sub>2</sub> | Input/Output   | Casecade Lines. The CAS lines from a private TMP8259AP bus to control a multiple TMP8259AP structure. These pins are outputs for a master TMP8259AP and inputs for a slave TMP8259AP.                                                                                                                                                   |
| SP / EN                                 | Input / Output | Slave Program / Enable buffer. This is a dual function pin. When in the buffered mode is can be used as on Output to control buffer transceivers ( $\overline{\text{EN}}$ ). When not in the buffered mode it is used as an input to designate a master TMP8259AP ( $\overline{\text{SP}}=1$ ) or a slave ( $\overline{\text{SP}}=0$ ). |
| INT                                     | Output         | Interrupt Request Output. This pin goes high whenever a valid interrupt request is asserted. It is used to interrupt the MPU. It is connected to MPU's interrupt pin.                                                                                                                                                                   |
| IR <sub>0</sub> to IR <sub>7</sub>      | Input          | Interrupt Request Inputs. An interrupt request is executed by raising an IR input (low to high), and holding it high until it is acknowledged (Edge Triggered Mode), or just by a high level on a IR input (Level Triggered Mode.)                                                                                                      |
| ĪNTA                                    | Input          | Interrupt Ackowledge INPUT. This pin is used to enable TMP8259AP interrupt-vector data onto the data bus by a sequence of interrupt ackowledged pulses issued by the MPU.                                                                                                                                                               |
| A <sub>0</sub>                          | Input          | $A_0$ address line. This pin acts in conjunction with the $\overline{\text{CS}}$ , $\overline{\text{WR}}$ and $\overline{\text{RD}}$ pins. It is used by the TMP8259AP to decipher various command words the MPU writes and status the MPU wishes to read. It is typically connected to the MPU $A_0$ address line.                     |
| VCC                                     |                | + 5V Power Supply                                                                                                                                                                                                                                                                                                                       |
| VSS                                     |                | Ground                                                                                                                                                                                                                                                                                                                                  |

# 4. BLOCK DIAGRAM



## 5.1 ABSOLUTE MAXIMUM RATINGS

| SYMBOL | ITEM                                           | RATING           |
|--------|------------------------------------------------|------------------|
| VCC    | VCC Supply Voltage (with respect to VSS (GND)) | -0.5 to +7V      |
| VIN    | Input Voltage                                  | -0.5 to +7V      |
| PD     | Power Dissipation                              | 1W               |
| Tsol   | Soldering Temperature (Soldering Time 10 sec)  | 260℃             |
| Tstg   | Storage Temperature                            | -65°C to + 150°C |
| Topr   | Operating Temperature                          | 0℃ to 70℃        |

050489

# 5.2 DC CHARACTERISTICS

 $Ta = 0 \text{ to } + 70^{\circ}C, VCC = 5V \pm 10\%, Vss (GND) = 0V$ 

| SYMBOL       | PARAMETER                   | TEST CONDITION  | MIN. | TYP. | MAX.      | UNIT |
|--------------|-----------------------------|-----------------|------|------|-----------|------|
| VIL          | Input Low Voltage           |                 | -0.5 | _    | 0.8       | V    |
| VIH          | Input High Voltage          |                 | 2.2  | _    | VCC + 0.5 | V    |
| VOL          | Output Low Voltage          | IOL = 2.2mA     |      | _    | 0.45      | V    |
| VOH          | Output High Voltage         | IOH = -400µA    | 2.4  | _    | _         | V    |
| VOH<br>(INT) | Output High Voltage         | IOH = -100μA    | 3.5  | _    | _         | V    |
|              | (INT)                       | IOH = -400µA    | 2.4  | _    | _         | V    |
| IIL          | Input Leak Current          | 0V≦ VIN≦ VCC    | _    |      | ± 10      | μА   |
| IIOFL        | Output Leak Current         | 0.45V≦ VIN≦ VCC | -    | _    | ± 10      | μА   |
| ILIR         | Innut Correct (ID)          | VIN = 0V        | _    | _    | -300      | μΑ   |
|              | Input Current (IR)          | VIN = VCC       | _    | _    | 10        | μА   |
| ICC          | Operating Supply<br>Current |                 | _    |      | 85        | mA   |

050489

# 5.3 INPUT CAPACITANCE

 $Ta = 25^{\circ}C$ , VCC = VSS

| SYMBOL | PARAMETER                  | TEST<br>CONDITIONS       | MIN. | TYP. | MAX. | UNIT |
|--------|----------------------------|--------------------------|------|------|------|------|
| CIN    | INPUT CAPACITANCE          | fC = 1 MHz<br>Unmeasured | _    | _    | 10   | рF   |
| CI/O   | INPUT / OUTPUT CAPACITANCE | pins, 0V                 | _    | _    | 20   | pF   |

# 5.4 AC CHATACTERISTICS

 $Ta = 0^{\circ}C \text{ to } + 70^{\circ}C, VCC = 5V \pm 10\%, VSS = 0V$ 

| SYMBOL   | PARAMETER                                                | TEST<br>CONDITION                          | MIN. | TYP. | MAX. | UNIT |
|----------|----------------------------------------------------------|--------------------------------------------|------|------|------|------|
| TAHRL    | $A_0 / \overline{CS}$ Setup Time ( $\overline{RD}$ )     |                                            | 0    | _    |      | ns   |
| TRHAX    | A <sub>0</sub> / CS Hold Time (RD)                       |                                            | 0    | _    | _    | ns   |
| TRLRH    | RD Pulse Width                                           |                                            | 235  |      | -    | ns   |
| TAHWL    | $A_0/\overline{CS}$ Setup Time ( $\overline{WR}$ )       |                                            | 0    |      | _    | ns   |
| TWHAX    | A <sub>0</sub> / CS Hold Time (WR)                       |                                            | 0    | _    | _    | ns   |
| TWLWH    | WR Pulse Width                                           |                                            | 290  | _    | -    | ns   |
| TDVWH    | D <sub>0</sub> toD <sub>7</sub> Setup Time (WR)          |                                            | 240  | _    | _    | ns   |
| TWHDX    | D <sub>0</sub> toD <sub>7</sub> Hold Time (WR)           |                                            | 0    | _    | _    | ns   |
| TJLJH    | Input IR Low Level Pulse width                           |                                            | 400  | _    | _    | ns   |
| וזרזע    | (Edge Trigger Mode)                                      |                                            | 100  |      |      |      |
| TCVIAL   | Casecade Setup Time                                      |                                            |      |      |      |      |
| - TOVIAL | (Second or Third INTA)                                   |                                            | 55   | _    | _    | ns   |
| TRHRL    | RD to Next Command                                       |                                            | 160  |      | _    | ns   |
| TWHWL    | WR to Next Command                                       |                                            | 190  | -    | _    | ns   |
| İ        | End of Command to next Command                           |                                            |      |      |      |      |
| *TCHCL   | (Not Same)                                               |                                            | 500  | _    |      | ns   |
|          | End of INTA sequence to next INTA                        |                                            |      |      |      |      |
|          | sequence                                                 |                                            |      |      |      |      |
| TRLDV    | Valid Data Delay (RD / ÎNTA)                             | D <sub>7</sub> to D <sub>0</sub>           | -    | _    | 200  | ns   |
| TRHDZ    | Data Floating (RD / INTA)                                | CL = 100pF                                 | 10   | _    | 100  | ns   |
| TJHIH    | Interrupt Output Delay (IR)                              | INT                                        | _    | _    | 350  | ns   |
| TIALCV   | Valid Cascade Delay (INTA)                               | CL = 100pF                                 |      | -    | 565  | ns   |
| TRLEL    | Enable Active (RD / INTA)                                | $\square$ CAS <sub>0</sub> to <sub>2</sub> |      | _    | 125  | ns   |
| TRHEH    | Enable Inactive (RD / INTA)                              | CL = 100pF                                 | _    |      | 150  | ns   |
| TAHDV    | Valid Data Delay (A <sub>0</sub> / $\overline{CS}$ )     | , l                                        | _    | _    | 200  | ns   |
| TCVDV    | Valid Data Delay (CAS <sub>0</sub> to CAS <sub>2</sub> ) |                                            | _    | _    | 300  | ns   |

<sup>\*</sup> Worst case timing for TCHCL in an actual microprocessor system is typically much greater than 500 ns (i.e.  $8085A = 1.6\mu s$ ,  $8085A = 2 = 1\mu s$ ,  $8086 = 1\mu s$ ,  $8086 = 2 = 625\mu s$ )

## AC CHARACTERISTICS TEST CONDITION



# 6. TIMING WAVEFORMS

## WRITE OPERATION



## **READ AND INTA OPERATION**





# 7. EXTERNAL DIMENSION VIEW

28 pins PRASTIC DIP

DIP28-P-600



270289

Note: Each lead pitch is 2.54mm, and all the leads are located within  $\pm 0.25$ mm from their theoretical position with respect to No.1 and No.28 leads.