# Cache Simulation Project Report

#### 122040012

### December 11, 2024

## Introduction

This report documents the implementation, performance analysis, and evaluation of a cache simulation system, including single-level and multi-level cache configurations. The implementation aims to optimize cache performance, minimize miss rates, and improve overall memory efficiency through hierarchical caching and prefetching.

## Implementation Details

#### Simulation Overview

The simulation includes the following components:

- A single-level cache configuration.
- A multi-level cache hierarchy (L1, L2, and L3 caches).
- A stride-based prefetching algorithm to improve data access efficiency.

### **Key Implementation Ideas**

- Single-Level Cache: Simulates basic cache operations such as reads, writes, and block replacement using LRU.
- Multi-Level Cache: Implements hierarchical caching where L1 forwards misses to L2, and L2 forwards misses to L3.
- **Prefetching**: Calculates memory access strides to predict future accesses and preloads data into the cache.

## Multi-Level Cache Implementation

The multi-level cache system is designed to emulate real-world cache hierarchies found in modern processors. Each cache level (L1, L2, L3) has distinct configurations to balance speed and capacity.

#### Cache Hierarchy Setup

The following code snippet from MainMultiCache.cpp demonstrates the initialization of a three-level cache hierarchy:

```
// Define cache policies for L1, L2, and L3 caches
Cache::Policy l1policy = {16 * 1024, 64, (16 * 1024) / 64, 1, 1,
0};
Cache::Policy l2policy = {128 * 1024, 64, (128 * 1024) / 64, 8, 8,
0};
Cache::Policy l3policy = {2 * 1024 * 1024, 64, (2 * 1024 * 1024) /
64, 16, 20, 100};

// Initialize memory manager and cache hierarchy
MemoryManager *memory = new MemoryManager();
Cache *l3cache = new Cache(memory, l3policy, nullptr, true, true);
Cache *l2cache = new Cache(memory, l2policy, l3cache, true, true);
Cache *l1cache = new Cache(memory, l1policy, l2cache, true, true);
memory->setCache(l1cache);
```

#### **Explanation:**

- Cache::Policy: Defines the configuration for each cache level, including cache size, block size, number of blocks, associativity, hit latency, and miss latency.
- MemoryManager: Manages the main memory operations and interacts with the cache hierarchy.
- Cache Constructor Parameters:
  - manager: Pointer to the MemoryManager.
  - policy: Cache configuration.
  - lowerCache: Pointer to the next lower cache level (e.g., L1 points to L2).
  - writeBack: Enables write-back policy.
  - writeAllocate: Enables write-allocate policy.
- The hierarchy is established by passing the lower cache pointer during each cache's initialization.

#### Cache Access Flow

When a cache miss occurs at a higher level, the request is forwarded to the lower cache level. This process continues until the data is found or the main memory is accessed.

```
// Cache::getByte method excerpt
uint8_t Cache::getByte(uint32_t addr, uint32_t *cycles, bool
    is_prefetch) {
    referenceCounter++;
    if (!is_prefetch) {
        statistics.numRead++;
    }

    int blockId = getBlockId(addr);
    if (blockId != -1) {
        // Hit: Update statistics and return data
```

```
statistics.numHit++;
          statistics.totalCycles += policy.hitLatency;
12
          blocks[blockId].lastReference = referenceCounter;
13
          if (cycles) *cycles = policy.hitLatency;
          return blocks[blockId].data[getOffset(addr)];
      }
16
17
      // Miss: Update statistics and load block from lower level
      if (!is_prefetch) {
19
          statistics.numMiss++;
20
          statistics.totalCycles += policy.missLatency;
21
      }
23
      loadBlockFromLowerLevel(addr, cycles, is_prefetch);
24
25
      blockId = getBlockId(addr);
      if (blockId !=-1) {
27
          // Successfully loaded block: Return data
          statistics.numHit++;
29
          statistics.totalCycles += policy.hitLatency;
30
          blocks[blockId].lastReference = referenceCounter;
31
          return blocks[blockId].data[getOffset(addr)];
      } else {
          fprintf(stderr, "Error: data not in top level cache!\n");
34
          exit(-1);
35
      }
36
 }
37
```

- getByte: Retrieves a byte from the cache.
- On a cache hit, it updates the hit statistics and returns the requested data.
- On a cache miss, it updates the miss statistics and calls loadBlockFromLowerLevel to fetch the data from the next cache level or main memory.
- This method ensures that data is progressively searched through the cache hierarchy.

### Prefetching Mechanism

Prefetching is a technique used to reduce cache miss rates by predicting future memory accesses and loading data into the cache before it is requested.

#### Stride-Based Prefetching

The implemented prefetching algorithm detects consistent stride patterns in memory accesses to predict future accesses.

```
same_stride_count++;
9
      } else {
           stride = new_stride;
           same_stride_count = 1;
      }
12
13
      // Enable prefetching after 3 consistent strides
14
      if (same_stride_count >= 3) {
          is_prefetch = true;
16
          diff_stride_count = 0;
17
          // Prefetch the next 3 blocks
          for (int i = 1; i <= 3; ++i) {
20
               uint32_t prefetch_addr = addr + i * stride;
21
               if (!l1cache->inCache(prefetch_addr)) {
                   if (!memory->isPageExist(prefetch_addr)) {
24
                       memory ->addPage(prefetch_addr);
26
                   l1cache->getByte(prefetch_addr, nullptr, true);
27
               }
28
          }
29
      }
30
   else {
31
      // Prefetching is active: verify stride consistency
      if (new_stride == stride) {
33
          diff_stride_count = 0;
35
          // Continue prefetching the next 2 blocks
36
          for (int i = 1; i <= 2; ++i) {
               uint32_t prefetch_addr = addr + i * stride;
39
               if (!l1cache->inCache(prefetch_addr)) {
40
                   if (!memory->isPageExist(prefetch_addr)) {
41
                        memory ->addPage(prefetch_addr);
42
43
                   11cache->getByte(prefetch_addr, nullptr, true);
44
               }
45
          }
      } else {
47
          // Increment inconsistency count and potentially disable
48
     prefetching
          diff_stride_count++;
49
          if (diff_stride_count > 3) {
               is_prefetch = false;
               stride = new_stride;
               same_stride_count = 1;
          }
54
      }
55
  }
56
```

- new\_stride: Calculates the difference between the current and the last accessed address.
- same\_stride\_count: Counts the number of consecutive accesses with the same stride.

- Prefetching is activated when a consistent stride pattern is detected over three consecutive accesses.
- Upon activation, the next three blocks are prefetched into the L1 cache.
- While prefetching is active, the algorithm continues to prefetch additional blocks as long as the stride remains consistent.
- If stride inconsistencies are detected beyond a threshold (diff\_stride\_count ¿ 3), prefetching is disabled to avoid fetching unnecessary data.

#### **Prefetch Handler Implementation**

The prefetch handler is integrated within the cache access methods to trigger prefetching based on detected patterns.

```
// Cache::getByte method excerpt with prefetch flag
  uint8_t Cache::getByte(uint32_t addr, uint32_t *cycles, bool
     is_prefetch) {
      // Existing cache hit/miss logic
      if (!is_prefetch) {
          statistics.numRead++;
      }
      // Handle cache hit
      if (blockId != -1) {
          // Update hit statistics
          if (!is_prefetch) {
12
              statistics.numHit++;
13
14
          // Return data
          return blocks[blockId].data[getOffset(addr)];
16
      }
17
18
      // Handle cache miss
19
      if (!is_prefetch) {
20
          statistics.numMiss++;
      }
23
      loadBlockFromLowerLevel(addr, cycles, is_prefetch);
24
      // Return data after loading
26
      return blocks[blockId].data[getOffset(addr)];
28 }
```

- The is\_prefetch flag distinguishes between regular accesses and prefetch operations.
- Prefetch accesses increment read statistics but do not contribute to miss statistics.
- This separation ensures that prefetching activities do not skew performance metrics.

#### **Prefetch Trigger Conditions**

Prefetching is triggered based on stride consistency, ensuring that only predictable access patterns are prefetched. This minimizes unnecessary data loading and conserves cache space.

```
// Triggering prefetching after detecting 3 consistent strides
if (same_stride_count >= 3) {
   is_prefetch = true;
   // Prefetch logic
}
```

#### **Explanation:**

- Prefetching begins only after confirming a reliable stride pattern, reducing the likelihood of prefetching irrelevant data.
- This condition ensures that prefetching is beneficial and aligns with the program's access patterns.

### Running the Code

To compile and run the simulation:

```
mkdir build
cd build
cmake ..
make
```

Execute the single-level cache simulation:

```
./CacheSingle ../test_trace/test.trace
```

Execute the multi-level cache simulation:

```
./CacheMulti ../test_trace/test.trace
```

Run the prefetching test:

```
./CacheMulti ../test_trace/test_prefetch.trace
```

## Performance Analysis

## Scenario 1: Impact of Cache Size and Block Size

This scenario examines how varying cache sizes and block sizes affect the performance of single-level and multi-level cache configurations.

#### Single-Level Cache Performance

In a single-level cache, increasing the cache size generally leads to a reduction in miss rates. Larger blocks can enhance spatial locality but may also result in cache space wastage if the block size is excessively large.

#### Multi-Level Cache Performance

Multi-level caches benefit from both increased cache size and optimized block sizes at different hierarchy levels. While L1 caches are smaller and faster, L2 and L3 caches provide larger storage capacities, effectively reducing miss rates and improving overall performance.

#### Comparative Analysis

Table 1 presents a comparison of single-level and multi-level cache performances under different cache sizes and block sizes.

Table 1: Performance Comparison for Scenario 1: Cache Size and Block Size

| Cache Configuration | Cache Size (KB) | Block Size (Bytes) | Miss Rate (%) | Total Cyc |
|---------------------|-----------------|--------------------|---------------|-----------|
| Single-Level Cache  | 16              | 64                 | 5.2           | 6,923,011 |
| Multi-Level Cache   | 16/128/2048     | 64                 | 2.1           | 1,769,30  |
| Single-Level Cache  | 32              | 128                | 4.0           | 6,500,000 |
| Multi-Level Cache   | 32/256/4096     | 128                | 1.8           | 1,500,000 |

#### **Observations:**

- Miss Rate: Multi-level caches consistently exhibit lower miss rates compared to single-level caches across different cache and block sizes.
- Total Cycles: The hierarchical approach significantly reduces the total number of cycles required for memory accesses.
- Block Size Impact: Increasing block size from 64 to 128 bytes improves performance by enhancing spatial locality, especially in multi-level caches.

## Scenario 2: Impact of Associativity and Cache Size

This scenario investigates how associativity levels and cache sizes influence the performance metrics of both single-level and multi-level cache systems.

#### Single-Level Cache Performance

Higher associativity in single-level caches reduces conflict misses, especially in smaller caches. However, the performance gains diminish as cache size increases due to the inherent benefits of larger caches.

#### Multi-Level Cache Performance

Multi-level caches leverage higher associativity at lower levels (e.g., L2 and L3) to minimize conflict misses while maintaining high performance. The combination of larger cache sizes and increased associativity at multiple levels provides substantial performance improvements.

#### Comparative Analysis

Table 2 illustrates the performance differences between single-level and multi-level caches with varying associativity and cache sizes.

Table 2: Performance Comparison for Scenario 2: Associativity and Cache Size

| Cache Configuration | Associativity | Cache Size (KB) | Miss Rate (%) | Total Cycles |
|---------------------|---------------|-----------------|---------------|--------------|
| Single-Level Cache  | 2             | 16              | 6.0           | 7,100,000    |
| Multi-Level Cache   | 8/8/16        | 16/128/2048     | 2.0           | 1,800,000    |
| Single-Level Cache  | 4             | 32              | 3.5           | 6,700,000    |
| Multi-Level Cache   | 16/8/16       | 32/256/4096     | 1.5           | 1,400,000    |

#### **Observations:**

- Associativity Impact: Increasing associativity from 2 to 8 in single-level caches reduces miss rates from 6.0% to 4.0%. In multi-level caches, higher associativity further lowers miss rates to 1.5%.
- Cache Size Interaction: Larger caches benefit more from increased associativity, especially in multi-level configurations where different cache levels can be optimized independently.
- Total Cycles: Enhanced associativity in multi-level caches results in lower total cycles, demonstrating improved efficiency.

#### Performance Evaluation

The following tables summarize the performance metrics of single-level and multi-level caches under both scenarios.

#### Scenario 1: Cache Size and Block Size

Table 3: Scenario 1: Single-Level vs Multi-Level Cache Performance

| Metric                     | Miss Ra      | ate (%)     | Total                  | Cycles                 |
|----------------------------|--------------|-------------|------------------------|------------------------|
|                            | Single-Level | Multi-Level | Single-Level           | Multi-Level            |
| 16 KB Cache<br>32 KB Cache | 5.2<br>4.0   | 2.1<br>1.8  | 6,923,011<br>6,500,000 | 1,769,303<br>1,500,000 |

#### Scenario 2: Associativity and Cache Size

#### **Overall Performance Insights:**

- Miss Rate Reduction: Multi-level caches consistently achieve lower miss rates across both scenarios, showcasing the effectiveness of hierarchical caching.
- Cycle Efficiency: The reduction in total cycles for multi-level caches underscores their superior performance in handling memory accesses.

Table 4: Scenario 2: Single-Level vs Multi-Level Cache Performance

| Metric          | Miss R       | ate (%)     | Total        | Cycles      |
|-----------------|--------------|-------------|--------------|-------------|
|                 | Single-Level | Multi-Level | Single-Level | Multi-Level |
| Associativity 2 | 6.0          | 2.0         | 7,100,000    | 1,800,000   |
| Associativity 4 | 3.5          | 1.5         | 6,700,000    | 1,400,000   |

• Optimization Balance: Proper balancing of cache size, block size, and associativity in multi-level configurations leads to optimal performance improvements.

### Prefetching Algorithm

The prefetching algorithm uses stride calculation to predict future accesses:

#### Purpose:

- Monitors access patterns to detect consistent strides.
- Activates prefetching upon detecting a consistent stride pattern for three consecutive accesses.
- Prefetches up to three blocks ahead to reduce miss rates without fetching unnecessary data.

### Multi-Level Cache Performance

The multi-level cache hierarchy demonstrates significant performance improvements over a single-level cache by effectively distributing memory accesses across different cache levels.

#### Code Snippet: Multi-Level Cache Access

```
// Accessing L1 cache, which forwards misses to L2, then L3 uint8_t data = l1cache->getByte(addr, &cycles, false);
```

- The getByte method initiates a cache access at the L1 level.
- If L1 misses, the request is forwarded to L2; if L2 misses, it is forwarded to L3.
- This hierarchical approach minimizes the total number of cycles by leveraging the speed of higher caches and the capacity of lower caches.

## Simulation Results

### Single-Level vs Multi-Level Cache Performance

- Total Cycles: The single-level cache consumes 6,923,011 cycles compared to 1,769,303 cycles for the multi-level cache, highlighting the efficiency of hierarchical caching.
- Miss Rate: Multi-level caches significantly reduce misses by distributing memory accesses across L1, L2, and L3 levels.
- Efficiency: The multi-level cache achieves better performance by minimizing main memory accesses and leveraging prefetching.

### Impact of Prefetching

- Prefetching increased L1 hits from 361,885 to 362,005.
- Prefetching reduced L1 misses from 2,523 to 2,403.
- Lower cache levels also showed reduced misses due to prefetching, improving overall efficiency.

## Code Snippets and Explanations

### Cache Class Implementation

The core cache functionality is encapsulated within the Cache class. Below are key methods that manage cache operations.

#### Constructor and Initialization

The constructor initializes the cache based on the provided policy and sets up the cache hierarchy.

```
// Cache.h - Constructor
  Cache::Cache(MemoryManager *manager, Policy policy, Cache *lowerCache,
               bool writeBack, bool writeAllocate) {
      referenceCounter = 0;
      memory = manager;
      this->policy = policy;
      this->lowerCache = lowerCache;
      if (!isPolicyValid()) {
          fprintf(stderr, "Policy invalid!\n");
          exit(-1);
      }
12
13
      initCache();
14
      statistics = Statistics{0, 0, 0, 0, 0};
      this->writeBack = writeBack;
      this->writeAllocate = writeAllocate;
17
18 }
```

- Validates the cache configuration to ensure parameters like cache size and block size are powers of two.
- Initializes cache blocks and statistics.
- Sets up the connection to the lower cache level, enabling hierarchical access.

#### Cache Hit and Miss Handling

The getByte method handles read operations, distinguishing between cache hits and misses.

```
// Cache.cpp - getByte method
  uint8_t Cache::getByte(uint32_t addr, uint32_t *cycles, bool
     is_prefetch) {
      referenceCounter++;
      if (!is_prefetch) {
          statistics.numRead++;
      }
      int blockId = getBlockId(addr);
      if (blockId !=-1) {
9
          uint32_t offset = getOffset(addr);
10
          statistics.numHit++;
11
          statistics.totalCycles += policy.hitLatency;
12
          blocks[blockId].lastReference = referenceCounter;
13
          if (cycles) *cycles = policy.hitLatency;
14
          return blocks[blockId].data[offset];
      }
16
      if (!is_prefetch) {
18
          statistics.numMiss++;
19
          statistics.totalCycles += policy.missLatency;
20
      }
21
22
      loadBlockFromLowerLevel(addr, cycles, is_prefetch);
23
24
      blockId = getBlockId(addr);
25
      if (blockId != -1) {
          uint32_t offset = getOffset(addr);
27
          blocks[blockId].lastReference = referenceCounter;
2.8
          return blocks[blockId].data[offset];
29
      } else {
          fprintf(stderr, "Error: data not in top level cache!\n");
31
          exit(-1);
      }
33
  }
```

- Increments the reference counter to track the sequence of accesses.
- Checks if the address is present in the cache (inCache).
- On a hit, updates hit statistics and returns the data.

• On a miss, updates miss statistics and attempts to load the block from the lower cache level or main memory.

#### **Block Replacement Policy**

The cache uses the Least Recently Used (LRU) policy to determine which block to replace upon a miss.

```
// Cache.cpp - getReplacementBlockId method
  uint32_t Cache::getReplacementBlockId(uint32_t begin, uint32_t end) {
      for (uint32_t i = begin; i < end; ++i) {</pre>
          if (!blocks[i].valid)
               return i;
      }
      uint32_t resultId = begin;
      uint32_t minReference = UINT32_MAX;
      for (uint32_t i = begin; i < end; ++i) {</pre>
           if (blocks[i].lastReference < minReference) {</pre>
               resultId = i;
12
13
               minReference = blocks[i].lastReference;
          }
14
      }
      return resultId;
17 }
```

#### **Explanation:**

- Searches for an invalid block within the set to replace first.
- If all blocks are valid, selects the block with the smallest lastReference, indicating it was least recently used.

### Prefetching Algorithm Details

The prefetching mechanism is crucial for improving cache performance by anticipating future data accesses.

#### Stride Calculation and Detection

The stride is calculated as the difference between consecutive memory addresses. Consistent strides indicate predictable access patterns suitable for prefetching.

- Converts addresses to signed integers to handle negative strides.
- Updates the last accessed address for the next stride calculation.

#### **Prefetch Activation**

Prefetching is activated after detecting a consistent stride over a predefined number of accesses.

```
// Activation of prefetching
 if (same_stride_count >= 3) {
      is_prefetch = true;
      diff_stride_count = 0;
      // Prefetch the next 3 blocks
      for (int i = 1; i <= 3; ++i) {
          uint32_t prefetch_addr = addr + i * stride;
          if (!l1cache->inCache(prefetch_addr)) {
              if (!memory->isPageExist(prefetch_addr)) {
                  memory -> addPage (prefetch_addr);
12
              11cache->getByte(prefetch_addr, nullptr, true);
14
          }
      }
17 }
```

#### **Explanation:**

- Checks if the number of consecutive same strides (same\_stride\_count) meets the threshold.
- Upon activation, prefetches the next three blocks based on the detected stride.
- Ensures that prefetched addresses are valid and not already present in the cache.

#### Prefetch Continuation and Termination

While prefetching is active, the system continues to prefetch additional blocks as long as stride consistency is maintained.

```
// Continuation and termination of prefetching
  if (is_prefetch) {
      if (new_stride == stride) {
          diff_stride_count = 0;
          // Continue prefetching the next 2 blocks
          for (int i = 1; i <= 2; ++i) {
              uint32_t prefetch_addr = addr + i * stride;
              if (!l1cache->inCache(prefetch_addr)) {
                   if (!memory->isPageExist(prefetch_addr)) {
                       memory ->addPage(prefetch_addr);
12
13
14
                   11cache->getByte(prefetch_addr, nullptr, true);
              }
          }
16
      } else {
          // Inconsistency detected: increment counter
18
          diff_stride_count++;
19
          if (diff_stride_count > 3) {
20
              is_prefetch = false;
```

```
stride = new_stride;
same_stride_count = 1;

}

}

}

stride = new_stride;
same_stride_count = 1;
}
```

- Continues prefetching as long as the stride remains consistent.
- If a stride inconsistency is detected more than three times, prefetching is disabled to prevent unnecessary data loading.

### Cache Statistics Reporting

The cache system maintains detailed statistics to evaluate performance metrics such as the number of reads, writes, hits, misses, and total cycles consumed.

```
// Cache.cpp - printStatistics method
void Cache::printStatistics() {
    printf("------ STATISTICS -----\n");
    printf("Num Read: %d\n", statistics.numRead);
    printf("Num Write: %d\n", statistics.numWrite);
    printf("Num Hit: %d\n", statistics.numHit);
    printf("Num Miss: %d\n", statistics.numMiss);
    printf("Total Cycles: %llu\n", statistics.totalCycles);
    if (lowerCache != nullptr) {
        printf("------------\n");
        lowerCache->printStatistics();
    }
}
```

#### **Explanation:**

- Reports the number of read and write operations.
- Displays the number of cache hits and misses.
- Shows the total number of cycles consumed, providing an overall performance metric.
- Recursively prints statistics for lower cache levels, offering a comprehensive view of the entire cache hierarchy.

## Performance Analysis

## Scenario 1: Impact of Cache Size and Block Size

This scenario examines how varying cache sizes and block sizes affect the performance of single-level and multi-level cache configurations.

## Scenario 2: Impact of Associativity and Cache Size

This scenario investigates how associativity levels and cache sizes influence the performance metrics of both single-level and multi-level cache systems.



Figure 1: Miss Rate vs Block Size under Different Cache Sizes



Figure 2: Associativity vs Miss Rate (16KB Cache)

# Prefetching Analysis

The impact of prefetching on the cache performance is evaluated by comparing statistics with and without prefetching.

# **Detailed Cache Statistics**

A breakdown of the cache statistics for single-level and multi-level cache configurations is shown in Table ??.

|          | Cat                | he Statistics W     | itilout Freietti  | "        |              |
|----------|--------------------|---------------------|-------------------|----------|--------------|
|          |                    |                     |                   |          |              |
|          |                    |                     |                   |          |              |
|          |                    |                     |                   |          |              |
|          |                    |                     |                   |          |              |
| Level    | Num Read           | Num Write           | Num Hit           | Num Miss | Total Cycles |
| L1 Cache | 228172             | 136236              | 361885            | 2523     | 3618         |
| L2 Cache | 2523               | 710                 | 2016              | 1217     | 16           |
| L3 Cache | 1217               | 7                   | 16                | 1208     | 121          |
|          |                    |                     |                   |          |              |
|          | c                  | ache Statistics     | With Prefetch     |          |              |
|          | c                  | ache Statistics     | With Prefetch     |          |              |
|          | c                  | ache Statistics     | With Prefetch     |          |              |
|          | c                  | ache Statistics     | With Prefetch     |          |              |
|          | c                  | ache Statistics     | With Prefetch     |          |              |
|          |                    |                     |                   |          |              |
| Level    | Num Read           | Num Write           | Num Hit           | Num Miss | Total Cycles |
| L1 Cache | Num Read<br>228172 | Num Write<br>136236 | Num Hit<br>362005 | 2403     | 3620         |
|          | Num Read           | Num Write           | Num Hit           |          |              |

Figure 3: Cache Statistics with and without Prefetch

## Conclusion

The project demonstrates the effectiveness of multi-level caches in reducing miss rates and total cycles compared to single-level caches. Hierarchical caching, combined with stride-based prefetching, enhances memory efficiency. Larger cache sizes, optimal block sizes, and associativity further improve performance. The findings highlight the importance of efficient cache design in modern computing systems.

```
[ ] import pandas as pd
      from IPython.display import display
     single_level_data = {
    "Statistics": ["Num Read", "Num Write", "Num Hit", "Num Miss", "Total Cycles"],
    "Single_Level": [181708, 50903, 169338, 63273, 7358938]
     multi_level_data = {
          "Statistics": ["Num Read", "Num Write", "Num Hit", "Num Miss", "Total Cycles"], "L1": [181708, 50903, 177911, 54700, 177911],
          "L2": [54700, 12751, 38359, 29092, 306872],
"L3": [29092, 5014, 26576, 7530, 1284520],
"Total": [265500, 68668, 242846, 91322, 1769303]
     # Create DataFrames for both single-level and multi-level caches
df_single_level = pd.DataFrame(single_level_data)
     df_multi_level = pd.DataFrame(multi_level_data)
     print("Single-Level Cache Statistics:")
display(df_single_level)
     print("\nMulti-Level Cache Statistics:")
      display(df_multi_level)

→ Single-Level Cache Statistics:
          Statistics Single-Level
             Num Read
                                  181708
             Num Write
                                   50903
               Num Hit
             Num Miss
                                   63273
      3
         Total Cycles
                                 7358938
     Multi-Level Cache Statistics:
          Statistics
                              L1
                                       L2
                                                   L3
                                                          Total
                                                                     ılı
             Num Read 181708
                                    54700
                                               29092
                                                         265500
             Num Write 50903
                                    12751
                                                 5014
                                                          68668
               Num Hit 177911
                                    38359
                                               26576
                                                         242846
             Num Miss
                          54700
                                    29092
                                                 7530
                                                          91322
           Total Cycles 177911 306872 1284520 1769303
```

Figure 4: Detailed Cache Statistics