

# Table 45-1. CFL Interface Signals List (Sheet 4 of 4)

| Name          | Source | Destination | Description                                                         |
|---------------|--------|-------------|---------------------------------------------------------------------|
| CPU_C10_GATE# | CPU    | Platform    | Power gating control to turn off VCCSTG, VCCIO and VCCPLL_OC in C10 |

## Table 45-2. CFL Power Sequence Related Power Rails

|         | Name                    | Source   | Destination | Description                                                                                                                                                     |
|---------|-------------------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | VCCRTC                  | Platform | PCH         | 3.05-V supplies for PCH RTC Well. This power is not expected to be shut off in any of the sleep states unless the RTC battery is removed or completely drained. |
| abdel9  | VCCDSW_3p3              | Platform | PCH         | 3.3-V supply for Deep Sx wells. If Deep Sx is not supported on the platform, tie to VCCPRIM_3p3                                                                 |
| iras at | VCCPRIM_1p0/1p8/<br>3p3 | Platform | PCH         | PCH I/O and Misc rails 1.0/1.8/3.3V (Primary Well)                                                                                                              |
| , ·     | VCCSPI                  | Platform | PCH         | 1.8V/3.3-V supply for the SPI IO. This rail must be powered when VCCPRIM is powered.                                                                            |
|         | VCC                     | Platform | Processor   | Processor core rail                                                                                                                                             |
|         | VCCST                   | Platform | Processor   | Sustain voltage for processor in Standby modes                                                                                                                  |
|         | VCCPLL                  | Platform | Processor   | CPU PLL power rails                                                                                                                                             |
|         | VCCPLL_OC               | Platform | Processor   | CPU digital PLL power rails                                                                                                                                     |
|         | VCCGT                   | Platform | Processor   | Sliced graphics power rail                                                                                                                                      |
| 26A,    | VCCGTx <sup>1</sup>     | Platform | Processor   | Unsliced graphics power rail                                                                                                                                    |
|         | VCCIO                   | Platform | Processor   | IO power rail                                                                                                                                                   |
| 513     | VDDQ                    | Platform | Processor   | CPU Memory power rail, voltage dependent on memory technology                                                                                                   |
|         | VPP                     | Platform | Processor   | CPU Memory power rail, voltage dependent on memory technology                                                                                                   |
|         | VCCSA                   | Platform | Processor   | System Agent power rail                                                                                                                                         |
|         |                         | ICP.     |             |                                                                                                                                                                 |

# 45.3 Power States

## Table 45-3. System with M3 State Supported (Sheet 1 of 2)

| _ A                 |       |                              |                     |                     |                  |                   |                  |                |                 |
|---------------------|-------|------------------------------|---------------------|---------------------|------------------|-------------------|------------------|----------------|-----------------|
| Rails               | S0/M0 | S0ix/<br>M-off <sup>16</sup> | S3/M3               | S3/M-<br>off        | S4 &<br>S5/M3    | S4 & S5/<br>M-off | Deep<br>S3       | Deep S4/<br>S5 | G3 <sup>1</sup> |
| RTC Well            | ON    | ON                           | ON                  | ON                  | ON               | ON                | ON               | ON             | ON              |
| 3.3V_DSW            | ON    | ON                           | ON                  | ON                  | ON               | ON                | ON               | ON             | No Power        |
| VBATA (VDC)         | ON    | ON                           | ON                  | ON                  | ON               | ON                | ON               | ON             | No Power        |
| V5.0A               | ON    | ON                           | ON                  | ON                  | ON               | ON                | OFF              | OFF            | No Power        |
| V3.3A               | ON    | ON                           | ON                  | ON                  | ON               | ON                | OFF              | OFF            | No Power        |
| V1.8A internal      | ON    | ON                           | ON                  | ON                  | ON               | ON                | OFF              | OFF            | No Power        |
| V1.0A               | ON    | ON                           | ON                  | ON                  | ON               | ON                | OFF              | OFF            | No Power        |
| V3.3M <sup>3</sup>  | ON    | OFF                          | $ON^{11}$           | OFF                 | ON <sup>11</sup> | OFF               | OFF              | OFF            | No Power        |
| V1.8M <sup>3</sup>  | ON    | OFF                          | $ON^{11}$           | OFF                 | ON <sup>11</sup> | OFF               | OFF              | OFF            | No Power        |
| VDDQ                | ON    | ON                           | ON                  | ON                  | OFF              | OFF               | ON               | OFF            | No Power        |
| V2.5U               | ON    | ON                           | ON                  | ON                  | OFF              | OFF               | ON               | OFF            | No Power        |
| VCCST <sup>13</sup> | ON    | ON                           | ON <sup>19</sup>    | ON <sup>19</sup>    | OFF <sup>5</sup> | OFF <sup>5</sup>  | OFF              | OFF            | No Power        |
| VCCPLL              | ON    | ON                           | ON <sup>7, 19</sup> | ON <sup>7, 19</sup> | OFF <sup>5</sup> | OFF <sup>5</sup>  | OFF <sup>5</sup> | OFF            | No Power        |



## Table 45-3. System with M3 State Supported (Sheet 2 of 2)

For Devices that should be turned off completely when entering sleeping mode

|                         |       | 100                          |                     |                     |               |                   |                  |                |                 |  |  |
|-------------------------|-------|------------------------------|---------------------|---------------------|---------------|-------------------|------------------|----------------|-----------------|--|--|
| Rails                   | S0/M0 | S0ix/<br>M-off <sup>16</sup> | S3/M3               | S3/M-<br>off        | S4 &<br>S5/M3 | S4 & S5/<br>M-off | Deep<br>S3       | Deep S4/<br>S5 | G3 <sup>1</sup> |  |  |
| V3.3S                   | ON    | ON                           | OFF                 | OFF                 | OFF           | OFF               | OFF              | OFF            | No Power        |  |  |
| VCCPLL_OC <sup>13</sup> | ON    | OFF <sup>17</sup>            | ON <sup>8, 19</sup> | ON <sup>8, 19</sup> | OFF           | OFF               | OFF <sup>8</sup> | OFF            | No Power        |  |  |
| VCC                     | ON    | OFF                          | OFF                 | OFF                 | OFF           | OFF               | OFF              | OFF            | No Power        |  |  |
| VCCGT/VCCGTx            | ON    | OFF                          | OFF                 | OFF                 | OFF           | OFF               | OFF              | OFF            | No Power        |  |  |
| VCCIO                   | ON    | OFF <sup>17</sup>            | OFF                 | OFF                 | OFF           | OFF               | OFF              | OFF            | No Power        |  |  |
| VCCSA                   | ON    | OFF <sup>17</sup>            | OFF                 | OFF                 | OFF           | OFF               | OFF              | OFF            | No Power        |  |  |

## Notes:

- The state of the system without RTC well powered can also be considered G3.
- NA
- 3. V3.3M and V1.8M are platform rails used by external devices which ME operates during Sx/M3 states. These rails are not use directly by the CPU/PCH, and are not present on non-M3 supported systems
- VCCST, VCCPLL can remain powered during S4 and S5 power states for board VR optimization. VCCST may also remain powered in S4 and S5 for debug purposes. Refer to Chapter 46, Platform Debug and TeSt HOOKS.
- 6. NA
- VCCPLL is allowed to be OFF in this power state, but it is generally assumed to be ON since it is powered from the same source as VCCST. VCCPLL should never be ON while VCCST is OFF
- 8. VCCPLL\_OC is allowed to be turned off during S3 if it is not powered directly from VDDQ
- For no M3 support on external devices, V3.3M/V1.8M will be OFF in Sx/M3 VCCOPC\_1p8 may be left on in Sx with minimal leakage. 10.
- 12. NA
- Assume SLP\_S0# and CPU\_C10\_GATE# have asserted from the PCHThis supply is expected to be OFF during states where 13. SLP\_SO# is asserted. It may be left on during this condition, but the SoC will not achieve it's lowest power consumption. Specific power up latencies apply when exiting this stateVCCST should be "on whenever VCCPLL\_OC is "on". VCCPLL\_OC
- must be "off" whenever VCCST is "off", pay special attention particularly for systems supporting DS3.

  14. For additional power savings in S3, refer Section 45.5, "Additional Power Optimizations with Respect to VCCST Rail in S3'

## 45.4 **Power Sequencing Timing Diagrams—Legacy** Signals

## Table 45-4. Legend for Signals in Transition Waveforms

| 2/0                          | Signals in Transition Wa | ivelorins                                             |
|------------------------------|--------------------------|-------------------------------------------------------|
| 550                          | Color/Legend             | Comments                                              |
| Signal Names                 | ham                      | Timing of these signals is set by PCH or processor    |
| Signal Names                 | 76/0,                    | Timing of these signals should be met by the platform |
| Signal Names                 | 3/00                     | Voltage rails or chip-to-chip buses                   |
| Grey Highlight               |                          | Indicates unstable state                              |
| 3883; RS130536 <sup>th</sup> | 130536A Firas alodelo    | nam<br>as abdelghani firas abdelghani@com             |
|                              | 7.30                     | ighani.                                               |
| 383; R                       |                          |                                                       |



Figure 45-3. Timing Diagram for G3 to S0/M0 [Deep Sx Platform] (Sheet 1 of 2)





## Figure 45-3. Timing Diagram for G3 to S0/M0 [Deep Sx Platform] (Sheet 2 of 2)

- PCH will sample BATLOW# on the rising edge of DSW\_PWROK for DSx Systems
- Refer section TBD details on PCH prime rail-to-rail power and power down dependencies
- For a DSx system, PCH will ignore SUSACK# until after SUSWARN# is valid
- Minimum duration of PWRBTN# assertion = 16mS. PWRBTN# can assert before or after RSMRST#
- On first exit from G3, SLP A# de-asserts with SLP S3# de-assertion
- High for WoL=1, Low for WoL=0. SLP\_LAN# may rise before, but no later than SLP\_A#
- On first exit from G3, SLP\_WLAN# de-asserts with SLP\_S3# de-assertion
- Delay between SLP\_S5#, SLP\_S4#, and SLP\_S3# exaggerated for drawing purposes. If the system EC is driving these signals in ESPI mode if the, the minimum delay between SLP\_S3#, SLP\_S4#, and SLP\_S5# is not guaranteed
- 9. VCCST and VCCPLL can remain powered during S4 and S5 pwr states for board VR optimization. VCCST may also remain powered in S4 and S5 for debug purposes. Refer to debug port design guide for more details.

  Only required with LPDDR3 and DDR4 memory configurations
- VDDQ must ramp after VPP on DDR4 and LPDDR3 based systems, thus VDDQ may ramp up after SLP\_S3# de-assertion due to VR ramp timing and configuration
- VCCIO, VCCSA must ramp after VccST and VDDQ have completed their ramps.
- 13. IMVP VR\_ON is recommended to be triggered by ALL\_SYS\_PWRGD in order to help minimize boot latency.
- ALL\_SYS\_PWRGD is assumed to logically AND together the pwrgood signals for the major system power rails
   VCCST\_PWRGD can assert before or equal to PCH\_PWROK, but must never lag it. It is recommended that both VCCST\_PWRGD and PCH\_PWROK include ALL\_SYS\_PWRGD and / or SLP\_S3# in their generation. This ensures during failure events, both signals de-assert at the same time

  16. NA

- When "Power Button" is the trigger for wake or sleep event for the system The Platform should ensure that PCH\_PWROK does not glitch when RSMRST# is de-asserted 18.
- PS has a wide range of specifications, which may affect boot latency
  Use of DDR\_VTT\_CNTL to control VTT power gate is optional for additional power savings in Idle power states. If not used, VTT should be controlled by SLP\_S3#







## Figure 45-4. Timing Diagram for G3 to S0/M0 [Non-Deep Sx Platform] (Sheet 2 of 2)

### Notes:

- SLP\_SUS# is ignored in Non-DSx systems
- Refer section TBD for details on PCH prime rail-to-rail power and power down dependencies
- For a non-DeepSx system DSW\_PWROK and RSMRST# go high at the same time (connected on board)
- For a non-DeepSx system SUS\_ACK# will rise with prime voltage rail powering the VCCPGPPA power pin\_due to weak internal pull-up.
- Minimum duration of PWRBTN# assertion = 16mS. PWRBTN# can assert before or after RSMRST#
- On first exit from G3, SLP\_A# de-asserts with SLP\_S3# de-assertion 6.
- High for WoL=1, Low for WoL=0. SLP\_LAN# may rise before, but no later than SLP\_A#
- On first exit from G3, SLP\_WLAN# de-asserts with SLP\_S3# de-assertion
- Delay between SLP\_S5#, SLP\_S4#, and SLP\_S3# exaggerated for drawing purposes. If the system EC is driving these signals in ESPI mode if the, the minimum delay between SLP\_S3#, SLP\_S4#, and SLP\_S5# is not guaranteed VCCST and VCCPLL can remain powered during S4 and S5 power states for board VR optimization. VCCST may also remain
- powered in S4 and S5 for debug purposes. Refer to debug port design guide for more details.

  Only required with LPDDR3 and DDR4 memory configurations

  VDDQ must ramp after VPP on DDR4 and LPDDR3 based systems, thus VDDQ may ramp up after SLP\_S3# de-assertion due
- 11.
- to VR ramp timing and configuration

- to VR ramp timing and configuration.
   VCCIO, VCCSA must ramp after VccST and VDDQ have completed their ramps.
   IMVP VR\_ON is recommended to be triggered by ALL\_SYS\_PWRGD in order to help minimize boot latency.
   ALL\_SYS\_PWRGD is assumed to logically AND together the pwrgood signals for the major system power rails.
  - VCCST\_PWRGD can assert before or equal to PCH\_PWROK, but must never lag it. It is recommended that both VCCST\_PWRGD and PCH\_PWROK include ALL\_SYS\_PWRGD and / or SLP\_S3# in their generation. This ensures during failure events, both signals de-assert at the same time
- 17. NA
- 18. When "Power Button" is the trigger for wake or sleep event for the system

  19. The Platform should ensure that PCH\_PWROK does not glitch when RSMRST# is de-asserted
- 20. PS has a wide range of specifications, which may affect boot latency
- Use of DDR\_VTT\_CNTL to control VTT power gate is optional for additional power savings in Idle power states. If not used, VTT should be controlled by SLP\_S3#

#### Additional Notes:

The state of the SLP\_A# and SUSPWRDNACK signals are used by the EC to determine if PCH requires the suspend-well to stay powered.

- SUSPWRDNACK
  - Platform not supporting M3 EC must keep SUS Rails powered ON if: SUSPWRDNACK is de-asserted **OR** System state is S3. Else, EC has an option to do whatever it wants with the SUS Rails
  - Platform supporting M3 EC must keep SUS Rails powered ON if: SUSPWRDNACK is de-asserted  $\mathbf{OR}$  System state is S3  $\mathbf{OR}$  SLP\_A# is de-asserted  $\mathbf{OR}$  it is the first 200mS after SUS Rails power has been applied. Else, EC has an option to do whatever it wants with the SUS Rails
- Primary rails and Deep Sx Rails should **never** be active while VccRTC rail is inactive.



Figure 45-5. Timing Diagram for SO/MO to G3 [Deep Sx Platform]



## Notes:

- 1. These are all the processor S0 non-Core rails. Includes the rails like 3.3-V/5-V platform rails, etc.
- 2. This represents the overall Power-Good signal including the platform rails mentioned in Note (1)
- 3. Signal may drop before or after SLP \_S4# / SLP\_S5 # / DDR\_RESET# assertion
- 4. VCCST and VCCPLL may remain powered during Sx power states for Debug support and platform VR optimization. Platform designers will need to account for proper power rail management with external devices and circuity to avoid leakage path scenarios.
- 5. VCCST\_PWRGD signal must deassert in all Sx / DSx states, regardless of the status of the VCCST rail
- PCH waits for SUS\_ACK# to deassert before proceeding with Deep S4/S5 flow. If SUSWARN#/SUS\_ACK # handshake is not used, these signals are tied on the board
- 7. High for WoL=1, Low forWoL=0
- 8. High for WoWLAN = 1, Low for WoWLAN = 0
- 9. Present on LPDDR3 and DDR4 systems only. Must ramp down AFTER VDDQ has ramped down
- Refer to Section 45.6.2, "RSMRST#/DSW\_PWROK Special Considerations"



Figure 45-6. Timing Diagram for SO/MO to G3 [Non-Deep Sx Platform]



- These are all the processor S0 non-Core rails. Includes the rails like 3.3-V/5-V platform rails, etc.
- This represents the overall Power-Good signal including the platform rails mentioned in Note (1) Signal may drop before or after SLP \_S4# / SLP\_S5 # / DDR\_RESET# assertion
- VČCST and VCCPLL may remain powered during Sx power states for Debug support and platform VR 4. optimization. Platform designers will need to account for proper power rail management with external devices and circuity to avoid leakage path scenarios.
- VCCST\_PWRGD signal must de-assert in all Sx / DSx states, regardless of the status of the VCCST rail
- PCH waits for SUS \_ACK# to deassert before proceeding with Deep S4/S5 flow. If SUSWARN#/SUS\_ACK 6. # handshake is not used, these signals are tied on the board
- 7. High for WoL=1, Low forWoL=0
- High for WoWLAN = 1, Low for WoWLAN = 08.
- Present on LPDDR3 and DDR4 systems only. Must ramp down AFTER VDDQ has ramped down







Figure 45-8. Timing Diagram for Cold Reset (Host Partition Reset w/ Power Cycle) and Global Reset [Non-Deep Sx Platform]



- 1. Present on LPDDR3 and DDR4 systems only. Must ramp down AFTER VDDQ has ramped down
- 2. Delay between SLP\_S5#, SLP\_S4#, and SLP\_S3# exaggerated for drawing purposes. If the system EC is driving these signals in ESPI mode if the, the minimum delay between SLP\_S3#, SLP\_S4#, and SLP\_S5# is not guaranteed
- 3. VDDQ must ramp after VPP on DDR4 and LPDDR3 based systems, thus VDDQ may end up after SLP\_S3# de-assertion due to VR ramp timing and configuration
- 4. VCCIO, VCCSA must ramp after VccST and VDDQ have completed their ramps
- 5. IMVP VR\_ON is recommended to be triggered by ALL\_SYS\_PWRGD in order to help minimize boot latency.
- 6. ALL\_SYS\_PWRGD is assumed to logically AND together the pwrgood signals for the major system power rails VCCST\_PWRGD can assert before or equal to PCH\_PWROK, but must never lag it. It is recommended that both
- VCCST\_PWRGD can assert before or equal to PCH\_PWROK, but must never lag it. It is recommended that both VCCST\_PWRGD and PCH\_PWROK include ALL\_SYS\_PWRGD in their generation. This ensures during failure events, both signals de-assert at the same time



# **45.4.1** Power Sequencing Timing Requirements

The following table defines the timing parameters used in the timing diagrams in previous sections. The timing parameters are put into three categories: tCPU, tPCH, and tPLT. tCPU parameters are mostly required by the processor, tPCH parameters are required or controlled by the PCH, and tPLT parameters are mostly controlled by the platform.

Table 45-5. Platform Sequencing Timing Parameters (Sheet 1 of 7)

| Label  | Required<br>By | Controlled<br>By | Min.   | Max.     | Units | Note #      | Description                                                                                                                                                                                             |
|--------|----------------|------------------|--------|----------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tCPU00 | CPU            | PLT              | 1      |          | ms    | 6, 7,<br>26 | VCCST ramped and stable to VccST_PWRGD assertion                                                                                                                                                        |
| tCPU01 | CPU            | PLT              | 1      |          | ms    | 6, 7        | VDDQ ramped and stable to VccST_PWRGD assertion                                                                                                                                                         |
| tCPU02 | CPU            | PLT              |        | No limit | ms    | 26, 43      | VCCST ramped and stable before VDDQ stable  Note: tCPU02 and tCPU03 are mutually exclusive, and only one of the parameters needs to be met depending on the rail order of VCCST/VCCSTG and VDDQ.        |
| tCPU03 | CPU            | PLT              |        | 25       | ms    | 26, 43      | VDDQ ramped and stable before VCCST stable <b>Note</b> : tCPU02 and tCPU03 are mutually exclusive, and only one of the parameters needs to be met depending on the rail order of VCCST/VCCSTG and VDDQ. |
| tCPU04 | CPU            | PLT              | 0      |          | ns    | 26, 31      | VCCST must always ramp with or earlier then VCCSTG. VCCST >= VCCSTG at all times during ramp.                                                                                                           |
| tCPU05 | CPU            | PLT              | 100    |          | ns    |             | VDDQ ramped and stable before VCCSA/<br>VCCIO ramps                                                                                                                                                     |
| tCPU06 | CPU            | PLT              | 100    |          | ns    | 27          | VCCST ramped and stable before VCCSA/<br>VCCIO ramps.                                                                                                                                                   |
| tCPU07 | CPU            | PLT              | No Req | No Req   | ns    |             | VCCSA ramped and stable before VCCIO stable  Note: this timing is to explicitly call out that there is no timing requirement between VCCSA and VCCIO.                                                   |
| tCPU08 | CPU            | PCH              | 1      |          | ms    | 8           | PCH CLK outputs stable and CPU VRs stable/<br>ready to PROCPWRGD assertion                                                                                                                              |
| tCPU09 | CPU            | PLT              | 1      |          | ms    | 23          | VCCSA stable before PROCPWRGD                                                                                                                                                                           |
| tCPU10 | CPU            | PLT              | 1      |          | ms    | 23          | VCCIO stable before PROCPWRGD                                                                                                                                                                           |
| tCPU11 | CPU            | PLT              | 1      |          | ms    | 23          | VCCPLL stable before PROCPWRGD                                                                                                                                                                          |
| tCPU12 | CPU            | PLT              | 1      |          | ms    | 23          | VCCPLL_OC stable before PROCPWRGD                                                                                                                                                                       |
| tCPU16 | CPU            | PLT              | 0      |          | ns    | 32          | VCCST_PWRGD assertion to PCH_PWROK assertion                                                                                                                                                            |
| tCPU18 | CPU            | PLT              | 0      | 35       | us    | 34          | DDR_VTT_CNTL (was DDR_PG_CTL) assertion to DDR VTT supplied ramped and stable while PLTRST = H (de-asserted).                                                                                           |
| tCPU19 |                | CPU              | 0      | 100      | ns    | 9           | VccST_PWRGD assertion to DDR_VTT_CNTL (was DDR_PG_CTL) asserted.                                                                                                                                        |
| tCPU20 | CPU            | PLT + PCH        |        | 500      | ms    | 10          | THERMTRIP# assertion until VCC, VCCGT, VCCSA, VCCIO VRs are disabled and not sourcing power.                                                                                                            |
| tCPU21 | CPU            | PCH              |        | 1        | ms    |             | THERMTRIP# assertion until PCH issues global reset and assertion of SLP_SX signals                                                                                                                      |



Table 45-5. Platform Sequencing Timing Parameters (Sheet 2 of 7)

| Label   | Required<br>By | Controlled<br>By | Min. | Max. | Units | Note #       | Description                                                                                                                                                                                                                                            |
|---------|----------------|------------------|------|------|-------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tCPU22  | CPU            | PLT              | 1    |      | us    |              | VCCST_PWRGD de-assertion to either VDDQ, VCCST below specification for normal S0 to Sx transitions. Recommend VCCST_PWRGD goes low with SLP_S3#.                                                                                                       |
| tCPU23  | CPU            | PCH              | TBD  |      | us    | 45           | PROCPWRGD de-assertion to either VCC* below specification for normal S0 to Sx transitions                                                                                                                                                              |
| tCPU26  | CPU            | PLT              | 10   | 65   | us    | 11           | CPU_C10_GATE# de-assertion to VCCSTG stable Note: CPU_C10_GATE# de-assertion to VCCST also needs to meet max 65us on cold boot                                                                                                                         |
| tCPU27  | CPU            | PLT              | 10   | 240  | us    | 11           | CPU_C10_GATE# de-assertion to VCCIO stable                                                                                                                                                                                                             |
| tCPU28a | CPU            | PLT              |      | 200  | us    | 36           | SLP_S3# assertion to VCCST_PWRGD de-<br>assertion                                                                                                                                                                                                      |
| tCPU28b | CPU            | PLT              | 0    |      | us    | 37, 38       | VCCST_PWRGD low to VCCST dropping 5% of nominal value                                                                                                                                                                                                  |
| tCPU29  | CPU            | PLT              |      | 100  | mV/us | 13, 25       | Processor power rail instantaneous slew rate.                                                                                                                                                                                                          |
| tCPU33  | CPU            | PLT              |      | 240  | us    | 11           | CPU_C10_GATE# de-assertion to VCCPLL_OC stable                                                                                                                                                                                                         |
| tPCH01  | PCH            | PLT              | 9    |      | ms    | 1, 47,<br>48 | VccRTC = 2.0V to the point in time where voltage on the RTC resets equals 0.65 times the voltage present on the VccRTC rail during ramp. This measurement should be made from VccRTC = 2.0V to the first of RTCRST# or SRTCRST# reaching 0.65 * VccRTC |
| tPCH02  | PCH            | PLT              | 10   |      | ms    |              | VccDSW stable (@95% of full value) to DSW_PWROK high                                                                                                                                                                                                   |
| tPCH03  | PCH            | PLT              | 10   |      | ms    |              | VccPrimary stable (@95% of full value) to RSMRST# high                                                                                                                                                                                                 |
| tPCH04  |                | PCH              | 9    |      | ms    | 29, 42       | VccRTC stable (@90% of full value) to start of VccDSW voltage ramp for systems with coined RTC battery                                                                                                                                                 |
| tPCH48  |                | PCH              | 30   |      | ms    | 29, 42       | VccRTC stable (@90% of full value) to start of VccDSW voltage ramp for systems with coinless RTC                                                                                                                                                       |
| tPCH05  | PCH            | PLT              | 1    |      | us    | 42           | RTCRST# high (voltage above ViH_min) to DSW_PWROK high (when voltage crosses ViL_max such that internally it might be resolved as a logic `1')                                                                                                         |
| tPCH06  | PCH            | PLT              | 200  |      | us    |              | VccDSW 3.3 stable (@95% of full value) to VccPrimary 1.05V starting to ramp (for DSx or nonDSx configurations)                                                                                                                                         |
| tPCH07  | PCH            | PLT              | 0    |      | ms    |              | DSW_PWROK high to RSMRST# high                                                                                                                                                                                                                         |
| tPCH08  | PCH            | PLT              | 1    |      | ms    |              | SLP_S3# de-assertion to PCH_PWROK assertion                                                                                                                                                                                                            |



|                    |          | *              | Julab.co.        |             |                       |          | 77:18   |                                                                                                                                                            | Fira    |
|--------------------|----------|----------------|------------------|-------------|-----------------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                    | (int     | el             |                  |             |                       | 012      |         | Platform Power Sequencing Specification                                                                                                                    | 1       |
|                    | 1010     |                |                  |             |                       |          |         | RSTS                                                                                                                                                       |         |
|                    | Table 45 | 5-5. Plat      | form Seqเ        | encing Ti   | ming P                | arame    | ters (S | heet 3 of 7)                                                                                                                                               |         |
| 11.92.0            | Label    | Required<br>By | Controlled<br>By | Min.        | Max.                  | Units    | Note #  | Description                                                                                                                                                |         |
|                    | tPCH09   | PCH            | PLT              | 2, 4, 8, 16 |                       | ms       | A       | SLP_A# high to PCH assuming ASW rails are stable (95% of full value)                                                                                       | C1305   |
|                    | tPCH10   | PCH            | PLT              | 400         |                       | ns       | 4, 5    | PCH_PWROK low to VCCIO dropping 5% of nominal value                                                                                                        | 23      |
|                    | tPCH11   | PCH            | PLT              | 100         |                       | ns       | ) • "   | SLP_SUS# asserting to VccPRIM dropping 5% of nominal value                                                                                                 |         |
|                    | tPCH12   | PCH            | PLT              | 400         | -owb                  | ns       | 5, 24   | RSMRST# asserting to VccPRIM dropping 5% of nominal value                                                                                                  |         |
| poleigi            | tPCH13   | PCH            |                  | ohanio      |                       | ms       | 14      | RTCRST# asserting to VccRTC dropping 5% of<br>nominal value (this applies only when RTC<br>battery is removed)                                             |         |
|                    | tPCH14   | PCH            | PLT              | 400         |                       | ns       | 4, 5    | DSW_PWROK falling to any of VccDSW,<br>VccPrimary dropping 5% of nominal value                                                                             | . 03    |
|                    | tPCH15   | PCH            | PLT              |             | 20                    | ms       | mpul    | SLP_LAN# (or LANPHYPC) rising to<br>VccLANPHY high and stable                                                                                              | IPLAS   |
|                    | tPCH18   | eldhair        | PCH              | 90          | 10                    | us       |         | De-assertion of RSMRST# to De-assertion of eSPI_RESET# on exit from G3 (DSx platforms only), or exit from DSx                                              | "       |
| 26AF               | ras aloc |                | PCH              | 95          | ogela,                | ms       |         | De-assertion of RSMRST# to De-assertion of eSPI_RESET# on exit from G3 (Non-DSx platforms only)                                                            |         |
|                    | tPCH20   | PLT            | PCH              | -100        |                       | ns       |         | DDR_RESET# assertion to SLP_S4# assertion (The negative minimum timing implies that DDR_RESET# must either fall before SLP_S4# or within 100 nS after it). | .0      |
|                    | tPCH21   |                | PCH              | Note 39     |                       | ms       | 39      | Warm Reset PLTRST# assertion duration time                                                                                                                 | 4807,   |
|                    | tPCH22   | 25             | PCH              | 210         |                       | us       | 19/9    | SUS_STAT# active to PLTRST# active                                                                                                                         | CUO.    |
|                    | tPCH23   | o A. F.III     | PCH              | 60          |                       | us       |         | SUS_STAT# de-assertion to PLTRST# de-assertion                                                                                                             |         |
|                    | tPCH24   |                | PCH              | 30          | anifi                 | us       |         | PLTRST# assertion to PROCPWRGD de-<br>assertion                                                                                                            |         |
| 883 <sup>;</sup> F | tPCH25   |                | PCH              | 10 els      |                       | us       |         | PROCPWRGD de-assertion to CLKOUT_BCLK turning OFF. This timing is programmable (Range = 10us, 100us, 1ms, 10ms). Default is set to 10 us.                  | ,112b.c |
|                    | tPCH26   |                | PCH              | 1           |                       | us       |         | CLKOUT_BCLK turning OFF to SLP_S3# assertion                                                                                                               | 13b.c   |
|                    | tPCH27   | C/3            | PCH              | 30          |                       | us       | 33      | SLP_S4# assertion to SLP_S5# assertion                                                                                                                     | Pull    |
|                    | tPCH28   | , Ro           | PCH              | 30          |                       | us       | 33      | SLP_S3# assertion to SLP_S4# assertion                                                                                                                     |         |
|                    | tPCH29   | ,              | PCH              | 0           | -63                   | ms       |         | SLP_S3# assertion to PCH_PWROK deassertion                                                                                                                 |         |
| 2171;1             | tPCH31   |                | PCH              | 0536A       | tPCH02<br>+<br>tPCH32 | ms       | 15, 44  | VccDSW3p3 ramped and stable until SUSCLK is stable. SUSCLK will start before the max timing, but will not be guaranteed valid until max timing is met      |         |
|                    | tPCH32   |                | PCH              | 95          |                       | ms       |         | DSW_PWROK assertion to SLP_SUS# de-<br>assertion (only applicable to Deep Sx<br>supported platforms).                                                      | .00     |
|                    |          | A. A.          | 380              |             |                       |          | 25 210  | ,o-                                                                                                                                                        | dhau,   |
|                    | 522      | 11:18          |                  |             | Intel                 | Confider | itial   | Design Guide                                                                                                                                               | e       |
|                    | 120121   |                |                  |             |                       |          |         | al fill a                                                                                                                                                  |         |



**Table 45-5. Platform Sequencing Timing Parameters (Sheet 4 of 7)** 

| Label  | Required<br>By | Controlled<br>By | Min.                  | Max.     | Units | Note # | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------|----------------|------------------|-----------------------|----------|-------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tPCH33 |                | PCH              | 0, 99                 |          | ms    | 16     | PCH_PWROK high to PLTRST# de-assertion.<br>This timing is set by the PCH via Soft strap<br>settings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| tPCH34 | PCH            | PLT              |                       | 50       | ms    |        | All PCH Primary Rails should ramp up within this window.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| tPCH35 | PCH            | PLT              |                       | 100      | ms    | 20     | All PCH Rails should ramp down within this window.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| tPCH36 | PCH            | PLT              |                       | 100      | mV/us |        | PCH Power rails instantaneous slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| tPCH37 | PCH            | PLT              | 5                     |          | mV/us | 21     | MPHY / SRAM Supply instantaneous slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| tPCH41 | PCH            | PCH              | 1                     |          | ms    |        | PCH_PWROK high to PCH clock outputs stable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| tPCH42 | PCH            | PLT              |                       | 10       | mV/us |        | VCCPRIM_Core slew rate during VID change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| tPCH43 | PCH            | PLT              | 95                    |          | ms    | 28     | DSW_PWROK assertion to PWRBTN# monitored                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| tPCH44 | PCH            | PLT              | 500                   |          | us    |        | tPCH09 expiring to CL_RST# high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| tPCH45 |                | PCH              | 1, 5, 50,<br>100      |          | ms    | 41     | Clock outputs stable to PROCPWRGD assertion to processor. Timing set by PCH via Soft Strap settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| tPCH46 |                | PCH              | 1, 2, 5               |          | ms    | 41     | PROCPWRGD and SYS_PWROK High to SUS_STAT# de-assertion. <b>NOTE:</b> Timing can be adjusted through the FIT tool                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| tPCH47 | PCH            | PLT              | 0                     |          | ms    | 46     | RCIN# de-asserted to PCH_PWROK assertion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| tPLT01 |                | PCH              | 200                   |          | ms    | 2      | RSMRST# de-assertion to SUSPWRDNACK valid. Timing set by PCH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| tPLT02 |                |                  | 0                     | 90       | ms    |        | RSMRST# de-assertion to ACPRESENT valid (not floating). <b>NOTE:</b> This is only for platforms not supporting Deep Sx state                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|        |                |                  |                       | 0        | ms    |        | RSMRST# de-assertion to ACPRESENT valid (not floating) [For platforms supporting Deep Sx state]. <b>NOTE:</b> ACPRESENT is a powered input to the PCH while in the Deep Sx state (that is, when DSW_PWROK=1 and RSMRST#=0). The PCH implements a weak pull-down on ACPRESENT while RSMRST#=0 such that the input is observed as 0 if not driven actively by the board during this time. If driven actively by the board to 1 while in Deep Sx and if the PCH is enabled to treat the ACPRESENT indication as a wake event from Deep Sx, then the PCH will power up the Primary well. |
| tPLT04 | CPU/PCH        | PLT              | 1                     |          | ms    | 3, 19  | ALL_SYS_PWRGD assertion to PCH_PWROK. This timing must be controlled on the platform.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| tPLT05 |                | PLT              | Platform<br>dependent | No limit |       | 18     | ALL_SYS_PWRGD assertion to SYS_PWROK. This timing must be controlled on the platform. SYS_PWROK provides a platform/EC mechanism to stall the PCH de-assertion of PLTRST# to the platform. Different platform components may have difference timing requirements from when their power rails are stable until their respective reset signal can de-assert. Platform designer should adjust this timing based on their specific platform requirements.                                                                                                                                |

Example, if the platform only has mini-PCIe\* devices requiring a 1 ms delay from power rails stable to PCIe\* reset deassertion, then the minimum value for ALL\_SYS\_PWRGD assertion to SYS\_PWROK can be reduced to 1 ms. If SYS\_PWROK asserts before PCH\_PWROK, no additional delay will be added by the PCH to delay PLTRST# de-assertion and the final 523 timing value will be subject to internal PCH timing parameters.



# **Table 45-5. Platform Sequencing Timing Parameters (Sheet 5 of 7)**

| Label  | Required<br>By | Controlled<br>By | Min. | Max. | Units | Note # | Description                                                                                                                                                                                                                                                                                                                        |
|--------|----------------|------------------|------|------|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tPLT11 | CPU            | PLT              |      | 500  | ms    |        | SLP_S3# assertion to VCC, VCCGT, VCCIO and VCCSA <100mV.                                                                                                                                                                                                                                                                           |
| tPLT14 |                | PCH              | 4    |      | s     |        | Power cycle duration time; programmable via PM_CFG.PWR_CYC_DUR bit.                                                                                                                                                                                                                                                                |
| tPLT15 | PLT<br>(MEM)   | PLT              |      | 200  | us    | 40     | SLP_S4# assertion to VDDQ EN Low (VDDQ VR disabled). Memory dependent, refer JEDEC requirements                                                                                                                                                                                                                                    |
| tPLT16 | PLT<br>(MEM)   | PLT              | 30   |      | ms    | 30     | VDDQ ramp down to start of VPP ramp down when entering S4 and lower. This is not SOC requirement but a recommended timing to help meet the JEDEC sequencing requirements. Platform designers are responsible for making sure their designs meet the power sequencing requirements for the memory technology used in their designs. |
| tPLT20 | PLT<br>(MEM)   | PLT              | 2.5  |      | ms    | 30     | VPP ramped to VDDQ start of ramp when entering S0 at power up. This is not SOC requirement but a recommended timing to help meet the JEDEC sequencing requirements. Platform designers are responsible for making sure their designs meet the power sequencing requirements for the memory technology used in their designs.       |
| tPLT17 | CPU            | PLT              |      | 200  | us    | 35     | SLP_S3# assertion to IMVP VR_ON deassertion                                                                                                                                                                                                                                                                                        |
| tPLT18 | CPU            | PLT              |      | 200  | us    | 35     | SLP_S3# assertion to VCCIO VR disabled                                                                                                                                                                                                                                                                                             |
| tPLT19 | PLT            | PLT              |      | 10   | us    | 22     | RSMRST_PWRGD# or SLP_SUS# assertion to RSMRST# assertion                                                                                                                                                                                                                                                                           |



## Table 45-5. Platform Sequencing Timing Parameters (Sheet 6 of 7)

| Label | Required<br>By | Controlled<br>By | Min. | Max. | Units | Note # | Description |
|-------|----------------|------------------|------|------|-------|--------|-------------|
|-------|----------------|------------------|------|------|-------|--------|-------------|

- PCH Primary Rails must never be active while VCCRTC is OFF
- RSMRST# should be de-asserted for at least 200ms before PCH will consider SUSPWRDNACK valid.
- PCH can delay de-assertion of PLTRST# with a soft strap setting. Refer tPCH08 and tPCH09 and the SPI Programming Guide 3. for more details.
- For catastrophic/surprise power failures only.
- For surprise power down cases, if DSW\_PWROK is de-asserted (tPCH14) before DSW3.3 **and** any other Prim rails droop out of spec, there is no risk of RTC corruption (assuming VCCRTC was previously powered and VCCRTC# is de-asserted) and this spec can be ignored
- VCCST\_PWRGD has no edge rate requirement, but edges must be monotonic.
- VCCST\_PWRGD must accurately reflect the state of VCCST and must not glitch when VCCST, or VDDQ power is applied. Additionally, VCCST\_PWRGD must track to the state of PCH\_PWROK on the platform. When PCH\_PWROK de-asserts during S0 --> Sx transitions, then VCCST\_PWRGD must also de-assert.
- Processor's PROCPWRGD is not expected to be used externally on the platform, but is available for monitoring.
- CPU will assert DDR\_VTT\_CNTL after VCCST\_PWRGD crosses its threshold point on rising edge, which will typically be around 0.5\*VccST but can be anywhere between Vil to Vih levels.
- It is strongly recommended that the SLP\_S3# be a qualifying input signal to ALL\_SYS\_PWRGD logic, which drives IMVP 10. VR\_ON inputs. Additionally, it is recommended that SLP\_S3# also qualify the EN control to the VCCIO power supply
- 11. NA
- NA
- 13. Applies to all CPU power supply rails
- There are no perceived functional failures if this minimum is violated since all data is lost anyway when VccRTC drops. The only real requirement is to avoid driving a high signal level into the powered down device for an extended period of time, assuming an external device(s) on a different power supply then VCCRTC is driving RTCRST# or any other RTC well input
- SUSCLK is now powered in DSW well.
- 16. PCH can delay de-assertion of PLTRST# with a soft strap setting. If tPCH33 is not enabled, the platform is responsible for controlling the assertion timing of PCH\_PWROK and SYS\_PWROK in such a way that it satisfies platform component timing requirements of power stable to reset de-assertion. Refer SPI Programming Guide for more details. On a platform level this timing doesn't necessarily need to meet 99ms, PCH soft straps guarantees a min of 99ms.
- Example, if the platform only has mini-PCIe\* devices requiring a 1 ms delay from power rails stable to PCIe\* reset deassertion, then the minimum value for ALL SYS PWRGD assertion to SYS PWROK can be reduced to 1 ms. If SYS PWROK asserts before PCH\_PWROK, no additional delay will be added by the PCH to delay PLTRST# de-assertion and the final timing value will be subject to internal PCH timing parameters.

  PCH\_PWROK assertion assumes all the following CPU and PCH voltage rails are ramped and stable **except** for: VCC, VCCGT,
- VCCGTx, VCCOPC, VCCEOPIO
- 20. No Ramp down requirement between rails. All VRs should stop regulation based on SLP\_SUS# signal, or another common shutdown signal
- 21. NA
- 10us max limit is an estimation and will vary based on platform VR and EC implementation details. Platform designers are responsible for ensuring that tPCH12 is not violated during normal DSx entries based on EC and VR response times to assertion of SLP\_SUS# and/or RSMRST\_PWRGD#
- 23. PCH will have a minimum of a 1ms delay from PCH\_PWROK to assertion of PROCPWRGD. Therefore, the platform is only responsible to have these rails ready a minimum of 0ms before PCH\_PWROK assertion
- Applicable to all power down sequences where Prime well rails are turned off and to emergency power loss. Refer RSMRST#/DSW\_PWROK Special Considerations section for more details.
- Only applicable to SKUs with OPC support
- If VCCSTG and VCCIO supplies are merged together as a single supply, then VCCSTG/VCCIO supply must also satisfy this requirement
- If VCCSTG and VCCIO supplies are merged together as a single supply, then the timing requirement is between VCCST/ VCCSTG/VCCIO and VCCSA

oulab.co.il cnd



## Table 45-5. Platform Sequencing Timing Parameters (Sheet 7 of 7)

| Labe | Required<br>By | Controlled<br>By | Min. | Max. | Units | Note # | Description |
|------|----------------|------------------|------|------|-------|--------|-------------|
|      |                |                  |      |      |       |        | 42.4        |

### Notes: (cont)

- Applicable to all G3 exits where GEN\_PMCON\_B.AG3E=1. The PWRBTN# must assert for at least 16ms after the minimum tPCH43 timing before PCH will detect PWRBTN# as a wake event
- For scenarios where the coin-cell is dead or missing, the PCH can electrically tolerate the VCCRTC and VCCDSW/VCCPRIM For scenarios where the coin-cell is dead or fflissing, the PCR call electrically cherate the vector and vectors, v supplies ramping simultaneously with VCCDSW/VCCPRIM 3.3V leading VCCRTC by v0.2 – 0.3V (i.e. voltage drop associated with the coin cell Schottky diode circuit). These scenarios are not allowed as typical power sequencing scenarios, and are expected to be very infrequent. In these scenarios, glitch-free signal operation on DSW signals can not be guaranteed when the platform is configured for DSx mode. Likewise, glitch-free signal operation on DSW and PRIM well signals can not be guaranteed when the platform is configured for non-DSx mode

  Generally, JEDEC specifications require VPP >= VDDQ for both power up and power down sequences. This timing parameter
- is a suggested value as ensure this requirement is met on power down, but systems designer must account for other
- platform level considerations such as output decoupling, discharge circuits, etc that can alter this relationship.

  VCCST supply is typically controlled by SLP\_S4#, and VCCSTG supply is typically controlled by SLP\_S0# AND SLP\_S3#.

  Since the timing delay between SLP\_S3# and SLP\_S4# desired is a supply as a system of a supply supply in the supply supply is typically controlled by SLP\_S0# and SLP\_S4# and SLP\_S4# desired is a supply su tPCH28), OEMs may need to take extra steps to ensure this timing is met. Example, power gates of equivalent slew rate may be required on both VCCST and VCCSTG supplies. Alternatively, a small timing delay path might be required on the SLP\_S3# path of the VCCSTG power gate enable
- VCCST\_PWRGD should start to assert no later than when PCH\_PWROK asserts; however, VCCST\_PWRGD may lag completing its ramp with respect to PCH\_PWROK by up to 20us
- Not applicable to eSPI mode, refer to the eSPI Compatibility Specification (RDC#508740) for eSPI implementations
- Only applies to configurations that use DDR\_VTT\_VCTRL signal to enable/disable VTT VR and only applies after PLTRST# has de-asserted (ie, S0). VTT must be completely ramped and ready for full load at or before the de-assertion of PLTRST# on Sx -> S0 transitions.
- Timing to VR being disabled, not until the VR is fully ramped down
- S0 to S3 transition with VCCST powered in S3 state S0 to Sx transition with VCCST unpowered in Sx
- Recommend not to exceed 200us delay with respect to SLP\_S3#
- During a warm reset sequence, the PCH sequencing flows will internally re-execute several timing parameters and tpch45 and tpch46 are two of the parameters that are re-executed. tPCH45 and tPCH46 are primarily for G3/DSx/Sx -->S0 flows, but they are executed for cold boot, cold reset, and warm reset. The nominal setting for these timings is partially controlled by the setting of SPI soft straps associated with tPCH45 and tPCH46. The minimum possible PLTRST# assertion time will be equal to the soft strap settings for tPCH45 + tPCH46. The maximum PLTRST# assertion time is not guaranteed across all warm reset cycles, but the typical worst case assertion time is approximately equal to (tPCH45 soft strap setting) + (tPCH46 soft strap setting) + 20ms.
- This is a platform timing recommendation to help ensure that memory device power down sequencing requirements between VDDQ and VPP are likely to be met (refer tPLT16). This is not a requirement for the CFL SoC itself. Refer to the JEDEC LPDDR3 and DDR4 power down sequencing requirements for more details

  This parameter is programmable, refer to the Flash Descriptor Record in the SPI Programming Guide in the ME firmware
- package
- For the dead RTC coin cell and coin cell-less with depleted main battery RTC cases where the 3.3DSW ramps and powers the RTC well, the board designer should set the 3.3DSW rail stable to DPWROK assertion delay (tPCH02) for = 30ms. This 42. is required to ensure that SRTCRST# and RTCRST# de-assert after VCCRTC is stable, but before DPWROK assertion. Failure to meet this requirement may result in DPWROK asserting with, or before, SRTCRST# and RTCRST# reach VIH, which is a sequencing violation and can result in a non-booting system scenario. Refer Section 30.2 (Real Time Clock Topology Guidelines) and Section 59.3.13 (RTC Circuit) for SRTCRST# and RTCRST# RC timing network details
- tCPU02 and tCPU03 are mutually exclusive, only tCPU02 or tCPU03 needs to be met
- SUSCLK stable means the clock is toggling and is within it's defined parameters. This timing spec is applicable to all G3 exits, excluding the G3 exit immediately following the ramp of VCCRTC, which may have a longer delay
- This does not concern platform design, this is internal to SOC.
- RCIN# is expected to be low in S3 and lower, but can be kept high in S3 through S5 without issue. RCIN# low in S3 and lower will not cause an INIT#. This requirement does not preclude the platform for asserting RCIN# after PLTRST# deassertion when entering S0.
- C3 and C4 Capacitors used in the RTC external circuit should be evaluated with regards to aging, voltage and temperature characteristics to ensure reliable operation in the intended operating environment. See section 13.1.3 RTC External RTCRST# Circuit.
- For measurement details, reference RTC Reset Timing Technical Advisory RDC#610459.

## Additional Notes:

- Unless otherwise noted, all specifications in this table apply to all processor frequencies.
- DDR\_RESET# behavior does not directly track the state of VDDQ rail. For DDR\_RESET# to assert properly on surprise ..pu power failure, the VDDQ VR pwrgood output should be an input into the logic generating PCH\_PWROK

itas abdelghani firas al delghani@compu Intel Confidential Design Guide Des Aalahaniiiilas