### Back to main

#### Notes:

- Please **read the instruction carefully** before you start to fill-in this sheet (click the link below for more information).
- For DDR\_VPP (TGL-UP3: Row 28 and 64; TGL-H: Row 107 and 144), DDR\_VDD2 (Row 33) and DDR\_VDDQ (Row 34 and 61) power rails, please use the drop-down button to select the right voltage specification based on memory configuration.

### Tiger Lake UP3

| Power     | Up Sequence                                                |      |                                                                                                                                 | Voltage Check |                 |      |               | Timing Check      |                 |    |                 |               |           |  |  |
|-----------|------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|------|---------------|-------------------|-----------------|----|-----------------|---------------|-----------|--|--|
| SL.<br>No | Rail Name Net Name in SCH [Fill up by customer own design] |      | Voltage (V)                                                                                                                     | Tolerence     | Measurement (V) |      | Recommended M | leasurement Label | asurement Label |    | t,ms<br>(@~80%) | Scope Capture |           |  |  |
| 1         | VCCRTC                                                     |      | +VCCPRTC_3P3                                                                                                                    | 2.00 - 3.30   | +5%             | 0.00 |               |                   | V3.3A_RTC       |    |                 |               | <u>1</u>  |  |  |
| 2         | RTCRST#                                                    | 1    | RTC_RST_N                                                                                                                       | 3.00 - 3.30   | N/A             | 0.00 |               |                   | RTC_RST_N       | 1  |                 | 0.00          |           |  |  |
| 3         | SRTCRST#                                                   |      | SRTC_RST_N                                                                                                                      | 3.00 - 3.30   | N/A             | 0.00 |               |                   | SRTC_RST_N      |    |                 | 0.00          |           |  |  |
| 4         | VCCDSW_3P3                                                 | 1    | +VCCPDSW_3P3                                                                                                                    | 3.30          | 5%              | 0.00 |               | DSW_3P3           |                 |    | 0.00            | 0.00          | <u>2</u>  |  |  |
| 5         | DSW_PWROK                                                  | ]    | DSW_PWROK                                                                                                                       | 3.30          | 5%              | 0.00 | 2             | DSW_OK            |                 |    | 32.00           | 32.00         |           |  |  |
| 6         | SLP_SUS#                                                   |      | PM_SLP_SUS_N                                                                                                                    | 3.30          | 5%              | 0.00 |               | SLP_SUS           |                 |    | 95.85           | 127.85        |           |  |  |
| 7         | V5.0A                                                      |      | +V5A                                                                                                                            | 5.00          | 5%              | 0.00 |               | V5A               | V5A             |    | -40.00          | 87.85         | <u>3</u>  |  |  |
| 8         | VCCPRIM_3P3                                                | 3    | +VCCPRIM_3P3                                                                                                                    | 3.30          | 5%              | 0.00 |               |                   | VCC_3P3         | 3  |                 | 87.85         |           |  |  |
| 9         | VCCPRIM_1P8                                                | Ţ    | +VCCPRIM_1P8                                                                                                                    | 1.80          | 5%              | 0.00 |               |                   | VCC_1P8         |    |                 | 87.85         |           |  |  |
| 10        | VCCIN_AUX                                                  |      | +VCCIN_AUX                                                                                                                      | 1.80          | -10% / +5%      | 0.00 |               | VCCIN_AUX         | VCCIN_AUX       |    |                 | 87.85         | 4         |  |  |
| 11 4      | VNN_BYPASS                                                 | ]    | +VCC_VNNEXT_1P05V                                                                                                               | 1.05          | 5%              | 0.00 | 4             | VNN_BYP           |                 |    |                 | 87.85         |           |  |  |
| 12 4      | V1.05A_BYPASS                                              |      | +VCC_V1P05EXT_1P05V                                                                                                             | 1.05          | 5%              | 0.00 |               | V1P05_BYP         |                 |    |                 | 87.85         |           |  |  |
| 13        | RSMRST# ✓                                                  | 1    | PM_RSMRST_N                                                                                                                     | 3.30          | 5%              | 0.00 |               | RSMRST            | RSMRST          |    |                 | 87.85         | <u>5</u>  |  |  |
| 14        | PWRBTN#                                                    | 5    | PM_PWRBTN_N                                                                                                                     | 3.30          | 5%              | 0.00 |               |                   | PWRBTN          | 5  |                 | 87.85         |           |  |  |
| 15        | SLP_S5#                                                    |      | PM_SLP_S5_N                                                                                                                     | 3.30          | 5%              | 0.00 |               | S5                | S5              |    |                 | 87.85         | <u>6</u>  |  |  |
| 16        | SLP_S4#                                                    | ]    | PM_SLP_S4_N                                                                                                                     | 3.30          | 5%              | 0.00 |               | S4                |                 |    |                 | 87.85         |           |  |  |
| 17        | DDR_VPP (DDR4)                                             |      | +V1.8U_2.5U_MEM VFP, VR, PWRGD comes 800.64 us                                                                                  | 2.50          | 5%              | 0.00 |               | VPP (DDR4)        |                 |    |                 | 87.85         |           |  |  |
| 18        | SLP_S3#                                                    | 1    | PM_SLP_S3_N                                                                                                                     | 3.30          | 5%              | 0.00 |               | S3                | S3              | 7  |                 | 87.85         | <u>7</u>  |  |  |
| 19        | SLP_S0#                                                    | 7    | PMSLP_S0_N                                                                                                                      | 3.30          | 5%              | 0.00 |               |                   | S0              |    |                 | 87.85         |           |  |  |
| 20        | CPU_C10_GATE#                                              |      | CPU_C10_GATE_N                                                                                                                  | 3.30          | 5%              | 0.00 |               | C10               | C10             |    |                 | 87.85         | <u>8</u>  |  |  |
| 21        | VCCST (VCCST_CPU)                                          | l    | +VCCST_CPU VCCST_EN (7.8 us after SLP_S3#)                                                                                      | 1.025         | 5%              | 0.00 | 8             | VCCST             |                 |    |                 | 87.85         |           |  |  |
| 22        | DDR_VDD2 (DDR4)                                            | 1    | +VDD2_CPU                                                                                                                       | 1.200         | 5%              | 0.00 | ľ             | VDD2 (DDR4)       |                 |    |                 | 87.85         |           |  |  |
| 23        | DDR_VDDQ (DDR4)                                            |      | +VDD2_MEM VDD2_MEM comes 1.5 ms siter SLP_S38  VDD2_MEM ARRIVES 200 MS BEFORE 8MF_PLT_RST_N VDC2 VER NO COMES BOOK SLPF SLP SSF | 1.20          | 5%              | 0.00 |               | VDDQ (DDR4)       | VDDQ (DDR4)     |    |                 | 87.85         | <u>9</u>  |  |  |
| 24        |                                                            |      |                                                                                                                                 |               |                 |      |               |                   |                 |    |                 | 87.85         |           |  |  |
| 25        | ALL_SYS_PWRGD V                                            |      | ALL_SYS_PWRGD                                                                                                                   | 3.30          | 5%              | 0.00 |               | ALL_SYS_PWRGD     | ALL_SYS_PWRGD   |    |                 | 87.85         | <u>10</u> |  |  |
| 26<br>27  | VCCST_PWRGD to connection with VCCST                       |      | VCCST_PWRGD                                                                                                                     | 1.05          | 5%              | 0.00 | 10            | VCCST_PWRGD       |                 |    |                 | 87.85         |           |  |  |
|           | VTT V                                                      |      | +V_VDD2_VTT                                                                                                                     | 0.60          | 5%              | 0.00 | 10            | VTT               |                 |    |                 | 87.85         |           |  |  |
| 28        | PCH_PWROK Y                                                |      | PM_PCH_PWROK 32 rea adar ALL SYS PWROX                                                                                          | 3.30          | 5%              | 0.00 |               | PCH_PWROK         | PCH_PWROK       |    |                 | 87.85         | <u>11</u> |  |  |
| 29        | VCCIN /                                                    | 11   | +VCCIN VOCIN ARRIVES 522 us After BUF, PLT, RST, N vocin, an cornes searchy with ALL_SYS_PARKOR                                 | 1.80          | ±20mV           | 0.00 |               |                   | VCCIN           | 11 |                 | 87.85         |           |  |  |
| 30        | PROCPWRGD                                                  | ] '' | CPUPWRGD 10 ms before PLTRST#                                                                                                   | 1.00          | 5%              | 0.00 |               |                   | PROCPWRGD       |    |                 | 87.85         |           |  |  |
| 31        | VCCIO V                                                    |      | +VCCIO_OUT +VCCIO_OUT comes 9.89 ms before PLTRST#                                                                              | 1.05          | 5%              | 0.00 |               | VCCIO             | VCCIO           |    |                 | 87.85         | <u>12</u> |  |  |
|           | SYS_PWROK V                                                |      | SYS_PWROK                                                                                                                       | 3.30          | 5%              | 0.00 | 12            | SYS_PWROK         |                 |    |                 | 87.85         |           |  |  |
| 33        | PLTRST# ✓                                                  | L    | PLTRST_N                                                                                                                        | 3.30          | 5%              | 0.00 |               | PLTRST#           |                 |    |                 | 87.85         |           |  |  |

# VDD2\_MEM ARRIVES 500 MS BEFORE BUF\_PLT\_RST\_N VTT ARRIVES 1200 MS BEFORE BUF\_PLT\_RST\_N

|           | RIVES 1200 MS BEFOI<br>Down Sequence | RE           | BUF_PLT_RST_N       | Voltage Check |            |                 |                   | Timing Check    |                 |    |                      |                 |               |  |  |
|-----------|--------------------------------------|--------------|---------------------|---------------|------------|-----------------|-------------------|-----------------|-----------------|----|----------------------|-----------------|---------------|--|--|
| SL.<br>No | Not Name in SCH                      |              |                     | Voltage (V)   | Tolerence  | Measurement (V) | Measurement Label |                 |                 |    | Δt,ms<br>(~80%>~80%) | t,ms<br>(@~80%) | Scope Capture |  |  |
| 1         | PLTRST#                              |              | PLTRST_N            | 3.30          | 5%         | 0.00            |                   |                 | PLTRST#         |    |                      |                 | <u>1</u>      |  |  |
| 2         | PROCPWRGD                            | 1            | CPUPWRGD            | 1.00          | 5%         | 0.00            |                   |                 | PROCPWRGD       | 1  |                      | 0.00            |               |  |  |
| 3         | SLP_S3#                              |              | PM_SLP_S3_N         | 3.30          | 5%         | 0.00            |                   | S3              | S3              |    |                      | 0.00            | <u>2</u>      |  |  |
| 4         | ALL_SYS_PWRGD                        |              | ALL_SYS_PWRGD       | 3.30          | 5%         | 0.00            | 2                 | ALL_SYS_PWRGD   |                 |    |                      | 0.00            |               |  |  |
| 5         | VCCST_PWRGD                          |              | VCCST_PWRGD         | 1.05          | 5%         | 0.00            | _                 |                 |                 |    | 0.00                 |                 |               |  |  |
| 6         | PCH_PWROK                            |              | PM_PCH_PWROK        | 3.30          | 5%         | 0.00            |                   | PCH_PWROK       | PCH_PWROK       |    |                      | 0.00            | <u>3</u>      |  |  |
| 7         | SYS_PWROK                            | ] 3          | SYS_PWROK           | 3.30          | 5%         | 0.00            |                   | •               | SYS_PWROK       |    |                      | 0.00            |               |  |  |
| 8         | VCCIN                                | 7 °          | +VCCIN              | 1.80          | ±20mV      | 0.00            |                   |                 | VCCIN           | 3  |                      | 0.00            |               |  |  |
| 9         | VTT                                  | 7            | +V_VDD2_VTT         | 0.60          | 5%         | 0.00            |                   | VTT             | VTT             |    |                      | 0.00            | 4             |  |  |
| 10        | VCCSTG                               |              | +VCCSTG_CPU         | 1.025         | 5%         | 0.00            | 1 ,               | VCCSTG          |                 |    |                      | 0.00            |               |  |  |
| 11 4      | SLP S4#                              |              | PM_SLP_S4_N         | 3.30          | 5%         | 0.00            | 1 4               | S4              |                 |    |                      | 0.00            |               |  |  |
| 12        | DDR_VDDQ (DDR4)                      |              | +VDD2_MEM           | 1.20          | 5%         | 0.00            |                   | DDR_VDDQ (DDR4) | DDR_VDDQ (DDR4) | 5  |                      | 0.00            | <u>5</u>      |  |  |
| 13        | VCCST                                | ٦,           | +VCCST_CPU          | 1.025         | 5%         | 0.00            |                   |                 | VCCST           |    |                      | 0.00            |               |  |  |
| 14        | SLP S5#                              | 5            | PM_SLP_S5_N         | 3.30          | 5%         | 0.00            |                   |                 | S5              |    |                      | 0.00            |               |  |  |
| 15        | DDR_VPP (DDR4)                       | 7            | +V1.8U_2.5U_MEM     | 2.50          | 5%         | 0.00            |                   | DDR_VPP (DDR4)  | DDR_VPP (DDR4)  |    |                      | 0.00            | <u>6</u>      |  |  |
| 16 6      | SLP_SUS#                             |              | PM_SLP_SUS_N        | 3.30          | 5%         | 0.00            | 6                 | SLP_SUS#        |                 |    |                      | 0.00            |               |  |  |
| 17        | DSW PWROK                            |              | DSW PWROK           | 3.30          | 5%         | 0.00            |                   | DSW PWROK       | DSW PWROK       |    |                      | 0.00            | 7             |  |  |
| 18        | RSMRST#                              | ٦,           | PM RSMRST N         | 3.30          | 5%         | 0.00            |                   |                 | RSMRST#         | 7  |                      | 0.00            | _             |  |  |
| 19        | SLP S0#                              | 7 ′          | PM_SLP_S0_N         | 3.30          | 5%         | 0.00            |                   |                 | S0              | ′  |                      | 0.00            |               |  |  |
| 20        | CPU_C10_GATE#                        | 7            | CPU_C10_GATE_N      | 3.30          | 5%         | 0.00            |                   | C10             | C10             |    |                      | 0.00            | <u>8</u>      |  |  |
| 21        | VCCDSW_3P3                           |              | +VCCPDSW_3P3        | 3.30          | 5%         | 0.00            | 1 .               | VCCDSW_3P3      |                 |    |                      | 0.00            |               |  |  |
| 22 8      | V5.0A                                |              | +V5A                | 5.00          | 5%         | 0.00            | 8                 | V5A             |                 |    |                      | 0.00            |               |  |  |
| 23        | VCCPRIM 3P3                          |              | +VCCPRIM_3P3        | 3.30          | 5%         | 0.00            | 1                 | VCCPRIM_3P3     | VCCPRIM_3P3     |    |                      | 0.00            | 9             |  |  |
| 24        | VCCPRIM_1P8                          | $\mathbb{I}$ | +VCCPRIM_1P8        | 1.80          | 5%         | 0.00            |                   |                 | VCCPRIM_1P8     | _  |                      | 0.00            |               |  |  |
| 25        | VCC1.05_OUT_PCH                      | 7 9          | +VCC1P05_OUT_PCH    | 1.05          | 5%         | 0.00            |                   |                 | VCC1P05_OUT_PCH | 9  |                      | 0.00            |               |  |  |
| 26        | VCCIN_AUX                            | 7            | +VCCIN_AUX          | 1.80          | -10% / +5% | 0.00            |                   | VCCIN_AUX       | VCCIN_AUX       |    |                      | 0.00            | <u>10</u>     |  |  |
| 27        | VNN_BYPASS                           |              | +VCC_VNNEXT_1P05V   | 1.05          | 5%         | 0.00            | 10                | VNN_BYP         |                 |    |                      | 0.00            |               |  |  |
| 28        | V1.05A_BYPASS                        |              | +VCC_V1P05EXT_1P05V | 1.05          | 5%         | 0.00            | 10                | V1.05A_BYP      |                 |    |                      | 0.00            |               |  |  |
| 29        | PWRBTN#                              |              | PM_PWRBTN_N         | 3.30          | 5%         | 0.00            | 1                 | PWRBTN#         | PWRBTN#         |    |                      | 0.00            | <u>11</u>     |  |  |
| 30        | VCCRTC                               | ٦.,          | +VCCPRTC 3P3        | 2.00 - 3.30   | +5%        | 0.00            |                   |                 | VCCRTC          | 1  |                      | 0.00            |               |  |  |
| 31        | RTCRST#                              | 11           | RTC_RST_N           | 3.00 - 3.30   | N/A        | 0.00            | 1                 |                 | RTCRST#         | 11 |                      | 0.00            |               |  |  |
| 32        | SRTCRST#                             | 1            | SRTC RST N          | 3.00 - 3.30   | N/A        | 0.00            |                   |                 | SRTCRST#        |    |                      | 0.00            |               |  |  |

## Tiger Lake H

| Power     | r Up Sequence  |        |                                                     | Voltage Check        |           |                 |     | Timing Check                          |            |      |                      |                 |               |  |  |
|-----------|----------------|--------|-----------------------------------------------------|----------------------|-----------|-----------------|-----|---------------------------------------|------------|------|----------------------|-----------------|---------------|--|--|
| SL.<br>No | Rail Name      |        | Net Name in SCH<br>[Fill up by customer own design] | Voltage (V)          | Tolerence | Measurement (V) |     | Recommended Measurement Label         |            |      | Δt,ms<br>(~80%>~80%) | t,ms<br>(@~80%) | Scope Capture |  |  |
| 1         | VCCRTC         |        | +VCCPRTC_3P3                                        | 2.00 - 3.30          | +5%       | 0.00            |     |                                       | V3.3A_RTC  |      |                      |                 | 1             |  |  |
| 2         | RTCRST#        | 7      | RTC_RST_N                                           | 3.00 - 3.30          | N/A       | 0.00            |     |                                       | RTC_RST_N  | 1    |                      | 0.00            |               |  |  |
| 3         | SRTCRST#       |        | SRTC_RST_N                                          | 3.00 - 3.30          | N/A       | 0.00            |     |                                       | SRTC_RST_N | 1    |                      | 0.00            |               |  |  |
| 4         | VCCDSW_3P3     |        | +VCCPDSW_3P3                                        | 3.30                 | 5%        | 0.00            |     | DSW_3P3                               |            |      |                      | 0.00            | 2             |  |  |
| 5 2       | DSW_PWROK      |        | DSW_PWROK                                           | 3.30                 | 5%        | 0.00            | 2   | DSW_OK                                |            |      |                      | 0.00            |               |  |  |
| 6         | SLP_SUS#       |        | PM_SLP_SUS_N                                        | 3.30                 | 5%        | 0.00            | -   | SLP_SUS                               |            |      |                      | 0.00            |               |  |  |
| 7         | V5.0A          |        | +V5A                                                | 5.00                 | 5%        | 0.00            |     | V5A                                   | V5A        |      |                      | 0.00            | 3             |  |  |
| 8         | VCCPRIM_3P3    | $\Box$ | +VCCPRIM_3P3                                        | 3.30                 | 5%        | 0.00            |     | •                                     | VCC_3P3    | 3    |                      | 0.00            |               |  |  |
| 9         | VCCPRIM_1P8    | ☐ ³    | +VCCPRIM_1P8                                        | 1.80                 | 5%        | 0.00            |     |                                       | VCC_1P8    |      |                      | 0.00            |               |  |  |
| 10        | VCCIN_AUX      |        | +VCCIN_AUX                                          | 1.80 -5% / +10% 0.00 | VCCIN_AUX | VCCIN_AUX       |     |                                       | 0.00       | 4    |                      |                 |               |  |  |
| 11        | VNN_BYPASS     |        | +VCC_VNNEXT_1P05V                                   | 1.05                 | 5%        | 0.00            |     | VNN_BYP                               |            | 5    |                      | 0.00            |               |  |  |
| 12        | V1.05A_BYPASS  |        | +VCC_V1P05EXT_1P05V                                 | 1.05                 | 5%        | 0.00            | 7   | V1P05_BYP                             |            |      |                      | 0.00            |               |  |  |
| 13        | RSMRST#        |        | PM_RSMRST_N                                         | 3.30                 | 5%        | 0.00            | F   | RSMRST                                | RSMRST     |      |                      | 0.00            | <u>5</u>      |  |  |
| 14        | PWRBTN#        | 5      | PM_PWRBTN_N                                         | 3.30                 | 5%        | 0.00            |     |                                       | PWRBTN     |      |                      | 0.00            |               |  |  |
| 15        | SLP_S5#        |        | PM_SLP_S5_N                                         | 3.30                 | 5%        | 0.00            |     | S5                                    | S5         |      |                      | 0.00            | <u>6</u>      |  |  |
| 16        | SLP_S4#        |        | PM_SLP_S4_N                                         | 3.30                 | 5%        | 0.00            | 6   | S4                                    |            |      |                      | 0.00            |               |  |  |
| 17        | DDR_VPP (DDR4) |        | +V1.8U_2.5U_MEM                                     | 2.50                 | 5%        | 0.00            | ] " | VPP (DDR4)                            |            |      |                      | 0.00            |               |  |  |
| 18        | SLP_S3#        |        | PM_SLP_S3_N                                         | 3.30                 | 5%        | 0.00            |     | S3                                    | S3         | 7    |                      | 0.00            | <u>7</u>      |  |  |
| 19        | SLP_S0#        | 7      | PMSLP_S0_N                                          | 3.30                 | 5%        | 0.00            |     |                                       | S0         |      |                      | 0.00            |               |  |  |
| 20        | CPU_C10_GATE#  |        | CPU_C10_GATE_N                                      | 3.30                 | 5%        | 0.00            |     | C10                                   | C10        |      |                      | 0.00            | <u>8</u>      |  |  |
| 21 0      | VCCST          |        | +VCCST_CPU                                          | 1.065                | 5%        | 0.00            | 8   | VCCST                                 |            |      |                      | 0.00            |               |  |  |
| 22        | DDR_VDD2       |        | +VDD2_CPU                                           | 1.20                 | 5%        | 0.00            | Ŭ   | VDD2                                  |            |      |                      | 0.00            |               |  |  |
| 23        | DDR_VDDQ       |        | +VDD2_MEM                                           | 1.20                 | 5%        | 0.00            |     | VDDQ                                  | VDDQ       |      |                      | 0.00            | <u>9</u>      |  |  |
| 24        | VCCSTG         | 9      | +VCCSTG_CPU                                         | 1.065                | 5%        | 0.00            |     |                                       | VCCSTG     | 9    |                      | 0.00            |               |  |  |
| 25        | VCC1P8A        |        | +VCC1P8A                                            | 1.80                 | 5%        | 0.00            |     | VCC1P8A                               | VCC1P8A    |      |                      | 0.00            | <u>10</u>     |  |  |
| 26<br>27  | ALL_SYS_PWRGD  |        | ALL_SYS_PWRGD                                       | 3.30                 | 5%        | 0.00            | 10  | ALL_SYS_PWRGD                         |            |      |                      | 0.00            |               |  |  |
|           | VCCST_PWRGD    |        | VCCST_PWRGD                                         | 1.05                 | 5%        | 0.00            | 10  | VCCST_PWRGD                           |            |      |                      | 0.00            |               |  |  |
| 28        | VTT            |        | +V_VDD2_VTT                                         | 0.60                 | 5%        | 0.00            |     | VTT                                   | VTT        | 11   |                      | 0.00            | <u>11</u>     |  |  |
| 29        | PCH_PWROK      | 11     | PM_PCH_PWROK                                        | 3.30                 | 5%        | 0.00            |     | · · · · · · · · · · · · · · · · · · · | PCH_PWROK  |      |                      | 0.00            |               |  |  |
| 30        | VCCIN          | ''     | +VCCIN                                              | 1.80                 | ±20mV     | 0.00            |     |                                       | VCCIN      | l '' |                      | 0.00            |               |  |  |
| 31        | PROCPWRGD      |        | CPUPWRGD                                            | 1.00                 | 5%        | 0.00            |     | PROCPWRGD                             | PROCPWRGD  |      |                      | 0.00            | <u>12</u>     |  |  |
| 32        | VCCIO          |        | +VCCIO_OUT                                          | 1.05                 | 5%        | 0.00            |     | VCCIO                                 |            |      |                      | 0.00            |               |  |  |

| 33 | SYS_PWROK | SYS_PWROK | 3.30 | 5% | 0.00 | SYS_PWROK |  | 0.00 |  |
|----|-----------|-----------|------|----|------|-----------|--|------|--|
| 34 | PLTRST#   | PLTRST_N  | 3.30 | 5% | 0.00 | PLTRST#   |  | 0.00 |  |

| Power     | Down Sequence   |             |                                                     | Voltage Check |            |                 |    | Timing Check      |                 |                      |                 |               |           |  |  |
|-----------|-----------------|-------------|-----------------------------------------------------|---------------|------------|-----------------|----|-------------------|-----------------|----------------------|-----------------|---------------|-----------|--|--|
| SL.<br>No | Rail Name       |             | Net Name in SCH<br>[Fill up by customer own design] | Voltage (V)   | Tolerence  | Measurement (V) |    | Measurement Label |                 | Δt,ms<br>(~80%>~80%) | t,ms<br>(@~80%) | Scope Capture |           |  |  |
| 1         | PLTRST#         |             | PLTRST_N                                            | 3.30          | 5%         | 0.00            |    |                   | PLTRST#         |                      |                 |               | <u>1</u>  |  |  |
| 2         | PROCPWRGD       | 1           | CPUPWRGD                                            | 1.00          | 5%         | 0.00            |    |                   | PROCPWRGD       | 1                    |                 | 0.00          |           |  |  |
| 3         | SLP_S3#         |             | PM_SLP_S3_N                                         | 3.30          | 5%         | 0.00            |    | S3                | S3              |                      |                 | 0.00          | <u>2</u>  |  |  |
| 4         | VCCSTG          |             | +VCCSTG_CPU                                         | 1.065         | 5%         | 0.00            | 2  | VCCSTG            |                 |                      |                 | 0.00          |           |  |  |
| 5         | ALL_SYS_PWRGD   |             | ALL_SYS_PWRGD                                       | 3.30          | 5%         | 0.00            |    | ALL_SYS_PWRGD     |                 |                      |                 | 0.00          |           |  |  |
| 6         | VCCST_PWRGD     |             | VCCST_PWRGD                                         | 1.05          | 5%         | 0.00            |    | VCCST_PWRGD       | VCCST_PWRGD     | 3                    |                 | 0.00          | <u>3</u>  |  |  |
| 7         | PCH_PWROK       | $\Box$ 3    | PM_PCH_PWROK                                        | 3.30          | 5%         | 0.00            |    |                   | PCH_PWROK       |                      |                 | 0.00          |           |  |  |
| 8         | SYS_PWROK       | ∐ ĭ         | SYS_PWROK                                           | 3.30          | 5%         | 0.00            |    |                   | SYS_PWROK       |                      |                 | 0.00          |           |  |  |
| 9         | VCCIN           |             | +VCCIN                                              | 1.80          | ±20mV      | 0.00            |    | VCCIN             | VCCIN           |                      |                 | 0.00          | <u>4</u>  |  |  |
| 10        | VTT             |             | +V_VDD2_VTT                                         | 0.60          | 5%         | 0.00            | 1  | VTT               |                 |                      |                 | 0.00          |           |  |  |
| 11 4      | VCCST           |             | +VCCST_CPU                                          | 1.065         | 5%         | 0.00            | _  | VCCST             |                 |                      |                 | 0.00          |           |  |  |
| 12        | SLP_S4#         |             | PM_SLP_S4_N                                         | 3.30          | 5%         | 0.00            |    | S4                | S4              | 5<br>5               |                 | 0.00          | <u>5</u>  |  |  |
| 13        | DDR_VDDQ        | $\Box$ 5    | +VDD2_MEM                                           | 1.20          | 5%         | 0.00            |    |                   | DDR_VDDQ        |                      |                 | 0.00          |           |  |  |
| 14        | SLP_S5#         | □    ĭ      | PM_SLP_S5_N                                         | 3.30          | 5%         | 0.00            |    |                   | S5              |                      |                 | 0.00          |           |  |  |
| 15        | DDR_VPP (DDR4)  |             | +V1.8U_2.5U_MEM                                     | 2.50          | 5%         | 0.00            |    | DDR_VPP (DDR4)    | DDR_VPP (DDR4)  |                      |                 | 0.00          | <u>6</u>  |  |  |
| 16 6      | SLP_SUS#        |             | PM_SLP_SUS_N                                        | 3.30          | 5%         | 0.00            | 6  | SLP_SUS#          |                 |                      |                 | 0.00          |           |  |  |
| 17        | DSW_PWROK       |             | DSW_PWROK                                           | 3.30          | 5%         | 0.00            |    | DSW_PWROK         | DSW_PWROK       | 7                    |                 | 0.00          | <u>7</u>  |  |  |
| 18        | RSMRST#         |             | PM_RSMRST_N                                         | 3.30          | 5%         | 0.00            |    |                   | RSMRST#         |                      |                 | 0.00          |           |  |  |
| 19        | SLP_S0#         |             | PM_SLP_S0_N                                         | 3.30          | 5%         | 0.00            |    |                   | S0              |                      |                 | 0.00          |           |  |  |
| 20        | CPU_C10_GATE#   |             | CPU_C10_GATE_N                                      | 3.30          | 5%         | 0.00            |    | C10               | C10             |                      |                 | 0.00          | <u>8</u>  |  |  |
| 21 8      | VCCDSW_3P3      |             | +VCCPDSW_3P3                                        | 3.30          | 5%         | 0.00            | 8  | VCCDSW_3P3        |                 |                      |                 | 0.00          |           |  |  |
| 22        | V5.0A           |             | +V5A                                                | 5.00          | 5%         | 0.00            | J  | V5A               |                 |                      |                 | 0.00          |           |  |  |
| 23        | VCCPRIM_3P3     |             | +VCCPRIM_3P3                                        | 3.30          | 5%         | 0.00            |    | VCCPRIM_3P3       | VCCPRIM_3P3     |                      |                 | 0.00          | <u>9</u>  |  |  |
| 24        | VCCPRIM_1P8     | $\square$ , | +VCCPRIM_1P8                                        | 1.80          | 5%         | 0.00            |    |                   | VCCPRIM_1P8     | 9                    |                 | 0.00          |           |  |  |
| 25        | VCC1.05_OUT_PCH | ٦°          | +VCC1P05_OUT_PCH                                    | 1.05          | 5%         | 0.00            |    |                   | VCC1P05_OUT_PCH | 9                    |                 | 0.00          |           |  |  |
| 26        | VCCIN_AUX       |             | +VCCIN_AUX                                          | 1.80          | -5% / +10% | 0.00            |    | VCCIN_AUX         | VCCIN_AUX       |                      |                 | 0.00          | <u>10</u> |  |  |
| 27        | VNN_BYPASS      |             | +VCC_VNNEXT_1P05V                                   | 1.05          | 5%         | 0.00            | 10 | VNN_BYP           |                 |                      |                 | 0.00          |           |  |  |
| 28        | V1.05A_BYPASS   |             | +VCC_V1P05EXT_1P05V                                 | 1.05          | 5%         | 0.00            | 10 | V1.05A_BYP        |                 |                      |                 | 0.00          |           |  |  |
| 29        | PWRBTN#         |             | PM_PWRBTN_N                                         | 3.30          | 5%         | 0.00            |    | PWRBTN#           | PWRBTN#         |                      |                 | 0.00          | <u>11</u> |  |  |
| 30        | VCCRTC          | □ ₁.        | +VCCPRTC_3P3                                        | 2.00 - 3.30   | +5%        | 0.00            |    |                   | VCCRTC          | 11                   |                 | 0.00          |           |  |  |
| 31        | RTCRST#         | 7'          | RTC_RST_N                                           | 3.00 - 3.30   | N/A        | 0.00            |    |                   | RTCRST#         |                      |                 | 0.00          |           |  |  |
| 32        | SRTCRST#        |             | SRTC_RST_N                                          | 3.00 - 3.30   | N/A        | 0.00            |    |                   | SRTCRST#        |                      |                 | 0.00          |           |  |  |