## Assignment-1, Set 2:

# **Group 43**

Name: Shreyas Bindumadhavan

### **Question:**

Design a 5 – stage (Instruction Fetch; Decode; Execute; Memory Access; Write Back) multi-cycle RISC processor that can execute following instructions.

0000 ADDI reg1, reg2, 20

0004 BNE reg3, reg4, 4

Initialize the register file with the following data reg2 = 4BFEA43 reg3 = 11AB0 reg4 = 11AB0

#### **Answer:**

Notice that both of these instructions do not need to perform memory write and read, so we can remove the MDR and all control signals associated with it. Since we are not performing any jump instructions, we can get rid of some multiplexers and a Shift Left 2 block. We can also get rid of ALU control – the net Instruction [5:0] is useless since the immediate value is stored here – all information necessary can be gleaned from the opcode which is sent to the main Control unit. Taking all of this into consideration, the updated datapath is as shown below.



The datapath with the necessary changes

We now proceed to create separate modules out of each block on the datapath – and then wire them up together in a top module, which will take the clock signal as the input. The modules are

presented from left to right, mostly in order of execution. All multiplexors have been implemented as 4:1 multiplexor; this means that the lower order multiplexors have some input lines unwired.

(Please note that the module that implements combinational logic in the top-left section of the datapath used to enable writing to the Program Counter has been named **or\_and**).

### **Components of the datapath:**

#### **Program Counter:**

Increments the program count by 4 once an instruction is completed. This is done by using a combination of control signals to make sure that PC can only be written to once an entire instruction has been completed.

#### **Instruction Memory:**

All the instructions are stored here. Once the PC loads in the instruction address, it accesses the instruction at the specified address and loads it into the instruction register – this is a feature of multicycle instructions designed to preserve the state of the instruction since each instruction takes place over multiple clock cycles. It is controlled by the MemRead control signal that is set during the instruction fetch phase.

```
always @ (*)
begin

always @ (*)
begin

if (MemRead) MemOut = {instrn_mem[instrn_address+3],instrn_mem[instrn_address+2],instrn_mem[instrn_address+1],instrn_mem[instrn_address]};
end

always @ (*)
begin
end
```

#### **Instruction Register:**

As described previously, this is a temporary register 32 bits wide used to save the instruction from the instruction memory without loss of state over multiple clock cycles and to prevent timing races.

```
nodule Instruction_Register(
    clk,
    MemData,
    IRWrite,
    Instruction

    );
    input clk;
    input IRWrite;
    input IRWrite;
    reg [31:0] IR;
    output wire [31:0] Instruction;

assign Instruction = IR;

always @ (posedge clk)
    begin
    IR <= IRWrite? MemData : IR;
end
endmodule</pre>
```

#### **Register File:**

This is a block of 32 registers visible to the programmer. The RegWrite control signal dictates when the register files can be written into and is typically set during the writeback phase of the multicycle. We read initial values from a memory file using *readmemh*.

#### A and B registers:

These are temporary registers 32 bits wide that the *read\_data* outputs from the register file load into for the same reasons outlined earlier.

```
module A_reg(
    clk,
        read_data1,
        alusrc_A
    );

input clk;
    input [31:0] read_data1;
    output [31:0] alusrc_A;

reg [31:0] A;

assign alusrc_A = A;

// negedge to update midway (before next posedge)through clk cycle always @ (negedge clk)
    begin
    A <= read_data1;
end

endmodule</pre>
```

#### ALU:

The arithmetic logic unit – which is taken from our single-cycle implementation. For our purposes, we only require two operations: add (during the ADDI instruction) and subtract (to compute the Zero wire during the BNE instruction). Since both instructions have immediate addressing, we can eliminate the ALU\_Control unit altogether and directly use the ALUOp control signal to determine the operation.

#### **ALU Output Register:**

This is a temporary register used to store the output of the ALU. During the instruction decode phase, it is used to optimistically calculate and store the branching address from the immediate field regardless of whether or not the instruction branches or not. It is also used during the writeback phase to store the value of the ADDI instruction before writing it to the Register File.

#### **Sign Extension:**

Simple combinational unit used to extend the 16-bit immediate field for use in ALU operations.

```
module ALU_Out(
    clk,
    ALU_result,
    WriteData
    );
    input clk;
    input [31:0] ALU_result;
    output wire [31:0] WriteData;
    reg [31:0] Alu;

assign WriteData = Alu;

//negedge so that the temp register is updated before next posedge (an always @(negedge clk))
begin
    Alu <= ALU_result;
    end
endmodule</pre>
```

#### Shift Left 2:

This is used to shift the input to the left by 2 while computing the offset – this is due to the fact that the memory happens to be word addressed and so each instruction has an address terminating with the binary 0.

```
module Shifter(
   indata,
   shift_amt,
   shift_left,
   outdata
   );

input [31:0] indata;
input [1:0] shift_amt;
input shift_left;
output wire [31:0] outdata;
assign outdata = shift_left ? indata<<shift_amt : indata>>shift_amt;
assign outdata = shift_left ? indata<<shift_amt : indata>>shift_amt;
assign outdata = shift_left ? indata<<shift_amt : indata>>shift_amt;
```

#### Or\_and logic:

```
module or_and(
 1
        zero,
        PCWriteCond,
        PCWrite,
 4
        write
        );
    input zero, PCWriteCond, PCWrite;
 8
 9
    output write;
10
    assign write = (PCWriteCond & !zero) | PCWrite
11
12
13
```

This is the combinational logic present on the top left of the datapath that enables the program counter during the BNE instruction (when zero from the ALU is not set and PCWriteCond is set)

#### **Control Unit:**

The control logic has been written as a Mealy state machine with 4 states – note that the Memory Access stage is not needed since we are not using load or store instructions and thus, we do not need to add in an extra 5<sup>th</sup> state for this purpose. The control signals are then computed using logic expressions that use these state as input to decide whether the signal is set or not.

The Mealy state machine used to implement the control logic.

## Building the top-level module of the processor:

Using the modules described above, we now proceed to connect them all together using wires in the top-level module of the processor that only takes the clock signal as input.

```
include "Instruction_Memory.v"
include "Instruction_Register.v"
    include "Register_File.v"
include "Sign_Extension.v"
    include "Sign_Exte
include "Shifter.v
    include "Shifter.v"
include "A_reg.v"
include "B_reg.v"
include "Mult4to1.v"
     include "Alu_Core.v"
    include "ALU_Out.v'
    include "Control.v'
   include concret
include "or_and.v"
module Processor_Top(clk);
 input clk;
wire [31:0] out_address;
wire [31:0] MemData;
wire [31:0] Instruction;
wire [31:0] read_data1;
wire [31:0] read_data2;
wire [31:0] bits32_out;
wire [31:0] shifted;
wire [31:0] A_reg_out;
wire [31:0] B_reg_out;
wire [31:0] alusrcA_out;
wire [31:0] alusrcB_out:
 wire [31:0] alusrcB_out;
wire [31:0] alucore_out;
 wire zero;
wire [31:0] WriteData;
wire [31:0] in_address;
 wire write:
 wire PCWriteCond, PCWrite, MemRead, IRWrite, RegWrite; //pcwritecond
 wire [1:0] PCSource, ALUOp, ALUSrcB, ALUSrcA;
          .clk(clk),
          .in_address(in_address),
          .write(write),
.out_address(out_address)
```

```
Register_File rf0(
.clk(clk),
.read_regi(Instruction[25:21]),
.read_reg2(Instruction[20:16]),
.RegWrite(RegWrite),
.write_reg(Instruction[20:16]),
.write_data(WriteData),
.read_data1(read_data1),
.read_data1(read_data1),
.read_data2(read_data2)
);

Sign_Extension se0(
.bits1e_in(Instruction[15:0]),
.bits32_out(bits32_out)
);

Shifter sh0(
.indata(bits32_out),
.shift_amt(2'd2),
.shift_amt(2'd2),
.shift_aft(1'b1),
.outdata(shifted)
);

A_reg_a0(
.clk(clk),
.read_data1(read_data1),
.alusrc_A(A_reg_out)
);

B_reg_b0(
.clk(clk),
.read_data2(read_data2),
.alusrc_B(B_reg_out)
);

Mult4tol alusrcA(
.in0(out_address),
.in1(A_reg_out),
.in2(), //
.in3(), //
.sel(AlUSrcA),
.sout(alusrcA_out)
);

sout(alusrcA_out)
);
```

The top module nightmare (open wires are used in lower-order MUXs)

## Writing the testbench:

The testbench for the top module is relatively simple since we only need to provide an input clock to the processor unit under test.

```
include "Processor_Top.v"
module top_tb;
reg clk;
Processor_Top ut0(.clk(clk));

always begin
clk = ~clk;
#5;
end

initial begin
$dumpfile("ptop.vcd");
$dumpvars(0, top_tb);
clk = 1'b0;
#80;
$stop;
end

endmodule

endmodule
```

### Simulating the processor:

Note that both instructions do not take equal number of clock cycles – the BNE instruction only requires 3 clock cycles to complete whereas the ADDI instruction requires 4 instructions to complete.

I have used mem files to initialise the register and instruction memory using the *readmemh* operation. The mem files are of hexadecimal format.

The formats for the ADDI and BNE instructions are listed below I have used the registers t\$1, t\$2, t\$3, and t\$4 which correspond to the register locations 9, 10, 11 and 12.



Converting this to hexadecimal, the instructions are:

0000: 212A0014 0004: 156C0004

This is stored in the instruction memory.mem file.

The register memory is also initialised in similar fashion with the values provided in the question.

The waveforms obtained are shown below.



Waveforms obtained for different registers (States are shown at the end of instruction 1)

The output waveforms are as expected: ADDI should produce 4BFEA43 + 14 = 4BFEA57 and the BNE instruction will not branch since both the registers are equal, which is reflected in the program counter not changing. The program completes in seven cycles – 4 for the ADDI instruction and 3 for the BNE instruction.