# Virtual Memory



(Physical) Memory









(Physical) Memory







(Physical) Memory







(Physical) Memory







(Physical) Memory





Virtual Memory

0x10000 (64KB)



Virtual Memory

0x10000 (64KB)



Stack
Heap
0x00000



Virtual Memory

0x10000 (64KB)



Virtual Memory

0x10000 (64KB)



Physical Memory

0x10000 (64KB)



0x00000















# Mapping

- Virtual-to-physical mapping
  - Virtual --> "virtual address space"
  - physical --> "physical address space"
- We will break both address spaces up into "pages"
  - Typically 4KB in size, although sometimes large
- Use a "page table" to map between virtual pages and physical pages.
- The processor generates "virtual" addresses
  - They are translated via "address translation" into physical addresses.

#### Implementing Virtual Memory



Virtual Address Space

Physical Address Space

## The Mapping Process



### Two Problems With VM

- How do we store the map compactly?
- How do we translation quickly?

# How Big is the map?

- 32 bit address space:
  - 4GB of virtual addresses
  - IMPages
  - Each entry is 4 bytes (a 32 bit physical address)
  - 4MB of map
- 64 bit address space
  - 16 exabytes of virtual address space
  - 4PetaPages
  - Entry is 8 bytes
  - 64PB of map

## Shrinking the map

- Only store the entries that matter (i.e., enough for your physical address space)
- 64GB on a 64bit machine
  - 16M pages, 128MB of map
- This is still pretty big.
- Representing the map is now hard because we need a "sparse" representation.
  - The OS allocates stuff all over the place.
  - For security, convenience, or caching optimizations
  - For instance: The stack is at the "top" of memory. The heap is at the "bottom"
- How do you represent this "sparse" map?

## Hierarchical Page Tables

- Break the virtual page number into several pieces
- If each piece has N bits, build an 2N-ary tree
- Only store the part of the tree that contain valid pages
- To do translation, walk down the tree using the pieces to select with child to visit.

#### Hierarchical Page Table



## Making Translation Fast

- Address translation has to happen for every memory access
- This potentially puts it squarely on the critical for memory operation (which are already slow)

## "Solution I": Use the Page Table

- We could walk the page table on every memory access
- Result: every load or store requires an additional 3-4 loads to walk the page table.
- Unacceptable performance hit.

## Solution 2:TLBs

- We have a large pile of data (i.e., the page table) and we want to access it very quickly (i.e., in one clock cycle)
- So, build a cache for the page mapping, but call it a "translation lookaside buffer" or "TLB"



### **TLBs**

- TLBs are small (maybe 128 entries), highlyassociative (often fully-associative) caches for page table entries.
- This raises the possibility of a TLB miss, which can be expensive
  - To make them cheaper, there are "hardware page table walkers" -- specialized state machines that can load page table entries into the TLB without OS intervention
  - This means that the page table format is now part of the big-A architecture.
  - Typically, the OS can disable the walker and implement its own format.

### Solution 3: Defer translating Accesses

- If we translate before we go to the cache, we have a "physical cache", since cache works on physical addresses.
  - Critical path = TLB access time + Cache access time



- Alternately, we could translate after the cache
  - Translation is only required on a miss.
  - This is a "virtual cache"



### The Danger Of Virtual Caches (I)

- Process A is running. It issues a memory request to address 0x10000
  - It is a miss, and 0x10000 is brought into the virtual cache
- A context switch occurs
- Process B starts running. It issues a request to 0x10000
- Will B get the right data?

19

### The Danger Of Virtual Caches (I)

- Process A is running. It issues a memory request to address 0x10000
  - It is a miss, and  $0 \times 10000$  is brought into the virtual cache
- A context switch occurs
- Process B starts running. It issues a request to 0x10000
- Will B get the right data?

No! We must flush virtual caches on a context switch.

## The Danger Of Virtual Caches (2)

- There is no rule that says that each virtual address maps to a different physical address.
- When this occurs, it is called "aliasing"
- Example: An alias exists in the cache



Store B to 0x1000

|            |           | Oddilo  |      |
|------------|-----------|---------|------|
| Page Table |           | Address | Data |
| 0x1000     | 0xfff0000 | 0x1000  | В    |
| 0x2000     | 0xfff0000 | 0x2000  | A    |
| ·          | •         |         |      |

Now, a load from 0x2000 will return the wrong value

Cache

## The Danger Of Virtual Caches (2)

- Why are aliases useful?
- Example: Copy on write
  - memcpy(A, B, 100000)



- Adjusting the page table is much faster for large copies
- The initial copy is free, and the OS will catch attempts to write to the copy, and do the actual copy lazily.
- There are also system calls that let you do this arbitrarily.

## The Danger Of Virtual Caches (2)

- Why are aliases useful?
- Example: Copy on write
  - memcpy(A, B, 100000)



- Adjusting the page table is much faster for large copies
- The initial copy is free, and the OS will catch attempts to write to the copy, and do the actual copy lazily.
- There are also system calls that let you do this arbitrarily.

Two virtual addresses

#### Solution (4): Virtually indexed physically tagged



Index L is available without consulting the TLB

⇒ cache and TLB accesses can begin simultaneously Critical path = max(cache time, TLB time)!!!

Tag comparison is made after both accesses are completed

Work if the size of one cache way ≤ Page Size because then none of the cache inputs need to be translated (i.e., the index bits in physical and virtual addresses are the same)

1GB
Stack
Heap

(Physical) Memory

8GB
Stack

Heap



(Physical) Memory

8GB

Stack

Heap



(Physical) Memory

8GB

Stack

Heap











(Physical) Memory
8GB
Stack

Heap



(Physical) Memory

8GB

Stack

Heap







#### Virtualizing Memory

- We need to make it appear that there is more memory than there is in a system
  - Allow many programs to be "running" or at least "ready to run" at once (mostly)
  - Absorb memory leaks (sometimes... if you are programming in C or C ++)

### Page table with pages on disk



### The TLB With Disk



TLB entries always point to memory, not disks

# The Value of Paging

- Disk are really really slow.
- Paging is not very useful for expanding the active memory capacity of a system
  - It's good for "coarse grain context switching" between apps
  - And for dealing with memory leaks ;-)
- As a result, fast systems don't page.

## The End

### Other uses for VM

- VM provides us a mechanism for adding "metadata" to different regions of memory.
  - The primary piece of meta data is the location of the data in physical ram.
  - But we can support other bits of information as well

## Other uses for VM

- VM provides us a mechanism for adding "metadata" to different regions of memory.
  - The primary piece of meta data is the location of the data in physical ram.
  - But we can support other bits of information as well
- Backing memory to disk
  - next slide
- Protection
  - Pages can be readable, writable, or executable
  - Pages can be cachable or un-cachable
  - Pages can be write-through or write back.
- Other tricks
  - Arrays bounds checking
  - Copy on write, etc.