



## High Speed PWM Controller

#### **FEATURES**

- Compatible with Voltage or Current Mode Topologies
- Practical Operation Switching Frequencies to 1MHz
- 50ns Propagation Delay to Output
- High Current Dual Totem Pole Outputs (1.5A Peak)
- Wide Bandwidth Error Amplifier
- Fully Latched Logic with Double Pulse Suppression
- Pulse-by-Pulse Current Limiting
- Soft Start / Max. Duty Cycle Control
- Under-Voltage Lockout with Hysteresis
- Low Start Up Current (1.1mA)
- Trimmed Bandgap Reference (5.1V ±1%)

#### **DESCRIPTION**

The UC1825 family of PWM control ICs is optimized for high frequency switched mode power supply applications. Particular care was given to minimizing propagation delays through the comparators and logic circuitry while maximizing bandwidth and slew rate of the error amplifier. This controller is designed for use in either current-mode or voltage mode systems with the capability for input voltage feed-forward.

Protection circuitry includes a current limit comparator with a 1V threshold, a TTL compatible shutdown port, and a soft start pin which will double as a maximum duty cycle clamp. The logic is fully latched to provide jitter free operation and prohibit multiple pulses at an output. An under-voltage lockout section with 800mV of hysteresis assures low start up current. During under-voltage lockout, the outputs are high impedance.

These devices feature totem pole outputs designed to source and sink high peak currents from capacitive loads, such as the gate of a power MOSFET. The on state is designed as a high level.

#### **BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS** (Note 1) Output Current, Source or Sink (Pins 11, 14) Analog Inputs (Pins 1, 2, 7) . . . . . . . . . . . . . . . . . -0.3V to 7V (Pin 8, 9) . . . . . . . . . . . -0.3V to 6V Clock Output Current (Pin 4) . . . . . . . . . . . -5mA Error Amplifier Output Current (Pin 3) . . . . . . . . . 5mA Soft Start Sink Current (Pin 8) . . . . . . . . . . . . 20mA Oscillator Charging Current (Pin 5) . . . . . . . . . -5mA Storage Temperature Range . . . . . . . . . -65°C to +150°C Lead Temperature (Soldering, 10 seconds) ...... 300°C Note 1: All voltages are with respect to GND (Pin 10); all currents are positive into, negative out of part; pin numbers refer to DIL-16 package.

Note 3: Consult Unitrode Integrated Circuit Databook for thermal limitations and considerations of package.



#### **CONNECTION DIAGRAMS** DIL-16 (Top View) J Or N Package 16 VREF 5.1V INV 1 NI 2 15 Vcc 14 Out B E/A Out 3 Clock 4 13 Vc RT 5 12 Pwr Gnd Ст 6 11 Out A 10 Gnd Ramp 7 9 ILIM/SD Soft Start 8

|                  | PACKAGE PIN FUNCTION |     |  |  |  |  |
|------------------|----------------------|-----|--|--|--|--|
| PLCC-20 & LCC-20 | FUNCTION             | PIN |  |  |  |  |
| (Top View)       | N/C                  | 1   |  |  |  |  |
| Q & L Packages   | INV                  | 2   |  |  |  |  |
| & G E I ackages  | NI                   | 3   |  |  |  |  |
|                  | E/A Out              | 4   |  |  |  |  |
|                  | Clock                | 5   |  |  |  |  |
|                  | N/C                  | 6   |  |  |  |  |
| 3 2 1 20 19      | RT                   | 7   |  |  |  |  |
|                  | Ст                   | 8   |  |  |  |  |
| [ 4              | Ramp                 | 9   |  |  |  |  |
| 5 17             | Soft Start           | 10  |  |  |  |  |
| 6 16             | N/C                  | 11  |  |  |  |  |
|                  | ILIM/SD              | 12  |  |  |  |  |
| [ 7 15]          | Gnd                  | 13  |  |  |  |  |
| [ 8 14 ]         | Out A                | 14  |  |  |  |  |
| 9 10 11 12 13    | Pwr Gnd              | 15  |  |  |  |  |
|                  | N/C                  | 16  |  |  |  |  |
|                  | Vc                   | 17  |  |  |  |  |
|                  | Out B                | 18  |  |  |  |  |
|                  | Vcc                  | 19  |  |  |  |  |
|                  | VREF 5.1V            | 20  |  |  |  |  |

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for , RT = 3.65k, CT = 1nF, Vcc = 15V, -55°C<TA<125°C for the UC1825, -40°C<TA<85°C for the UC2825, and 0°C<TA<70°C for the UC3825, TA=TJ.

| PARAMETERS              | TEST CONDITIONS                             |      | UC1825<br>UC2825 |      |      | UC3825 |      |       |
|-------------------------|---------------------------------------------|------|------------------|------|------|--------|------|-------|
|                         |                                             | MIN  | TYP              | MAX  | MIN  | TYP    | MAX  | UNITS |
| Reference Section       |                                             |      |                  |      |      |        | _    |       |
| Output Voltage          | T <sub>J</sub> = 25°C, I <sub>O</sub> = 1mA | 5.05 | 5.10             | 5.15 | 5.00 | 5.10   | 5.20 | V     |
| Line Regulation         | 10V < Vcc < 30V                             |      | 2                | 20   |      | 2      | 20   | mV    |
| Load Regulation         | 1mA < Io < 10mA                             |      | 5                | 20   |      | 5      | 20   | mV    |
| Temperature Stability*  | TMIN < TA < TMAX                            |      | 0.2              | 0.4  |      | 0.2    | 0.4  | mV/°C |
| Total Output Variation* | Line, Load, Temperature                     | 5.00 |                  | 5.20 | 4.95 |        | 5.25 | V     |
| Output Noise Voltage*   | 10Hz < f < 10kHz                            |      | 50               |      |      | 50     |      | μV    |
| Long Term Stability*    | T <sub>J</sub> = 125°C, 1000hrs.            |      | 5                | 25   |      | 5      | 25   | mV    |
| Short Circuit Current   | VREF = 0V                                   | -15  | -50              | -100 | -15  | -50    | -100 | mA    |
| Oscillator Section      |                                             |      |                  |      |      |        |      |       |
| Initial Accuracy*       | T <sub>J</sub> = 25°C                       | 360  | 400              | 440  | 360  | 400    | 440  | kHz   |
| Voltage Stability*      | 10V < VCC < 30V                             |      | 0.2              | 2    |      | 0.2    | 2    | %     |
| Temperature Stability*  | TMIN < TA < TMAX                            |      | 5                |      |      | 5      |      | %     |
| Total Variation*        | Line, Temperature                           | 340  |                  | 460  | 340  |        | 460  | kHz   |

# **ELECTRICAL CHARACTERISTICS** (cont.)

Unless otherwise stated,these specifications apply for , RT = 3.65k, CT = 1nF, Vcc = 15V, -55°C<TA<125°C for the UC1825, -40°C<TA<85°C for the UC2825, and 0°C<TA<70°C for the UC3825, TA=TJ.

| PARAMETERS                              | TEST CONDITIONS   | UC1825<br>UC2825 |      |      | UC3825   |      |      |       |
|-----------------------------------------|-------------------|------------------|------|------|----------|------|------|-------|
|                                         |                   | MIN              | TYP  | MAX  | MIN      | TYP  | MAX  | UNITS |
| Oscillator Section (cont.)              |                   | •                |      |      |          |      |      |       |
| Clock Out High                          |                   | 3.9              | 4.5  |      | 3.9      | 4.5  |      | V     |
| Clock Out Low                           |                   |                  | 2.3  | 2.9  |          | 2.3  | 2.9  | V     |
| Ramp Peak*                              |                   | 2.6              | 2.8  | 3.0  | 2.6      | 2.8  | 3.0  | V     |
| Ramp Valley*                            |                   | 0.7              | 1.0  | 1.25 | 0.7      | 1.0  | 1.25 | V     |
| Ramp Valley to Peak*                    |                   | 1.6              | 1.8  | 2.0  | 1.6      | 1.8  | 2.0  | V     |
| Error Amplifier Section                 |                   |                  | · I  |      |          | ·L   | II.  |       |
| Input Offset Voltage                    |                   |                  |      | 10   |          |      | 15   | mV    |
| Input Bias Current                      |                   |                  | 0.6  | 3    |          | 0.6  | 3    | μΑ    |
| Input Offset Current                    |                   |                  | 0.1  | 1    |          | 0.1  | 1    | μA    |
| Open Loop Gain                          | 1V < Vo < 4V      | 60               | 95   |      | 60       | 95   |      | dB    |
| CMRR                                    | 1.5V < VCM < 5.5V | 75               | 95   |      | 75       | 95   |      | dB    |
| PSRR                                    | 10V < Vcc < 30V   | 85               | 110  |      | 85       | 110  |      | dB    |
| Output Sink Current                     | VPIN 3 = 1V       | 1                | 2.5  |      | 1        | 2.5  |      | mA    |
| Output Source Current                   | VPIN 3 = 4V       | -0.5             | -1.3 |      | -0.5     | -1.3 |      | mA    |
| Output High Voltage                     | IPIN 3 = -0.5mA   | 4.0              | 4.7  | 5.0  | 4.0      | 4.7  | 5.0  | V     |
| Output Low Voltage                      | IPIN 3 = 1mA      | 0                | 0 .5 | 1.0  | 0        | 0.5  | 1.0  | V     |
| Unity Gain Bandwidth*                   |                   | 3                | 5.5  |      | 3        | 5.5  |      | MHz   |
| Slew Rate*                              |                   | 6                | 12   |      | 6        | 12   |      | V/µs  |
| PWM Comparator Section                  |                   |                  |      | l    |          |      | II.  | ***   |
| Pin 7 Bias Current                      | VPIN 7 = 0V       |                  | -1   | -5   |          | -1   | -5   | μА    |
| Duty Cycle Range                        |                   | 0                |      | 80   | 0        |      | 85   | %     |
| Pin 3 Zero DC Threshold                 | VPIN 7 = 0V       | 1.1              | 1.25 |      | 1.1      | 1.25 | - 55 | V     |
| Delay to Output*                        | VIIIVI = GV       | <del> </del>     | 50   | 80   |          | 50   | 80   | ns    |
| Soft-Start Section                      |                   | 1                |      | 1 00 | l        |      | 1 00 | 110   |
| Charge Current                          | VPIN 8 = 0.5V     | 3                | 9    | 20   | 3        | 9    | 20   | μΑ    |
| Discharge Current                       | VPIN 8 = 1V       | 1                |      | 20   | 1        |      | 20   | mA    |
| Current Limit / Shutdown Se             |                   | <u> </u>         |      |      |          | .1   | 1    | 1111/ |
| Pin 9 Bias Current                      | 0 < VPIN 9 < 4V   |                  |      | 15   |          |      | 10   | μА    |
| Current Limit Threshold                 | 0 1 11 1 3 1 4 1  | 0.9              | 1.0  | 1.1  | 0.9      | 1.0  | 1.1  | V     |
| Shutdown Threshold                      |                   | 1.25             | 1.40 | 1.55 | 1.25     | 1.40 | 1.55 | V     |
| Delay to Output                         |                   | 1.20             | 50   | 80   | 1.20     | 50   | 80   | ns    |
| Output Section                          |                   | 1.               | 00   | 00   |          | _ 50 | 00   | 110   |
| Output Low Level                        | IOUT = 20mA       |                  | 0.25 | 0.40 |          | 0.25 | 0.40 | V     |
| Output Low Level                        | IOUT = 200mA      |                  | 1.2  | 2.2  |          | 1.2  | 2.2  | V     |
| Output High Level                       | IOUT = -20mA      | 13.0             | 13.5 | 2.2  | 13.0     | 13.5 | 2.2  | V     |
| Julput High Level                       | IOUT = -200mA     | 12.0             | 13.0 | 1    | 12.0     | 13.0 |      | V     |
| Collector Leakage                       | Vc = 30V          | 12.0             | 100  | 500  | 12.0     | 10   | 500  | μΑ    |
| Rise/Fall Time*                         | CL = 1nF          | 1                | 30   | 60   |          | 30   | 60   | ns    |
| Under-Voltage Lockout Sect              |                   | 1                |      | 1 00 | <u> </u> | _ 50 | 1 00 | 113   |
| Start Threshold                         |                   | 8.8              | 9.2  | 9.6  | 8.8      | 9.2  | 9.6  | V     |
| UVLO Hysteresis                         |                   | 0.4              | 0.8  | 1.2  | 0.4      | 0.8  | 1.2  | V     |
| · · · · · · · · · · · · · · · · · · ·   |                   | 0.4              | 0.0  | 1.4  | 0.4      | 0.0  | 1.4  | ı v   |
| Slinnly Clirrent Section                |                   |                  |      |      |          |      |      |       |
| Supply Current Section Start Up Current | Vcc = 8V          |                  | 1.1  | 2.5  |          | 1.1  | 2.5  | mΑ    |

<sup>\*</sup> This parameter not 100% tested in production but guaranteed by design.

#### **Printed Circuit Board Layout Considerations**

High speed circuits demand careful attention to layout and component placement. To assure proper performance of the UC1825 follow these rules: 1) Use a ground plane. 2) Damp or clamp parasitic inductive kick energy from the gate of driven MOSFETs. Do not allow the output pins to ring below ground. A series gate resistor or a shunt 1 Amp

Schottky diode at the output pin will serve this purpose. 3) Bypass Vcc, Vc, and VREF. Use  $0.1\mu F$  monolithic ceramic capacitors with low equivalent series inductance. Allow less than 1 cm of total lead length for each capacitor between the bypassed pin and the ground plane. 4) Treat the timing capacitor, CT, like a bypass capacitor.

#### **Error Amplifier Circuit**



#### **PWM Applications**



#### **Oscillator Circuit**





### Forward Technique for Off-Line Voltage Mode Application



#### **Constant Volt-Second Clamp Circuit**

The circuit shown here will achieve a constant volt-second product clamp over varying input voltages. The ramp generator components, RT and CR are chosen so that the ramp at Pin 9 crosses the 1V threshold at the same time the desired maximum volt-second product is reached. The delay through the functional nor block must be such that the ramp capacitor can be completely discharged during the minimum deadtime.





#### **Open Loop Laboratory Test Fixture**



UC1825's functions and measuring their specifications.

This test fixture is useful for exercising many of the As with any wideband circuit, careful grounding and bypass procedures should be followed. The use of a ground plane is highly recommended.

#### Design Example: 50W, 48V to 5V DC to DC Converter - 1.5MHz Clock Frequency

