

| MC146818A<br>MC146818AC   | TA               | 0 to 70<br>- 40 to 85 | °C |
|---------------------------|------------------|-----------------------|----|
| Storage Temperature Range | T <sub>stg</sub> | -55 to +150           | °C |

## THERMAL CHARACTERISTICS

| Characteristic     | Symbol        | Value | Unit |  |
|--------------------|---------------|-------|------|--|
| Thermal Resistance |               |       |      |  |
| Plastic            |               | 120   |      |  |
| Cerdip             | $\theta_{JA}$ | 65    | °C/W |  |
| Ceramic            |               | 50    |      |  |

mal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation it is recommended that  $V_{in}$  and  $V_{out}$  be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ).



| "Load - 1.0 may ne  | righta OCVV)                                                     |                  |                                                                                            |                                                       |    |
|---------------------|------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------|----|
| Input High Voltage  | STBY, CFKS, AD0-AD7, DS, AS, R/W, CS, PS<br>RESET<br>OSC1<br>MOT | V <sub>IH</sub>  | V <sub>DD</sub> – 2.0<br>V <sub>DD</sub> – 0.8<br>V <sub>DD</sub> – 1.0<br>V <sub>DD</sub> | V <sub>DD</sub><br>V <sub>DD</sub><br>V <sub>DD</sub> | V  |
| Input Low Voltage   | CKFS, PS, RESET, STBY, AD0-AD7, DS, AS, R/W, CS, OSC1 MOT        | V <sub>I</sub> L | V <sub>SS</sub><br>V <sub>SS</sub>                                                         | 0.8<br>V <sub>SS</sub>                                | ٧  |
| Input Current       | AS, DS, R/W<br>MOT, OSCI, CE, STBY, RESET, CKFS, PS              | l <sub>in</sub>  |                                                                                            | ± 10<br>± 1                                           | μΑ |
| Three-State Leakage | ĪRQ, AD0-AD7                                                     | ITSL             | _                                                                                          | ± 10                                                  | μА |





Note:  $V_{HIGH} = V_{DD} - 2.0 \text{ V}$ ,  $V_{LOW} = 0.8 \text{ V}$ , for  $V_{DD} = 5.0 \text{ V} \pm 10\%$  for outputs only.  $V_{HIGH} = 2.0 \text{ V}$ ,  $V_{LOW} = 0.5 \text{ V}$ , for  $V_{DD} = 3.0 \text{ V}$  for outputs only.



**MOTOROLA** Semiconductor Products Inc.







| ia -     |                                                                                             |                                                                                                                |                 |
|----------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------|
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
| <u> </u> |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                | ,               |
| . 4      | *                                                                                           | · · · · · · · · · · · · · · · · · · ·                                                                          |                 |
|          |                                                                                             |                                                                                                                | ;               |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          | ~ <del>-</del>                                                                              |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
| ř        |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                | :               |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          | 4                                                                                           |                                                                                                                |                 |
| ()       |                                                                                             |                                                                                                                |                 |
| ۲.       |                                                                                             |                                                                                                                | 1               |
| · 5      |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
| 1        |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                | i               |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
| _        |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
|          |                                                                                             |                                                                                                                |                 |
| N.       |                                                                                             |                                                                                                                |                 |
|          | provided by the 22 internal-divider stages. The frequency of                                | case of MOTELL and during RD and WR. Rus evoles which                                                          |                 |
|          | the SQW may be altered by programming Register A, as                                        | case of MOTEL) and during RD and WR. Bus cycles which take place without asserting CS cause no actions to take | , <del></del> - |
|          | shown in Table 5. The SQW signal may be turned on and off using the SQWE bit in Register B. | place within the MC146818A. When $\overline{CS}$ is not used, it should be grounded. (See Figure 20).          |                 |
|          |                                                                                             |                                                                                                                |                 |
|          | A MOTOPOLAS                                                                                 | Semiconductor Products Inc.                                                                                    |                 |
|          |                                                                                             | 8                                                                                                              |                 |
|          |                                                                                             | •                                                                                                              |                 |



. 3



2

| f <sub>osc</sub>                  | 4.194304 MHz | 1.048576 MHz | 32.768 kHz |
|-----------------------------------|--------------|--------------|------------|
| RS (Maximum)                      | 75 Ω         | 700 Ω        | 50 k       |
| C0 (Maximum)                      | 7 pF         | 5 pF         | 1.7 pF     |
| C1                                | 0.012 pF     | 0.008 pF     | 0.003 pF   |
| Q                                 | 50 k         | 35 k         | 30 k       |
| C <sub>in</sub> /C <sub>out</sub> | 15-30 pF     | 15-40 pF     | 10-22 pF   |
| R                                 | -            | _            | 300-470 k  |
| R <sub>f</sub>                    | 10 M         | 10 M         | 22 M       |



**MOTOROLA** Semiconductor Products Inc.

| , I —    |                                                                                                                         |                                                                  |   |
|----------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---|
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
| <u> </u> |                                                                                                                         | -                                                                |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
| *        |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
| _        |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
| 4        |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
| ==       |                                                                                                                         |                                                                  |   |
|          | When using the VK1 feature during powerup, the PS pin                                                                   |                                                                  |   |
|          | must be externally held low for the specified to H time. As                                                             | <b>=</b>                                                         |   |
|          | power is applied, the VRT bit remains low indicating that the contents of the RAM, time registers, and calendar are not | D1 = MBD701 (Schottky) or Equivalent                             |   |
|          | guaranteed. PS must go high after powerup to allow the                                                                  | D1 = MBD/01 (Schottky) of Equivalent $D2 = 1N4148$ or Equivalent |   |
|          | VRT bit to be set by a read of register D.                                                                              |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  |   |
|          |                                                                                                                         |                                                                  | 1 |



sources of interrupts to the processor. The alarm interrupt may be programmed to occur at rates from once-per-second to one-a-day. The periodic interrupt may be selected for rates from half-a-second to 30.517  $\mu$ s. The update-ended interrupt may be used to indicate to the program that an update cycle is completed. Each of these independent interrupt conditions are described in greater detail in other sections. The processor program selects which interrupts, if any, it wishes to receive. Three bits in Register B enable the three interrupts. Writing a "1" to a interrupt-enable bit permits

The processor program selects which interrupts, if any, it wishes to receive. Three bits in Register B enable the three interrupts. Writing a "1" to a interrupt-enable bit permits that interrupt to be initiated when the event occurs. A "0" in the interrupt-enable bit prohibits the IRQ pin from being asserted due to the interrupt cause.

the read cycle. One, two or three flag bits may be found to be set when Register C is used. The program should inspect all utilized flag bits every time Register C is read to insure that no interrupts are lost.

The second flag bit usage method is with fully enabled interrupts. When an interrupt-flag bit is set and the corresponding interrupt-enable bit is also set, the  $\overline{\mbox{IRQ}}$  pin is asserted low.  $\overline{\mbox{IRQ}}$  is asserted as long as at least one of the three interrupt sources has its flag and enables bits both set. The IRQF bit in Register C is a "1" whenever the  $\overline{\mbox{IRQ}}$  pin is being driven low.

The processor program can determine that the RTC initiated the interrupt by reading Register C. A "1" in bit 7



MOTOROLA Semiconductor Products Inc. -

TABLE 5 — PERIODIC INTERRUPT RATE AND SQUARE WAVE OUTPUT FREQUENCY

|   |     | Select Bits<br>Register A |   |            |             |                                               |                         | .048576 MHz<br>Base               |                         | 8 kHz<br>Base |
|---|-----|---------------------------|---|------------|-------------|-----------------------------------------------|-------------------------|-----------------------------------|-------------------------|---------------|
|   | RS3 |                           |   | Register A |             | Periodic<br>Interrupt Rate<br><sup>t</sup> PI | SQW Output<br>Frequency | Periodic<br>Interrupt Rate<br>tpl | SQW Output<br>Frequency |               |
|   | 0   | 0                         | 0 | 0          | None        | None                                          | None                    | None                              |                         |               |
|   | 0   | 0                         | 0 | 1          | 30.517 μs   | 32.768 kHz                                    | 3.90625 ms              | 256 Hz                            |                         |               |
|   | 0   | 0                         | 1 | 0          | 61.035 μs   | 16.384 kHz                                    | 7.8125 ms               | 128 Hz                            |                         |               |
|   | 0   | 0                         | 1 | 1          | 122.070 μs  | 8.192 kHz                                     | 122.070 μs              | 8.192 kHz                         |                         |               |
|   | 0   | 1                         | 0 | 0          | 244.141 μs  | 4.096 kHz                                     | 244.141 μs              | 4.096 kHz                         |                         |               |
|   | 0   | 1                         | 0 | 1          | 488.281 μs  | 2.048 kHz                                     | 488.281 μs              | 2.048 kHz                         |                         |               |
|   | 0   | 1                         | 1 | 0          | 976.562 μs  | 1.024 kHz                                     | 976.562 μs              | 1.024 kHz                         |                         |               |
|   | 0   | 1                         | 1 | 1          | 1.953125 ms | 512 Hz                                        | 1.953125 ms             | 512 Hz                            |                         |               |
| * | 1   | 0                         | 0 | 0          | 3.90625 ms  | 256 Hz                                        | 3.90625 ms              | 256 Hz                            |                         |               |
|   | 1   | 0                         | 0 | 1          | 7.8125 ms   | 128 Hz                                        | 7.8125 ms               | 128 Hz                            |                         |               |
|   | 1   | 0                         | 1 | 0          | 15.625 ms   | 64 Hz                                         | 15.625 ms               | 64 Hz                             |                         |               |
|   | 1   | 0                         | 1 | 1          | 31.25 ms    | 32 Hz                                         | 31.25 ms                | 32 Hz                             |                         |               |
|   | 1   | 1                         | 0 | 0          | 62.5 ms     | 16 Hz                                         | 62.5 ms                 | 16 Hz                             |                         |               |
|   | 1   | 1                         | 0 | 1          | 125 ms      | 8 Hz                                          | 125 ms                  | 8 Hz                              |                         |               |
|   | 1   | 1                         | 1 | 0          | 250 ms      | 4 Hz                                          | 250 ms                  | 4 Hz                              |                         |               |
|   | 1   | 1                         | 1 | 1          | 500 ms      | 2 Hz                                          | 500 ms                  | 2 Hz                              |                         |               |



MOTOROLA Semiconductor Products Inc. -

## FIGURE 15 — UPDATE-ENDED AND PERIODIC INTERRUPT RELATIONSHIP



tp<sub>1</sub> = Periodic Interrupt Time Interval (500 ms, 250 ms, 125 ms, 62.5 ms, etc. per Table 5)

 $t_{UC}$  = Update Cycle Time (248  $\mu$ s or 1984  $\mu$ s)

 $t_{BUC}$  = Delay Time Before Update Cycle (244  $\mu$ s)



**MOTOROLA** Semiconductor Products Inc.

DV2, DV1, DV0 — Three bits are used to permit the program to select various conditions of the 22-stage divider chain. The divider selection bits identify which of the three time-base frequencies is in use. Table 4 shows that time bases of 4.194304 MHz, 1.048576 MHz, and 32.768 kHz may be used. The divider selection bits are also used to reset the divider chain. When the time/calendar is first initialized, the program may start the divider at the precise time stored in the RAM. When the divider reset is removed, the first update cycle begins one-half second later. These three read/write bits are not affected by RESET.

RS3, RS2, RS1, RS0 — The four rate selection bits select one of 15 tapes on the 22-stage divider, or disable the divider output. The tap selected may be used to generate an output square wave (SQW pin) and/or a periodic interrupt. The program may do one of the following: 1) enable the interrupt with the PIE bit, 2) enable the SQW output pin with the SQWE bit, 3) enable both at the same time at the same rate, or 4) enable neither. Table 5 lists the periodic interrupt rates and the square-wave frequencies that may be chosen with the RS bits. These four bits are read/write bits which are not affected by RESET.

## REGISTER B (\$0B)

| MSB |      |     |     |      |    |       | LSB |
|-----|------|-----|-----|------|----|-------|-----|
| b7  | - b6 | b5  | b4  | b3   | b2 | b1    | b0  |
| SET | PIE  | AIE | UIE | SQWE | DM | 24/12 | DSE |

**SET** — When the SET bit is a "0", the update cycle functions normally by advancing the counts once-per-second. When the SET bit is written to a "1", any update cycle in

THE THEOLY PILL OUT TO LOUGH THEO DE

**DM** — The data mode (DM) bit indicates whether time and calendar updates are to use binary or BCD formats. The DM bit is written by the processor program and may be read by the program, but is not modified by any internal functions or RESET. A "1" in DM signifies binary data, while a "0" in DM specifies binary-coded-decimal (BCD) data.

**24/12** — The 24/12 control bit establishes the format of the hours bytes as either the 24-hour mode (a "1") or the 12-hour mode (a "0"). This is a read/write bit, which is affected only by software.

**DSE** — The daylight savings enable (DSE) bit is a read/write bit which allows the program to enable two special updates (when DSE is a "1"). On the last Sunday in April the time increments from 1:59:59 AM to 3:00:00 AM. On the last Sunday in October when the time first reaches 1:59:59 AM it changes to 1:00:00 AM. These special updates do not occur when the DSE bit is a "0". DSE is not changed by any internal operations or reset.

## REGISTER C (\$0C)

| MSB  |    |    |    |    |   |    | LSB | Read-Only |
|------|----|----|----|----|---|----|-----|-----------|
| b7   | b6 | b5 | b4 | b3 | b | b1 | b0  | Register  |
| IRQF | PF | AF | UF | 0  | 0 | 0  | 0   |           |

IRQF — The interrupt request flag (IRQF) is set to a "1" when one or more of the following are true:

PF = PIE = "1"

AF= AIE="1"

UF=UIE="1"

i.e., IRQF = PF•PIE + AF•AIE + UF•UIE



MOTOROLA Semiconductor Products Inc.

Read/Write

Register









MOTOROLA Semiconductor Products Inc. -



This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.