

## Escuela Técnica Superior de Ingeniería Máster en Ingeniería de Telecomunicación

## Complementos de Electrónica

#### FLAPPY MADRID



Francisco Javier Ortiz Bonilla

Alberto Fuentes Muñoz

Departamento de Ingeniería Electrónica.

Sevilla, 23 de Febrero de 2018.

# Índice

- 1. Diagrama de Bloques
- 2. Diagramas de Bolas
- 3. ROMS para Pájaro y Columnas
- 4. Demo
- 5. Recursos Usados

1. Diagrama de Bloques



# 2. Diagramas de Bolas

### 2.1 Boton Pulsado



# 2. Diagramas de Bolas

#### 2.1 Bird



#### 2.2 Columnas



#### 2.3 Gestor



# 3. ROMS de Pájaro y Columnas

3.1 Pájaro



### 3.2 Columnas (Gestor de acceso a ROMs)

```
Posy.coe

| memory_initialization_radix = 10; | memory_initialization_vector = | 100 80 120 90 130 100 150 110 160 130 80 120 180 100 80 90 |

| memory_initialization_radix = 10; | memory_initialization_vector = | 130 150 130 110 120 110 90 60 80 100 90 80 80 100 50 |
```

```
pide_datos <= '0';|
if (newpantalla = '1') then
    if (gap = 641) then
        pide_datos <= '1';
    end if;
end if;

if (gap = 640) then
    p_posy <= data_posy;
    p_hueco <= data_hueco;
else
    p_posy <= posy;
    p_hueco <= hueco;
end if;</pre>
```



## 4. Demo





## 5. Recursos Usados

| flappy_bird Project Status (01/25/2018 - 12:34:17) |                           |                       |             |  |  |
|----------------------------------------------------|---------------------------|-----------------------|-------------|--|--|
| Project File:                                      | Trabajo.xise              | Parser Errors:        | No Errors   |  |  |
| Module Name:                                       | flappy_bird               | Implementation State: | Synthesized |  |  |
| Target Device:                                     | xc3s100e-5cp132           | • Errors:             |             |  |  |
| Product Version:                                   | ISE 14.7                  | • Warnings:           |             |  |  |
| Design Goal:                                       | Balanced                  | Routing Results:      |             |  |  |
| Design Strategy:                                   | Xilinx Default (unlocked) | Timing Constraints:   |             |  |  |
| Environment:                                       | System Settings           | Final Timing Score:   |             |  |  |

| Device Utilization Summary (estimated values) |      |           |             |     |
|-----------------------------------------------|------|-----------|-------------|-----|
| Logic Utilization                             | Used | Available | Utilization |     |
| Number of Slices                              | 41   | 960       |             | 4%  |
| Number of Slice Flip Flops                    | 48   | 1920      |             | 2%  |
| Number of 4 input LUTs                        | 54   | 1920      |             | 2%  |
| Number of bonded IOBs                         | 4    | 83        |             | 4%  |
| Number of BRAMs                               | 2    | 4         |             | 50% |
| Number of GCLKs                               | 2    | 24        |             | 8%  |
|                                               |      |           |             |     |



## Escuela Técnica Superior de Ingeniería Máster en Ingeniería de Telecomunicación

•

Complentos de Electrónica

