# Single Event Upsets in Deep-Submicrometer Technologies Due to Charge Sharing

Oluwole A. Amusan, *Student Member, IEEE*, Lloyd W. Massengill, *Fellow, IEEE*, Mark P. Baze, Andrew L. Sternberg, *Member, IEEE*, Arthur F. Witulski, *Senior Member, IEEE*, Bharat L. Bhuva, *Senior Member, IEEE*, and Jeffrey D. Black, *Member, IEEE* 

Abstract—Circuit and 3-D technology computer aided design mixed-mode simulations show that the single event upset vulnerability of 130- and 90-nm hardened latches to low linear energy transfer (LET) particles is due to charge sharing between multiple nodes as a result of a single ion strike. The low LET vulnerability of the hardened latches is verified experimentally.

Index Terms—Alpha particles, charge sharing, dual interlocked cell (DICE) latch, neutrons, parasitic bipolar transistor, radiation hardened by design, single event circuit characterization, single event upset (SEU).

#### I. Introduction

HE NODAL charge to represent a logic state is steadily decreasing with decreasing technology feature size. Many methods have been developed to increase the charge requirement for storage elements, thereby reducing the soft error rates [1]–[3]. Additionally, design-based approaches are in use that utilize redundant storage nodes to retain data [4]. Such designs are considered single event upset (SEU) immune for low energy ions because a single ion hit at a storage node does not cause an upset. However, such designs are vulnerable to single-event ion hits that result in multiple nodes collecting charge as observed in SRAM designs by Velazco *et al.* [5]. For deep-submicrometer technologies, the proximity of circuit nodes results in charge collection at multiple nodes from a single ion strike (i.e., charge sharing) [6]–[8].

In this paper, circuit and 3-D technology computer aided design (TCAD) mixed-mode simulations are used to characterize charge sharing between sensitive pairs of devices and the resulting upsets in a hardened storage cell for commercial 130-and 90-nm twin-well bulk CMOS processes. The simulation results were verified with experimental data showing upsets due

Manuscript received October 23, 2007; revised December 31, 2007 and April 9, 2008. First published June 20, 2008; current version published October 16, 2008. This work was supported in part by the Defense Advanced Research Projects Agency (DARPA)/Boeing Radiation Hardened by Design (RHBD) Program and in part by the Defense Threat Reduction Agency (DTRA) Radiation Hardened Microelectronics Program.

O. A. Amusan, L. W. Massengill, and B. L. Bhuva are with the Department of Electrical Engineering and Computer Science, Vanderbilt University, Nashville, TN 37235 USA (e-mail: oluwole.a.amusan@vanderbilt.edu).

M. P. Baze is with the Boeing Company, Seattle, WA 98124 USA (e-mail: mark.p.baze@boeing.com).

A. L. Sternberg, A. F. Witulski, and J. D. Black are with the Institute for Space and Defense Electronics, Vanderbilt University, Nashville, TN 37235 USA (e-mail: andrew.l.sternberg@vanderbilt.edu).

Digital Object Identifier 10.1109/TDMR.2008.2000892



Fig. 1. LET converted into charge generation per linear distance for some ions in silicon [9].

to charge sharing in hardened latch design for both technology nodes when exposed to low energy ions.

### II. BACKGROUND

The ground-level radiation environment is dominated by alpha particles and neutrons. The alpha particles of concern are those emitted by the packaging materials which typically range from 4 to 6 MeV [9]. Recent work has verified the substantial increase of device susceptibility to alpha particles [10]. The increased purity of materials used in packaging has reduced the alpha emission rates from rates as high as  $100~\alpha/h~cm^2$  down to levels below  $0.001~\alpha/h~cm^2$  [9]. However, secondary reactions producing alpha particles are still a concern. Neutrons themselves do not cause direct ionization in silicon; however, the inelastic interaction of neutrons with silicon does generate energized particles. Such particles (typically Mg, Li, or Al and protons or secondary alpha's) have higher energy than alpha particles and are capable of generating enough electron–hole pairs (EHPs) through direct ionization to cause an upset.

Fig. 1 [9] shows the charge generation per linear distance for Al, Mg, and Li particles in silicon. The neutron-generated ion particle energy ranges from 1 to 10 MeV, as shown in Fig. 1. The amount of charge deposited at such energy ranges is on the order of tens to hundreds of femtoCoulomb (fCs). For advanced technologies at such high charge deposition, the physical proximity of devices may result in these particles traversing through multiple sensitive volumes resulting in multiple nodes collecting charge. For terrestrial radiation environment,

the multiple node charge collection can be due to neutrongenerated particles which can result in multiple particle tracks and alpha particles which traverse at very oblique angles. For space environment, the multiple node charge collection can be attributed to the long track length from highly energetic ions coming in at an angle.

This paper examines the parameters affecting charge sharing due to single event between adjacent devices. Based on 3-D TCAD simulations, two different latch designs were fabricated at 130- and 90-nm technology nodes and exposed to ions to verify that charge sharing was responsible for causing upsets in hardened latch designs. The presence of charge sharing in these advanced technologies will require additional design rules to reduce soft errors.

#### III. CHARGE SHARING

Charge sharing is of concern for deep-submicrometer technologies due to higher packing densities, reduced nodal charge, and reduced spacing between devices. For the following chargesharing discussion, the *struck node* is defined as the *active node*, and the adjacent node sharing charge is defined as the passive *node*. The 3-D TCAD devices used in the charge-sharing study were calibrated commercial 130- and 90-nm twin-well option bulk CMOS devices and were simulated in the OFF-state [8]. The drain of the active device was struck at normal angle  $(0^{\circ})$ using ions with different linear energy transfer (LET) values, and the resulting charge collection at the drain of the passive node was monitored. LET is typically used instead of megaelectronvolts for an incident ion as it is a better representative of the severity of an ion hit. LET is defined as the energy loss per unit path length, normalized by the density of the material. A calculation of the charge deposited per unit length can be determined if the LET of the ion, the average energy needed to create an EHP for a material, and the density of the material are known [11], [12].

Fig. 2(a) [8] shows simulation results for charge sharing between two PMOS devices in an n-well for 130-nm process (similar trends were observed for two NMOS devices), and Fig. 2(b) shows charge sharing between two NMOS devices in a p-well for 90-nm process (similar trends were observed for two PMOS devices). Charge sharing between NMOS and PMOS devices in different wells was minimal for the low LETs at both technology nodes [8]. These simulation results show that with decreasing distance between an active device and a passive device, the amount of charge collected on the passive device increases. These curves clearly show the need for understanding charge-sharing effects in advanced technologies.

# IV. UPSETS DUE TO CHARGE SHARING

The experimental verification for the presence of charge sharing must be done indirectly due to the extremely short time periods of single-event transients involved. The technique used for this paper involves a latch design that does not upset when a single node collects charge, but upsets when multiple nodes collect charge. This design, called dual interlocked cell (DICE), is shown in Fig. 3 [4]. The conventional latch design involves



Fig. 2. (a) Nodal separation of two PMOS devices (active/passive); passive device shows an increase in charge collection with decreasing distance between the devices in a commercial 130-nm technology [8]. (b) Nodal separation of two NMOS devices (active/passive); passive device shows an increase in charge collection with decreasing distance between the devices in a commercial 90-nm technology [8].



Fig. 3. DICE latch circuit: Interlocked design and use of redundant information storage make it hardened to single node charge collection upsets [4].

two storage nodes with back-to-back connected inverters (or NAND or NOR gates). DICE design has four storage nodes with four interconnected inverters (or NAND or NOR gates). The



Fig. 4. Master stage of NAND-based DICE cell [13].

presence of four storage nodes and interlocked design requires changes in more than one storage node voltage to write into the cell. Typically, all four storage nodes are written into for improved write time. The advantage of this design is that when only one storage node voltage is changed, the time required for this voltage to propagate through the remaining three storage nodes is very high. As a result, for all practical purposes, DICE design is considered immune to an upset when only one of the storage nodes is perturbed. Fig. 4 [13] shows the master stage of NAND-based DICE flip-flop design used in this paper.

An exhaustive set of single-node hit circuit-level simulations was conducted on the 130- and 90-nm DICE latches using Cadence Spectre circuit simulator to confirm that a single-node hit will not cause an upset for the DICE latch shown in Fig. 4. The simulations were conducted using the double-exponential current pulse [11] with a rise time of 7 ps, a fall time of 200 ps, and the peak current adjusted to vary the charge deposited on the node from 1 fC to 1 pC. The simulation results from the single-node hit confirmed the hardness of the DICE latch to single-node hit upsets.

For charge-sharing simulations, layouts of a clocked DICE latch were generated using commercial 130- and 90-nm technology design rules. By using these layouts and an exhaustive set of circuit simulations, sensitive pairs of devices in physical proximity were identified. Sensitive pairs are defined as two

transistors that, upon simultaneous charge collection, cause the DICE latch to upset. To identify such sensitive pairs, exhaustive circuit simulations were carried out for the following four possible input states:

- 1) when data (D in Fig. 4) are high and clock is high;
- 2) when data are high and clock is low;
- 3) when data are low and clock is high;
- 4) when data are low and clock is low.

The double-exponential current pulse was used to inject charge at the drain of the sensitive pairs and the required charge at each node to cause an upset recorded. The DICE latch design consisted of 66 transistors, which resulted in 4356 sensitive pairs for each input state. As charge sharing is a strong function of layout, and the layout may contain any of these nodes in physical proximity, all possible combinations of sensitive pairs were simulated. The circuit simulations identified a total of 124 unique pairs of sensitive devices; 48 of which are PMOS–NMOS pairs, 56 are PMOS–PMOS pairs, and 20 are NMOS–NMOS pairs. These sensitive pairs are due to the circuit function and are independent of the layout of the DICE latch.

The generated layout of the 130- and 90-nm DICE latches was used to identify the sensitive pairs of transistors that were in physical proximity to each other. It should be noted that the generated DICE layouts are used for the heavy-ion experiments



Fig. 5. (a) Excerpt showing the layout proximity of sensitive NMOS pair MN28–MN18 in the 130-nm DICE layout with a nodal separation of 1.41  $\mu$ m. (b) Excerpt showing the layout proximity of sensitive PMOS pair MP28–MP22 in the 130-nm DICE layout with a nodal separation of 0.74  $\mu$ m. (c) Excerpt showing the layout proximity of sensitive PMOS–NMOS pair MP25–MN30 in the 130-nm DICE layout with a nodal separation of 4.3  $\mu$ m. (d) Excerpt showing the layout proximity of sensitive PMOS pair MP28–MP22 in the 90-nm DICE layout with a nodal separation of 0.14  $\mu$ m.

described in the later section. Four case-study sensitive pairs were selected.

- 1) NMOS pair (MN18 and MN28) selected for 130-nm case study with nodal separation of 1.41  $\mu$ m, as shown in Fig. 5(a)—this pair of devices was sensitive when data were low and clock was high.
- 2) PMOS pair (MP22 and MP28) selected for 130-nm case study with nodal separation of 0.74  $\mu$ m, as shown in Fig. 5(b)—this pair of devices was sensitive when both data and clock are high.
- 3) PMOS–NMOS pair (MP25 and MN30) selected for 130-nm case study with a nodal separation of 4.3  $\mu$ m, as shown in Fig. 5(c)—this pair of devices was sensitive when both data and clock are high.
- 4) PMOS pair (MP22 and MP28) selected for 90-nm case study with a nodal separation of 0.14  $\mu$ m, as shown in Fig. 5(d)—this pair of devices was sensitive when both data and clock are high.

For 90-nm pair, only one sensitive pair was selected for illustration, as the same circuit was used for 130 and 90 nm,

and the upset mechanism is consistent for both technology nodes. SE simulations were used to generate SHMOO plots for the four selected sensitive pairs, as shown in Fig. 6(a)–(d). The charge contours in this figure show an upset region with the amount of charge needed on each transistor to cause an upset in the DICE latch. It should be noted that the charge contours are an approximation due to the use of a constant pulsewidth for the varied charge depositions.

The next step was to use 3-D calibrated models to determine the amount of charge collected on both the active and passive nodes as a result of charge sharing. The model structures were developed using Synopsys TCAD tools [14] and calibrated to match electrical characteristics of the commercial 130- and 90-nm twin-well bulk CMOS using structural information available from multiple sources [15], [16]. Both the active and passive devices were included in the 3-D TCAD model with physical dimensions shown in Fig. 7(a)–(d). The simulations were conducted in mixed-mode environment with the charge-sharing devices in 3-D TCAD and the DICE subcircuit in the 130- and 90-nm compact models. It should be noted that the case-study sensitive pairs used in the 3-D TCAD mixed-mode simulations match the dimensions used in the respective DICE layouts.

The devices are simulated in the OFF-state, the drain of the active device was struck using different LET values, and the resulting charge collection at both device nodes was monitored. Current pulses at both the active and passive nodes were integrated in the 3-D TCAD mixed-mode simulations to obtain the total amount of charge collected by each node. Simulations were carried out not only for normal single-event strikes but also for 45° and 60° angle strikes. The angles used were selected such that the ion would hit the drain of the active device and pass under the passive device to yield a worst case scenario estimate.

The tables below show the results for the 3-D TCAD mixedmode simulations. Results indicate that charge sharing occurs more readily between devices in the same wells (i.e., from PMOS to PMOS and NMOS to NMOS), as shown in Tables I-III, with very little charge sharing occurring across a well boundary (i.e., between PMOS and NMOS), as shown in Tables IV and V. Similar effects have been shown by Olson et al. [6], and recent papers succeeding this work have further validated these findings [17], [18]. As expected, the amount of charge collected by the active node is high for ions hitting the node at  $0^{\circ}$  (perpendicular to the plane of Si substrate). The amount of charge collected by the active node in such cases is high due to drift, diffusion, and the turn on of parasitic bipolar transistor formed by the source, drain, and channel [8]. For angular hits, there is an increase in the amount of charge collected on the passive device due to the ion track path passing directly underneath the passive device [19]. The 3-D TCAD mixed-mode simulations clearly show that low LET particles may cause enough charge collection at sensitive node pairs to cause an upset in the DICE latch, as shown in the SHMOO plots of Fig. 6(a)–(d).

# V. EXPERIMENT

A test chip utilizing an array of the conventional D-type flipflop (DFF) cells and DICE cells was designed in a shift register



MN28–MN18 quantifies the charge sharing necessary for upset in the 130-nm DICE latch. (b) Upset/no-upset SHMOO plot for sensitive PMOS pair MP28–MP22 quantifies the charge sharing necessary for upset in the 130-nm DICE latch. (c) Upset/no-upset SHMOO plot for sensitive PMOS–NMOS pair MP25–MN30 quantifies the charge sharing necessary for upset in the 130-nm DICE latch. (d) Upset/no-upset SHMOO plot for sensitive PMOS–PMOS pair MP28–MP22 quantifies the charge sharing necessary for upset in the 90-nm DICE latch.

Fig. 7. (a) 3-D TCAD layout of simulated 130-nm NMOS pair with a nodal separation of 1.41  $\mu$ m. (b) 3-D TCAD layout of simulated 130-nm PMOS pair with a nodal separation of 0.74  $\mu$ m. (c) 3-D TCAD layout of simulated 130-nm PMOS–NMOS pair with a nodal separation of 4.3  $\mu$ m. (d) 3-D TCAD layout of simulated 90-nm PMOS pair with a nodal separation of 0.14  $\mu$ m.

TABLE I
CHARGE COLLECTED FOR NORMAL AND ANGLED
HITS ON 130-nm NMOS PAIR

|         | LET (MeV-cm <sup>2</sup> /mg)/Angle and total |     |      |     |      |
|---------|-----------------------------------------------|-----|------|-----|------|
|         | amount of charge collected (fC)               |     |      |     |      |
|         |                                               |     |      |     | 31.3 |
|         | @60°                                          | @0° | @60° | @0° | @45° |
| Active  | 48                                            | 221 | 110  | 333 | 227  |
| Passive | 35                                            | 9   | 81   | 14  | 93   |

TABLE II
CHARGE COLLECTED FOR NORMAL AND ANGLED
HITS ON 130-nm PMOS PAIR

|         | LET (MeV-cm <sup>2</sup> /mg)/Angle and total |     |      |     |      |
|---------|-----------------------------------------------|-----|------|-----|------|
|         | amount of charge collected (fC)               |     |      |     |      |
|         | 9.74 21.33 21.33 31.3 31.3                    |     |      |     |      |
|         | @60°                                          | @0° | @60° | @0° | @45° |
| Active  | 106                                           | 474 | 378  | 779 | 484  |
| Passive | 118                                           | 42  | 254  | 119 | 254  |

TABLE III
CHARGE COLLECTED FOR NORMAL AND ANGLED
HITS ON 90-nm PMOS PAIR

|         | LET (MeV-cm <sup>2</sup> /mg)/Angle and total |                  |     |      |  |  |
|---------|-----------------------------------------------|------------------|-----|------|--|--|
|         | amount of charge collected (fC)               |                  |     |      |  |  |
|         | 3.45                                          | 3.45 21.33 21.33 |     |      |  |  |
|         | @0°                                           | @60°             | @0° | @60° |  |  |
| Active  | 17                                            | 18               | 68  | 72   |  |  |
| Passive | 4                                             | 15               | 37  | 95   |  |  |

TABLE IV CHARGE COLLECTED FOR NORMAL AND ANGLED HITS ON 130-nm NMOS (ACTIVE)–PMOS (PASSIVE) PAIR

|                            | LET (MeV-cm <sup>2</sup> /mg)/Angle and total |     |      |     |      |
|----------------------------|-----------------------------------------------|-----|------|-----|------|
|                            | amount of charge collected (fC)               |     |      |     |      |
| 9.74 21.33 21.33 31.3 31.3 |                                               |     |      |     | 31.3 |
|                            | @60°                                          | @0° | @60° | @0° | @45° |
| Active                     | 73                                            | 229 | 172  | 337 | 344  |
| Passive                    | 0                                             | 0   | 16   | 0   | 0    |

TABLE V
CHARGE COLLECTED FOR NORMAL AND ANGLED HITS
ON 130-nm PMOS (ACTIVE)–NMOS (PASSIVE) PAIR

|         | LET (MeV-cm <sup>2</sup> /mg)/Angle and total |     |      |     |      |
|---------|-----------------------------------------------|-----|------|-----|------|
|         | amount of charge collected (fC)               |     |      |     |      |
|         | 9.74 21.33 21.33 31.3 31.3                    |     |      |     |      |
|         | @60°                                          | @0° | @60° | @0° | @45° |
| Active  | 188                                           | 339 | 468  | 546 | 668  |
| Passive | 0                                             | 0   | 2    | 0   | 0    |

fashion and fabricated in commercial 130- and 90-nm CMOS technologies. Multiple shift registers were placed in parallel to isolate clock hits from individual node hits in both the DFF and DICE shift registers (clock line hits will result in upsets for all shift registers; individual hits will result in upsets in a single shift register). The designs were generated such that DFF cells would be vulnerable to the single and multiple node charge collections. The DICE cells, on the other hand, should not be vulnerable to the single node charge collection, but are vulnerable to the multiple node charge collection due to charge sharing. The DICE cell used in the experiment is the same DICE cell (Fig. 4) used in the circuit simulations and 3-D TCAD simula-



Fig. 8. DFF cross section of 130 nm; the upset threshold is well within the LET range for alpha particles and neutron-generated particles.



Fig. 9. DFF cross section of 90 nm; the upset threshold is well within the LET range for alpha particles and neutron-generated particles.

tions as discussed in Section IV. The DICE cell layout is the same as the layout used for the 3-D TCAD simulations, with layout excerpts shown in Fig. 5(a)–(d) and 3-D TCAD matching versions shown in Fig. 7(a)–(d).

These designs were exposed to heavy ions at the Lawrence Berkeley National Laboratory. The ions used were argon, copper, xenon, neon, oxygen, boron, and krypton with LET ranging from 0.87 to 58.72 MeV · cm<sup>2</sup>/mg. The angles used for exposure were  $0^{\circ}$ ,  $45^{\circ}$ , and  $60^{\circ}$  from normal. Figs. 8 and 9 show the DFFs to be very vulnerable to low LET ions, and the upset threshold is well within the alpha particles and neutron-generated particle LET range. Due to the hardened nature of DICE cells and the low LET of particles, no upsets were expected except as a result of charge sharing between sensitive pairs. Figs. 10 and 11 show that the DICE cell upsets for LETs as low as 9.74 MeV · cm<sup>2</sup>/mg for 130 nm and 3.45 MeV  $\cdot$  cm<sup>2</sup>/mg for 90-nm process. These upsets were consistent throughout the experiments and confirm the vulnerability of a hardened cell to SEU as a result of charge sharing between two sensitive nodes as shown in the circuit and 3-D mixed-mode simulation results.



Fig. 10. Cross section of 130 nm shows the DICE upsets at LET values well below theoretical expectations and within the LET range for Mg.



Fig. 11. Cross section of 90 nm shows the DICE upsets at LET values well below theoretical expectations and within the LET range for alpha particles and neutron-generated particles.

# VI. CONCLUSION

Charge sharing is of major concern for deep-submicrometer technologies due to scaling trends such as reduced nodal charge, higher packing densities, and reduced spacing between devices. By using circuit-level and 3-D mixed-mode TCAD simulations, charge sharing is shown to make a hardened cell (DICE) vulnerable to SEU at low LET as a result of charge collection between a hit node and an adjacent device in proximity. The increased vulnerability of the hardened cell makes it susceptible to alpha particles and neutron-generated particles.

Experimental results at 130 and 90 nm confirm the predictions from simulation that unhardened latches are vulnerable to particles with terrestrial energies and that even DICE latches exhibit much lower threshold for the upset cross section owing to the charge-sharing effect. Charge sharing will be a growing problem as technology scales and devices get closer and require less charge to upset. The use of careful design layout (separating sensitive pairs in the layout design) and mitigation techniques such as guard rings [8] can help increase

the SE hardness of this cell and other cells in a given design library.

#### ACKNOWLEDGMENT

The authors would like to thank W. Snapp of Boeing SSED for his support and technical collaboration and J. A. Pellish of Vanderbilt University for his technical collaboration. The computational portion of this paper was conducted through the Vanderbilt University's Advanced Computing Center for Research and Education.

## REFERENCES

- W. Peterson, Error-Correcting Codes, 2nd ed. Cambridge, MA: MIT Press, 1980. 560 p.
- [2] S. E. Diehl, A. Ochoa, P. V. Dressendorfer, R. Koga, and W. A. Koloasinski, "Error analysis and prevention of cosmic ioninduced soft errors in static CMOS RAMS," *IEEE Trans. Nucl. Sci.*, vol. NS-29, no. 6, pp. 2032–2039, Dec. 1982.
- [3] A. Balasubramanian, B. L. Bhuva, J. D. Black, and L. W. Massengill, "RHBD techniques for mitigating effects of single event hits using guardgates," *IEEE Trans. Nucl. Sci.*, vol. 52, no. 6, pp. 2531–2535, Dec. 2005.
- [4] T. Calin, M. Nicolaidis, and R. Velazco, "Upset hardened memory design for submicron CMOS technology," *IEEE Trans. Nucl. Sci.*, vol. 43, no. 6, pp. 2874–2878, Dec. 1996.
- [5] R. Velazco, T. Calin, M. Nicolaidis, S. C. Moss, S. D. LaLumondiere, V. T. Tran, and R. Koga, "SEU-hardened storage cell validation using a pulsed laser," *IEEE Trans. Nucl. Sci.*, vol. 43, no. 6, pp. 2843–2848, Dec. 1996.
- [6] B. D. Olson, D. R. Ball, K. M. Warren, L. W. Massengill, N. F. Haddad, S. E. Doyle, and D. McMorrow, "Simultaneous single event charge sharing and parasitic bipolar conduction in a highly-scaled SRAM design," *IEEE Trans. Nucl. Sci.*, vol. 52, no. 6, pp. 2132–2136, Dec. 2005.
- [7] J. D. Black, A. L. Sternberg, M. L. Alles, A. F. Witulski, B. L. Bhuva, L. W. Massengill, J. M. Benedetto, M. P. Baze, J. L. Wert, and M. G. Hubert, "HBD layout isolation techniques for multiple node charge collection mitigation," *IEEE Trans. Nucl. Sci.*, vol. 52, no. 6, pp. 2536– 2541, Dec. 2005.
- [8] O. A. Amusan, A. F. Witulski, L. W. Massengill, B. L. Bhuva, P. R. Fleming, M. L. Alles, A. L. Sternberg, J. D. Black, and R. D. Schrimpf, "Charge collection and charge sharing in a 130 nm CMOS technology," *IEEE Trans. Nucl. Sci.*, vol. 53, no. 6, pp. 3253–3258, Dec. 2006.
- [9] R. C. Baumann, "Radiation-induced soft errors in advanced semiconductor technologies," *IEEE Trans. Device Mater. Rel.*, vol. 5, no. 3, pp. 305–316, Sep. 2005.
- [10] N. Seifert, P. Slankard, M. Kirsch, B. Narasimham, V. Zia, C. Brookreson, A. Vo, S. Mitra, B. Gill, and J. Maiz, "Radiation-induced soft error rates of advanced CMOS bulk devices," in *Proc. IEEE Conf. 44th Annu. Int. Rel. Phys. Symp.*, 2006, pp. 217–225.
- [11] L. W. Massengill, "SEU modeling and prediction techniques," in *Proc. IEEE NSREC Short Course*, 1993, pp. III-1–III-93.
- [12] P. E. Dodd and L. W. Massengill, "Basic mechanisms and modeling of single-event upset in digital microelectronics," *IEEE Trans. Nucl. Sci.*, vol. 50, no. 3, pp. 583–602, Jun. 2003.
- [13] M. P. Baze, J. Wert, A. F. Witulski, D. McMorrow, J. W. Clement, and M. G. Hubert, "Heavy ion test results on 13 shift registers in a 130 nm process," presented at the Single Event Effects Symp., Long Beach, CA.
- [14] Synopsys User Manual Release 10, Synopsys, Mountain View, CA.
- [15] [Online]. Available: http://www.itrs.net/Common/2004Update/ 2004Update.htm
- [16] Nvidia GeForceFX 5700 Ultra Graphics Processor Structural Analysis (SAR-0408-002), CHIPWORKS Inc., Ottawa, ON, Canada, 2005.
- [17] O. A. Amusan, L. W. Massengill, M. P. Baze, B. L. Bhuva, A. F. Witulski, S. DasGupta, A. L. Sternberg, P. R. Fleming, C. C. Heath, and M. L. Alles, "Directional sensitivity of single event upsets in 90 nm CMOS due to charge sharing," *IEEE Trans. Nucl. Sci.*, vol. 54, no. 6, pp. 2584–2589, Dec. 2007.
- [18] X. Zhu, X. Deng, R. Baumann, and S. Krishnan, "A quantitative assessment of charge collection efficiency of N+ and P+ diffusion areas in terrestrial neutron environment," *IEEE Trans. Nucl. Sci.*, vol. 54, no. 6, pp. 2156–2161, Dec. 2007.

- [19] L. W. Massengill, O. A. Amusan, S. Dasgupta, A. L. Sternberg, J. D. Black, A. F. Wituski, B. L. Bhuva, and M. L. Alles, "Soft-error charge-sharing mechanisms at sub-100 nm technology nodes," in *Proc. IEEE Int. Conf. Integr. Circuit Des. Technol.*, 2007, pp. 213–217.
- [20] J. Benedetto, C. Salomonson-Begay, and P. McGuirk, "Single event upset hardening limitations in deep sub-micron digital designs due to critical node crowding," presented at the HEART, Tampa, FL, 2005.



Oluwole A. Amusan (S'02) received the B.S. degree in electrical and electronics engineering from Alabama A&M University, Huntsville, in 2003, and the M.S. degree in electrical engineering from Vanderbilt University, Nashville, TN, in 2006, where he is currently working toward the Ph.D. degree in electrical engineering in the Department of Electrical Engineering and Computer Science.

His research interests include microelectronic circuit analysis and design, effects of radiation on integrated circuits, specifically designing for radiation

hardness, technology computer aided design modeling of ČMOS device, and modeling circuit-level soft errors.



**Lloyd W. Massengill** (S'80–M'87–SM'01–F'05) received the Ph.D. degree in solid state circuits from North Carolina State University, Raleigh, in 1987.

He is currently a Professor with the Department of Electrical Engineering and Computer Science, Vanderbilt University, Nashville, TN, where he teaches microelectronic circuit analysis and design, and studies the effects of radiation on the operation of integrated circuits, particularly the modeling of circuit-level soft errors. He also serves as the Director of Engineering for the Vanderbilt Institute for

Space and Defense Electronics, Nashville.

Prof. Massengill has been the Guest Editor of the IEEE TRANSACTIONS ON NUCLEAR SCIENCE, the General Chairman of the IEEE Nuclear and Space Radiation Effects Conference, and is the Associate Editor for the IEEE SENSORS JOURNAL.



**Mark P. Baze** received the B.S. degree in physics from Washington State University, Pullman, in 1975.

He has been with the Boeing Company, Seattle, WA, first as an Intern in 1974 and later on after graduation as a Full Time Employee with the Boeing's Physics Technology Group, Boeing Radiation Effects Laboratory. In 1987, he moved to the Boeing High Technology Center and later joined the Solid State Electronics Development Organization in 1991. His work at Boeing has included radiation shield design, hardness assurance testing, develop-

ment of laser simulation techniques for dose rate effects, total dose effects studies, single-event modeling for large-scale circuits, and single-event effect hardening. He currently works with the Boeing's Solid-State Electronics Development Organization, specializing in microelectronic radiation effect modeling, hardening, and test structure design.



Andrew L. Sternberg (M'00) received the B.S. degree in engineering science from David Lipscomb University, Nashville, TN, in 1999, and the M.S. and Ph.D. degrees from Vanderbilt University, Nashville, in 2003 and 2006, respectively.

Since March 2006, he has been with the Institute for Space and Defense Electronics, Vanderbilt University.



**Arthur F. Witulski** (S'79–M'89–SM'06) received the B.S., M.S., and Ph.D. degrees in electrical engineering from the University of Colorado, Boulder, in 1981, 1986, and 1988, respectively.

He has worked in the fields of power and analog electronics in industry with the Storage Technology Corporation, and in academia as an Assistant and Associate Professor with the University of Arizona, Tucson. He is a Research Associate Professor with Vanderbilt University, Nashville, TN, where he is currently a Senior Research Engineer with the Insti-

tute for Space and Defense Electronics. He has been a Principal Investigator or Co-P.I. on projects with many companies, including IBM, Sandia National Laboratory, Hughes, Raytheon, and Boeing, and has published many technical papers. His research interests include dc/dc converter analysis and design, including digital control of switching converters, structured approaches to analog circuit design, and single-event and total dose radiation effects in CMOS devices and circuits.



**Bharat L. Bhuva** (S'83–M'86–SM'02) received the B.S. degree in electrical engineering from Maharaja Sayajirao University of Baroda, Baroda, India, in 1982, and the M.S. and Ph.D. degrees in electrical engineering from North Carolina State University, Raleigh, in 1984 and 1987, respectively.

He is currently an Associate Professor of electrical engineering with the Department of Electrical Engineering and Computer Science, Vanderbilt University, Nashville, TN. His research interests include optical signal transmission using all Si processes,

biosensors, radiation effects on electronics, and cognitive science.



**Jeffrey D. Black** (M'99) received the B.S. degree in electrical engineering from the United States Air Force Academy, Colorado Springs, CO, in 1988, and the M.S. degree in electrical engineering from the University of New Mexico, Albuquerque, in 1991. He is currently working toward the Ph.D. degree at Vanderbilt University, Nashville, TN.

He is a Senior Research Engineer with the Institute for Space and Defense Electronics (ISDE), Vanderbilt University. His areas of specialty and interest are single-event effects and mitigation ap-

proaches. Prior to joining ISDE in 2004, he was with the Mission Research Corporation, Albuquerque, NM.

Mr. Black has just completed serving a three-year term as the Secretary of the Radiation Effects Steering Group for the IEEE Nuclear and Plasma Sciences Society.