# 2.5V/3.3V SiGe Selectable Differential Clock and Data D Flip-Flop/Clock Divider with Reset and OLS\*

The NBSG53A is a multi-function differential D flip-flop (DFF) or fixed divide by two (DIV/2) clock generator. This is a part of the GigaComm™ family of high performance Silicon Germanium products. A strappable control pin is provided to select between the two functions. The device is housed in a low profile 4x4 mm 16-pin Flip-Chip BGA (FCBGA) or a 3x3 mm 16 pin QFN package.

The NBSG53A is a device with data, clock, OLS\*, reset, and select inputs. Differential inputs incorporate internal 50  $\Omega$  termination resistors and accept NECL (Negative ECL), PECL (Positive ECL), LVCMOS/LVTTL, CML, or LVDS. The OLS\* input is used to program the peak–to–peak output amplitude between 0 and 800 mV in five discrete steps. The RESET and SELECT inputs are single–ended and can be driven with either LVECL or LVCMOS/LVTTL input levels.

Data is transferred to the outputs on the positive edge of the clock. The differential clock inputs of the NBSG53A allow the device to also be used as a negative edge triggered device.

#### **Features**

- Maximum Input Clock Frequency (DFF) > 8 GHz Typical (See Figures 4, 6, 8, 10, and 11)
- Maximum Input Clock Frequency (DIV/2) > 10 GHz Typical (See Figures 5, 7, 9, 10, and 11)
- 210 ps Typical Propagation Delay (OLS = FLOAT)
- 45 ps Typical Rise and Fall Times (OLS = FLOAT)
- DIV/2 Mode (Active with Select Low)
- DFF Mode (Active with Select High)
- Selectable Swing PECL Output with Operating Range:  $V_{CC} = 2.375 \text{ V}$  to 3.465 V with  $V_{EE} = 0 \text{ V}$
- Selectable Swing NECL Output with NECL Inputs with Operating Range:  $V_{CC} = 0$  V with  $V_{EE} = -2.375$  V to -3.465 V
- Selectable Output Level (0 V, 200 mV, 400 mV, 600 mV, or 800 mV Peak-to-Peak Output)
- 50  $\Omega$  Internal Input Termination Resistors on all Differential Inputs
- Pb-Free Packages are Available



# ON Semiconductor®

http://onsemi.com

## MARKING DIAGRAM\*



FCBGA-16 BA SUFFIX CASE 489





QFN-16 MN SUFFIX CASE 485G



A = Assembly Location

L = Wafer Lot Y = Year

W = Work Week
■ Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 16 of this data sheet.

<sup>\*</sup>Output Level Select



Figure 1. BGA-16 Pinout (Top View)



Figure 2. QFN-16 Pinout (Top View)

#### **Table 1. PIN DESCRIPTION**

| Р     | in   |                 |                                           |                                                                                                                                                                                                                                                                                                                                  |
|-------|------|-----------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BGA   | QFN  | Name            | I/O                                       | Description                                                                                                                                                                                                                                                                                                                      |
| C2    | 1    | VTCLK           | -                                         | Internal 50 $\Omega$ Termination Pin. See Table 4.                                                                                                                                                                                                                                                                               |
| C1    | 2    | CLK             | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Inverted Differential Input.                                                                                                                                                                                                                                                                                                     |
| B1    | 3    | CLK             | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Noninverted Differential Input.                                                                                                                                                                                                                                                                                                  |
| B2    | 4    | VTCLK           | -                                         | Internal 50 $\Omega$ Termination Pin. See Table 4.                                                                                                                                                                                                                                                                               |
| A1    | 5    | VTD             | -                                         | Internal 50 $\Omega$ termination pin. See Table 4.                                                                                                                                                                                                                                                                               |
| A2    | 6    | D               | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Inverted Differential Input.                                                                                                                                                                                                                                                                                                     |
| A3    | 7    | D               | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Noninverted Differential Input.                                                                                                                                                                                                                                                                                                  |
| A4    | 8    | VTD             | -                                         | Internal 50 $\Omega$ Termination Pin. See Table 4.                                                                                                                                                                                                                                                                               |
| D1,B3 | 9,16 | V <sub>CC</sub> | -                                         | Positive Supply Voltage                                                                                                                                                                                                                                                                                                          |
| B4    | 10   | Q               | RSECL Output                              | NonInverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to $V_{TT}$ = $V_{CC}$ – 2 V.                                                                                                                                                                                                                    |
| C4    | 11   | Q               | RSECL Output                              | Inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to $V_{TT}$ = $V_{CC}$ – 2 V.                                                                                                                                                                                                                       |
| C3    | 12   | V <sub>EE</sub> | -                                         | Negative Supply Voltage                                                                                                                                                                                                                                                                                                          |
| D4    | 13   | OLS*            | Input                                     | Input Pin for the Output Level Select (OLS). See Table 2.                                                                                                                                                                                                                                                                        |
| D3    | 14   | SEL             | LVECL, LVCMOS,<br>LVTTL Input             | Select Logic Input. Internal 75 k $\Omega$ to $V_{EE}$ .                                                                                                                                                                                                                                                                         |
| D2    | 15   | R               | LVECL, LVCMOS,<br>LVTTL Input             | Reset D Flip–Flop. Internal 75 k $\Omega$ to V <sub>EE</sub> .                                                                                                                                                                                                                                                                   |
| N/A   | -    | EP              |                                           | The Exposed Pad (EP) and the QFN-16 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat-sinking conduit. The pad is not electrically connected to the die but may be electrically and thermally connected to V <sub>EE</sub> on the PC board. |

All V<sub>CC</sub> and V<sub>EE</sub> pins must be externally connected to Power Supply to guarantee proper operation. The thermally exposed pad (EP) on package bottom (see case drawing) must be attached to a heat–sinking conduit.
 In the differential configuration when the input termination pins (VTD, VTD, VTCLK, VTCLK) are connected to a common termination voltage, and if no signal is applied then the device will be susceptible to self–oscillation.
 When an output level of 400 mV is desired and V<sub>CC</sub> - V<sub>EE</sub> > 3.0 V, 2KΩ resistor should be connected from OLS pin to V<sub>EE</sub>.



Figure 3. Simplified Logic Diagram

Table 2. OUTPUT LEVEL SELECT (OLS)

| OLS                      | Q/Q VPP | OLS Sensitivity |
|--------------------------|---------|-----------------|
| V <sub>CC</sub>          | 800 mV  | OLS – 75 mV     |
| V <sub>CC</sub> – 0.4 V  | 200 mV  | OLS ± 150 mV    |
| V <sub>CC</sub> – 0.8 V  | 600 mV  | OLS ± 100 mV    |
| V <sub>CC</sub> – 1.2 V  | 0       | OLS $\pm$ 75 mV |
| V <sub>EE</sub> (Note 4) | 400 mV  | OLS + 100 mV    |
| Float                    | 600 mV  | N/A             |

<sup>4.</sup> When an output level of 400 mV is desired and  $\rm V_{CC}$  –  $\rm V_{EE}$  > 3.0 V, 2.0 k $\Omega$  resistor should be connected from OLS to V<sub>EE</sub>.

**Table 3. TRUTH TABLE** 

| R | SEL | D | CLK | Q | Function |
|---|-----|---|-----|---|----------|
| Н | х   | х | х   | L | Reset    |
| L | Н   | L | Z   | L | DFF      |
| L | Н   | Н | Z   | Н | DFF      |
| L | L   | х | Z   | Q | DIV/2    |

Z = LOW to HIGH Transition

**Table 4. INTERFACING OPTIONS** 

| INTERFACING OPTIONS | CONNECTIONS                                                                                                                                                                                                                         |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CML                 | Connect VTCLK, VTD and VTCLK, VTD to V <sub>CC</sub>                                                                                                                                                                                |
| LVDS                | Connect VTCLK, VTD and VTCLK, VTD Together                                                                                                                                                                                          |
| AC-COUPLED          | Bias VTCLK, VTD and VTCLK, VTD Inputs within Common Mode Range (V <sub>IHCMR</sub> )                                                                                                                                                |
| RSECL, PECL, NECL   | Standard ECL Termination Techniques                                                                                                                                                                                                 |
| LVTTL, LVCMOS       | An External Voltage ( $V_{THR}$ ) should be Applied to the Unused Complementary Differential Input. Nominal $V_{THR}$ is 1.5 V for LVTTL and $V_{CC}/2$ for LVCMOS Inputs. This Voltage must be within the $V_{THR}$ Specification. |

**Table 5. ATTRIBUTES** 

| Characteristi                           | Value                        |                      |
|-----------------------------------------|------------------------------|----------------------|
| Positive Operating Voltage Range for    | 2.375 V to 3.465 V           |                      |
| Negative Operating Voltage Range for    | -2.375 V to -3.465 V         |                      |
| Internal Input Pulldown Resistor (R, SI | 75 kΩ                        |                      |
| ESD Protection                          | > 1.5 kV<br>> 50 V<br>> 4 kV |                      |
| Moisture Sensitivity (Note 5)           | FCBGA-16<br>16-QFN           | Level 3<br>Level 1   |
| Flammability Rating                     |                              | UL 94 V-0 @ 0.125 in |
| Oxygen Index                            |                              | 28 to 34             |
| Transistor Count                        |                              | 482                  |
| Meets or exceeds JEDEC Spec EIA/JI      | ESD78 IC Latchup Test        |                      |

<sup>5.</sup> For additional information, refer to Application Note AND8003/D.

#### **Table 6. MAXIMUM RATINGS**

| Symbol            | Parameter                                          | Condition 1                                                                                   | Condition 2                                | Rating                                    | Units                |
|-------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------|----------------------|
| V <sub>CC</sub>   | Positive Power Supply                              | V <sub>EE</sub> = 0 V                                                                         |                                            | 3.6                                       | V                    |
| V <sub>EE</sub>   | Negative Power Supply                              | V <sub>CC</sub> = 0 V                                                                         |                                            | -3.6                                      | V                    |
| VI                | Positive Input<br>Negative Input                   | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V                                                | $V_{I} \leq V_{CC}$<br>$V_{I} \geq V_{EE}$ | 3.6<br>-3.6                               | V<br>V               |
| V <sub>INPP</sub> | Differential Input Voltage $ D - \overline{D} $    | $\begin{array}{cc} V_{CC} - V_{EE} \geq & 2.8 \ V \\ V_{CC} - V_{EE} < & 2.8 \ V \end{array}$ |                                            | 2.8<br> V <sub>CC</sub> – V <sub>EE</sub> | V<br>V               |
| I <sub>IN</sub>   | Input Current Through $R_T$ (50 $\Omega$ Resistor) | Static<br>Surge                                                                               |                                            | 45<br>80                                  | mA<br>mA             |
| I <sub>OUT</sub>  | Output Current                                     | Continuous<br>Surge                                                                           |                                            | 25<br>50                                  | mA<br>mA             |
| T <sub>A</sub>    | Operating Temperature Range                        | FCBGA-16<br>QFN-16                                                                            |                                            | -40 to +70<br>-40 to +85                  | °C                   |
| T <sub>stg</sub>  | Storage Temperature Range                          |                                                                                               |                                            | -65 to +150                               | °C                   |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient) (Note 6)  | 0 Ifpm<br>500 Ifpm<br>0 Ifpm<br>500 Ifpm                                                      | FCBGA-16<br>FCBGA-16<br>QFN-16<br>QFN-16   | 108<br>86<br>41.6<br>35.2                 | °C/W<br>°C/W<br>°C/W |
| θJC               | Thermal Resistance (Junction-to-Case)              | 2S2P (Note 6)<br>2S2P (Note 7)                                                                | FCBGA-16<br>QFN-16                         | 5.0<br>4.0                                | °C/W<br>°C/W         |
| T <sub>sol</sub>  | Wave Solder Pb Pb-Free                             | < 3 sec @ 248°C<br>< 3 sec @ 260°C                                                            |                                            | 265<br>265                                | °C                   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

6. JEDEC standard 51–6, multilayer board – 2S2P (2 signal, 2 power).

7. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

Table 7. DC CHARACTERISTICS, INPUT WITH PECL OUTPUT  $V_{CC} = 2.5 \text{ V}$ ;  $V_{EE} = 0 \text{ V}$  (Note 8)

|                    |                                                                                                                                                                                         |                                    | -40°C                              |                                     |                                    | 25°C                               |                                     | 70°C(B                             | GA)/85°C                           | (QFN)**                             |      |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|-------------------------------------|------------------------------------|------------------------------------|-------------------------------------|------------------------------------|------------------------------------|-------------------------------------|------|
| Symbol             | Characteristic                                                                                                                                                                          | Min                                | Тур                                | Max                                 | Min                                | Тур                                | Max                                 | Min                                | Тур                                | Max                                 | Unit |
| I <sub>EE</sub>    | Negative Power Supply Current                                                                                                                                                           | 33                                 | 45                                 | 57                                  | 33                                 | 45                                 | 57                                  | 33                                 | 45                                 | 57                                  | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 9)                                                                                                                                                            | 1460                               | 1510                               | 1560                                | 1490                               | 1540                               | 1590                                | 1515                               | 1565                               | 1615                                | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 9) $ (OLS = V_{CC}) $ $ (OLS = V_{CC} - 0.4 \text{ V}) $ $ (OLS = V_{CC} - 0.8 \text{ V}, OLS = FLOAT) $ $ (OLS = V_{CC} - 1.2 \text{ V}) $ $ (OLS = V_{EE}) $ | 555<br>1235<br>775<br>1455<br>1005 | 705<br>1295<br>895<br>1505<br>1095 | 855<br>1385<br>1015<br>1585<br>1215 | 595<br>1270<br>810<br>1490<br>1040 | 745<br>1330<br>930<br>1540<br>1130 | 895<br>1420<br>1050<br>1620<br>1250 | 625<br>1295<br>840<br>1510<br>1065 | 775<br>1355<br>960<br>1560<br>1155 | 925<br>1445<br>1080<br>1640<br>1275 | mV   |
| V <sub>OUTPP</sub> | Output Voltage Amplitude $(OLS = V_{CC}) \\ (OLS = V_{CC} - 0.4 \text{ V}) \\ (OLS = V_{CC} - 0.8 \text{ V}, OLS = FLOAT) \\ (OLS = V_{CC} - 1.2 \text{ V}) \\ (OLS = V_{EE})$          | 670<br>125<br>510<br>0<br>325      | 800<br>215<br>615<br>5<br>415      |                                     | 660<br>120<br>505<br>0<br>320      | 795<br>210<br>610<br>0<br>410      |                                     | 655<br>120<br>500<br>0<br>320      | 790<br>210<br>605<br>5<br>410      |                                     | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)<br>(Notes 11 and 13) CLK, CLK, D, D                                                                                                                   | V <sub>EE</sub> +<br>1275          | V <sub>CC</sub> -<br>1000*         | V <sub>CC</sub>                     | V <sub>EE</sub> +<br>1275          | V <sub>CC</sub> - 1000*            | V <sub>CC</sub>                     | V <sub>EE</sub> +<br>1275          | V <sub>CC</sub> -<br>1000*         | V <sub>CC</sub>                     | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended) (Notes 12 and 13) CLK, CLK, D, D                                                                                                                       | V <sub>EE</sub>                    | V <sub>CC</sub> -<br>1400*         | V <sub>IH</sub> -<br>150            | V <sub>EE</sub>                    | V <sub>CC</sub> -<br>1400*         | V <sub>IH</sub> -<br>150            | V <sub>EE</sub>                    | V <sub>CC</sub> -<br>1400*         | V <sub>IH</sub> -<br>150            | mV   |
| V <sub>IH</sub>    | Input High Voltage (Single-Ended) R, SEL                                                                                                                                                | 1290                               |                                    | V <sub>CC</sub>                     | 1355                               |                                    | V <sub>CC</sub>                     | 1415                               |                                    | V <sub>CC</sub>                     | mV   |
| V <sub>IL</sub>    | Input Low Voltage (Single-Ended)<br>R, SEL                                                                                                                                              | V <sub>EE</sub>                    |                                    | 890                                 | V <sub>EE</sub>                    |                                    | 955                                 | V <sub>EE</sub>                    |                                    | 1015                                | mV   |
| V <sub>THR</sub>   | Input Threshold Voltage (Single-Ended) (Note 13)                                                                                                                                        | V <sub>EE</sub> +<br>1125          |                                    | V <sub>CC</sub> -<br>75             | V <sub>EE</sub> +<br>1125          |                                    | V <sub>CC</sub> -<br>75             | V <sub>EE</sub> +<br>1125          |                                    | V <sub>CC</sub> -<br>75             | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 10)                                                                                                       | 1.2                                |                                    | 2.5                                 | 1.2                                |                                    | 2.5                                 | 1.2                                |                                    | 2.5                                 | ٧    |
| R <sub>TIN</sub>   | Internal Input Termination Resistor                                                                                                                                                     | 45                                 | 50                                 | 55                                  | 45                                 | 50                                 | 55                                  | 45                                 | 50                                 | 55                                  | Ω    |
| I <sub>IH</sub>    | Input HIGH Current (@V <sub>IH</sub> ) R, SEL CLK, CLK, D, D                                                                                                                            |                                    | 35<br>5                            | 100<br>50                           |                                    | 35<br>5                            | 100<br>50                           |                                    | 35<br>5                            | 100<br>50                           | μΑ   |
| I <sub>IL</sub>    | Input LOW Current (@V <sub>IL</sub> ) R, SEL CLK, CLK, D, D                                                                                                                             |                                    | 20<br>5                            | 100<br>50                           |                                    | 20<br>5                            | 100<br>50                           |                                    | 20<br>5                            | 100<br>50                           | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

<sup>8.</sup> Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +0.125 V to -0.965 V.

<sup>9.</sup> All outputs loaded with 50  $\Omega$  to  $V_{CC}$  – 2.0 V.

 $<sup>10.</sup>V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ ,  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential

<sup>11.</sup> V<sub>IH</sub> cannot exceed V<sub>CC</sub>. |V<sub>IH</sub> − V<sub>THR</sub>| < 2600 mV.
12. V<sub>IL</sub> always ≥ V<sub>EE</sub>. |V<sub>IL</sub> − V<sub>THR</sub>| < 2600 mV.
13. V<sub>THR</sub> is the voltage applied to one input when running in single–ended mode.

<sup>\*</sup>Typicals used for testing purposes.

<sup>\*\*</sup>The device packaged in FCBGA-16 have maximum ambient temperature specification of 70°C and devices packaged in QFN-16 have maximum ambient temperature specification of 85°C.

Table 8. DC CHARACTERISTICS, INPUT WITH PECL OUTPUT V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0 V (Note 14)

|                    |                                                                                                                                                                                  |                                      | -40°C                                |                                      |                                      | 25°C                                 |                                      | 70°C(B                               | GA)/85°C                             | (QFN)***                             |      |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|------|
| Symbol             | Characteristic                                                                                                                                                                   | Min                                  | Тур                                  | Max                                  | Min                                  | Тур                                  | Max                                  | Min                                  | Тур                                  | Max                                  | Unit |
| I <sub>EE</sub>    | Negative Power Supply Current                                                                                                                                                    | 35                                   | 47                                   | 59                                   | 35                                   | 47                                   | 59                                   | 35                                   | 47                                   | 59                                   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 15)                                                                                                                                                    | 2260                                 | 2310                                 | 2360                                 | 2290                                 | 2340                                 | 2390                                 | 2315                                 | 2365                                 | 2415                                 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 15) $(OLS = V_{CC})$ $(OLS = V_{CC} - 0.4 \text{ V})$ $(OLS = V_{CC} - 0.8 \text{ V}, OLS = FLOAT)$ $(OLS = V_{CC} - 1.2 \text{ V})$ $**(OLS = V_{EE})$ | 1320<br>2030<br>1550<br>2260<br>1785 | 1470<br>2090<br>1670<br>2310<br>1875 | 1620<br>2180<br>1790<br>2390<br>1995 | 1360<br>2065<br>1585<br>2290<br>1820 | 1510<br>2125<br>1705<br>2340<br>1910 | 1660<br>2215<br>1825<br>2420<br>2030 | 1390<br>2090<br>1615<br>2315<br>1850 | 1540<br>2150<br>1735<br>2365<br>1940 | 1690<br>2240<br>1855<br>2445<br>2060 | mV   |
| V <sub>OUTPP</sub> | Output Amplitude Voltage $(OLS = V_{CC})$ $(OLS = V_{CC} - 0.4 \text{ V})$ $(OLS = V_{CC} - 0.8 \text{ V}, OLS = FLOAT)$ $(OLS = V_{CC} - 1.2 \text{ V})$ $**(OLS = V_{EE})$     | 705<br>130<br>535<br>0<br>345        | 815<br>220<br>640<br>0<br>435        |                                      | 695<br>125<br>530<br>0<br>340        | 805<br>215<br>635<br>0<br>430        |                                      | 690<br>125<br>525<br>0<br>335        | 800<br>215<br>630<br>0<br>425        |                                      | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended) (Notes 17 and 19) CLK, CLK, D, D                                                                                                               | V <sub>EE</sub> +<br>1275            | V <sub>CC</sub> - 1000*              | V <sub>CC</sub>                      | V <sub>EE</sub> +<br>1275            | V <sub>CC</sub> - 1000*              | V <sub>CC</sub>                      | V <sub>EE</sub> +<br>1275            | V <sub>CC</sub> - 1000*              | V <sub>CC</sub>                      | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended) (Notes 18 and 19) CLK, CLK, D, D                                                                                                                | V <sub>IH</sub> -<br>2600            | V <sub>CC</sub> -<br>1400*           | V <sub>IH</sub> -<br>150             | V <sub>IH</sub> -<br>2600            | V <sub>CC</sub> -<br>1400*           | V <sub>IH</sub> -<br>150             | V <sub>IH</sub> -<br>2600            | V <sub>CC</sub> -<br>1400*           | V <sub>IH</sub> -<br>150             | mV   |
| V <sub>IH</sub>    | Input High Voltage (Single-Ended)<br>R, SEL                                                                                                                                      | 2090                                 |                                      | V <sub>CC</sub>                      | 2155                                 |                                      | V <sub>CC</sub>                      | 2215                                 |                                      | V <sub>CC</sub>                      | mV   |
| V <sub>IL</sub>    | Input Low Voltage (Single-Ended) R, SEL                                                                                                                                          | V <sub>EE</sub>                      |                                      | 1690                                 | V <sub>EE</sub>                      |                                      | 1755                                 | V <sub>EE</sub>                      |                                      | 1815                                 | mV   |
| V <sub>THR</sub>   | Input Threshold Voltage<br>(Single-Ended) (Note 19)                                                                                                                              | V <sub>EE</sub> +<br>1125            |                                      | V <sub>CC</sub> -<br>75              | V <sub>EE</sub> +<br>1125            |                                      | V <sub>CC</sub> -<br>75              | V <sub>EE</sub> +<br>1125            |                                      | V <sub>CC</sub> -<br>75              | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 16)                                                                                                | 1.2                                  |                                      | 3.3                                  | 1.2                                  |                                      | 3.3                                  | 1.2                                  |                                      | 3.3                                  | V    |
| R <sub>TIN</sub>   | Internal Input Termination Resistor                                                                                                                                              | 45                                   | 50                                   | 55                                   | 45                                   | 50                                   | 55                                   | 45                                   | 50                                   | 55                                   | Ω    |
| I <sub>IH</sub>    | Input HIGH Current (@V <sub>IH</sub> ) R, SEL<br>CLK, CLK, D, D                                                                                                                  |                                      | 35<br>5                              | 100<br>50                            |                                      | 35<br>5                              | 100<br>50                            |                                      | 35<br>5                              | 100<br>50                            | μА   |
| I <sub>IL</sub>    | Input LOW Current (@V <sub>IL</sub> ) R, SEL CLK, CLK, D, D                                                                                                                      |                                      | 20<br>5                              | 100<br>50                            |                                      | 20<br>5                              | 100<br>50                            |                                      | 20<br>5                              | 100<br>50                            | μА   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

<sup>14.</sup> Input and output parameters vary 1:1 with V $_{CC}$ . V $_{EE}$  can vary +0.925 V to -0.165 V. 15. All outputs loaded with 50  $\Omega$  to V $_{CC}$  - 2.0 V.

<sup>16.</sup> V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

<sup>17.</sup>  $V_{IH}$  cannot exceed  $V_{CC}$ .  $|V_{IH} - V_{THR}| < 2600$  mV. 18.  $V_{IL}$  always  $\geq V_{EE}$ .  $|V_{IL} - V_{THR}| < 2600$  mV. 19.  $V_{THR}$  is the voltage applied to one input when running in single–ended mode.

<sup>\*</sup>Typicals used for testing purposes.

\*Typicals used for testing purposes.

\*\*When an output level of 400 mV is desired and  $V_{CC} - V_{EE} > 3.0 \text{ V}$ , a 2 k $\Omega$  resistor should be connected from OLS to  $V_{EE}$ .

\*\*\*The device packaged in FCBGA-16 have maximum ambient temperature specification of 70°C and devices packaged in QFN-16 have maximum ambient temperature specification of 85°C.

#### Table 9. DC CHARACTERISTICS, NECL INPUT WITH NECL OUTPUT

 $V_{CC} = 0 \text{ V}; V_{EE} = -3.465 \text{ V to } -2.375 \text{ V (Note 20)}$ 

|                    |                                                                                                                             |                                  | -40°C                           |                                 |                                  | 25°C                            |                                 | 70°C(B0                         | GA)/85°C                        | (QFN)***                 |      |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------|---------------------------------|----------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|--------------------------|------|
| Symbol             | Characteristic                                                                                                              | Min                              | Тур                             | Max                             | Min                              | Тур                             | Max                             | Min                             | Тур                             | Max                      | Unit |
| I <sub>EE</sub>    | Negative Power Supply Current                                                                                               | 35                               | 47                              | 59                              | 35                               | 47                              | 59                              | 35                              | 47                              | 59                       | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 21)                                                                                               | -1040                            | -990                            | -940                            | -1010                            | -960                            | -910                            | -985                            | -935                            | -885                     | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 21)<br>-3.465 V $\leq$ V <sub>EE</sub> $\leq$ -3.0 V                                               |                                  |                                 |                                 |                                  |                                 |                                 |                                 |                                 |                          | mV   |
|                    | $(OLS = V_{CC})$<br>$(OLS = V_{CC} - 0.4 V)$<br>$(OLS = V_{CC} - 0.8 V, OLS = FLOAT)$                                       | -1980<br>-1270<br>-1750          | -1830<br>-1210<br>-1630         | -1680<br>-1120<br>-1510         | -1940<br>-1235<br>-1715          | -1790<br>-1175<br>-1595         | -1640<br>-1085<br>-1475         | -1910<br>-1210<br>-1685         | -1760<br>-1150<br>-1565         | -1610<br>-1060<br>-1445  |      |
|                    | $(OLS = V_{CC} - 1.2 V)$<br>**(OLS = V <sub>EE</sub> )                                                                      | -1040<br>-1515                   | -990<br>-1425                   | -910<br>-1305                   | -1010<br>-1480                   | -960<br>-1390                   | -880<br>-1270                   | -985<br>-1450                   | -935<br>-1360                   | -855<br>-1240            |      |
|                    | $-3.0 \text{ V} < \text{V}_{\text{EE}} \le -2.375 \text{ V}$<br>(OLS = V <sub>CC</sub> )<br>(OLS = V <sub>CC</sub> - 0.4 V) | -1945<br>-1265                   | -1795<br>-1205                  | -1645<br>-1115                  | -1905<br>-1230                   | -1755<br>-1170                  | -1605<br>-1080                  | -1875<br>-1205                  | -1725<br>-1145                  | -1575<br>-1055           |      |
|                    | $(OLS = V_{CC} - 0.4 V)$<br>$(OLS = V_{CC} - 0.8 V, OLS = FLOAT)$<br>$(OLS = V_{CC} - 1.2 V)$<br>$(OLS = V_{EE})$           | -1205<br>-1725<br>-1045<br>-1495 | -1205<br>-1605<br>-995<br>-1405 | -1115<br>-1485<br>-915<br>-1285 | -1230<br>-1690<br>-1010<br>-1460 | -1170<br>-1570<br>-960<br>-1370 | -1080<br>-1450<br>-880<br>-1250 | -1203<br>-1660<br>-990<br>-1435 | -1145<br>-1540<br>-940<br>-1345 | -1420<br>-860<br>-1225   |      |
| V <sub>OUTPP</sub> | Output Voltage Amplitude<br>-3.465 V ≤ V <sub>EE</sub> ≤ -3.0 V                                                             |                                  |                                 |                                 |                                  |                                 |                                 |                                 |                                 |                          | mV   |
|                    | $(OLS = V_{CC})$<br>$(OLS = V_{CC} - 0.4 V)$<br>$(OLS = V_{CC} - 0.8 V)$                                                    | 705<br>130<br>535                | 815<br>220<br>640               |                                 | 695<br>125<br>530                | 805<br>215<br>635               |                                 | 690<br>125<br>525               | 800<br>215<br>630               |                          |      |
|                    | OLS = FLOAT) (OLS = $V_{CC} - 1.2 \text{ V}$ )                                                                              | 0                                | 0                               |                                 | 0                                | 0                               |                                 | 0                               | 0                               |                          |      |
|                    | **(OLS = $V_{EE}$ )<br>-3.0 V < $V_{EE} \le -2.375$ V<br>(OLS = $V_{CC}$ )                                                  | 345<br>670                       | 435<br>800                      |                                 | 340<br>660                       | 430<br>795                      |                                 | 335<br>655                      | 425<br>790                      |                          |      |
|                    | $(OLS = V_{CC} - 0.4 V)$<br>$(OLS = V_{CC} - 0.8 V)$<br>OLS = FLOAT)                                                        | 125<br>510                       | 215<br>615                      |                                 | 120<br>505                       | 210<br>610                      |                                 | 120<br>500                      | 210<br>605                      |                          |      |
|                    | $(OLS = V_{CC} - 1.2 V)$<br>$(OLS = V_{EE})$                                                                                | 0<br>325                         | 5<br>415                        |                                 | 0<br>320                         | 0<br>410                        |                                 | 0<br>320                        | 5<br>410                        |                          |      |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended) (Notes 23 and 25) CLK, CLK, D, D                                                          | V <sub>EE</sub> +<br>1275        | V <sub>CC</sub> -<br>1000*      | V <sub>CC</sub>                 | V <sub>EE</sub> +<br>1275        | V <sub>CC</sub> - 1000*         | V <sub>CC</sub>                 | V <sub>EE</sub> +<br>1275       | V <sub>CC</sub> - 1000*         | V <sub>CC</sub>          | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended) (Notes 24 and 25) CLK, $\overline{\text{CLK}}$ , D, $\overline{\text{D}}$                  | V <sub>IH</sub> -<br>2600        | V <sub>CC</sub> -<br>1400*      | V <sub>IH</sub> -<br>150        | V <sub>IH</sub> -<br>2600        | V <sub>CC</sub> -<br>1400*      | V <sub>IH</sub> -<br>150        | V <sub>IH</sub> -<br>2600       | V <sub>CC</sub> -<br>1400*      | V <sub>IH</sub> -<br>150 | mV   |
| V <sub>IH</sub>    | Input High Voltage<br>(Single–Ended)                                                                                        | -1210                            |                                 | V <sub>CC</sub>                 | -1145                            |                                 | V <sub>CC</sub>                 | -1085                           |                                 | V <sub>CC</sub>          | mV   |
| V <sub>IL</sub>    | Input Low Voltage (Single-Ended) R, SEL                                                                                     | V <sub>EE</sub>                  |                                 | -1610                           | V <sub>EE</sub>                  |                                 | -1545                           | V <sub>EE</sub>                 |                                 | -1485                    | mV   |
| V <sub>THR</sub>   | Input Threshold Voltage<br>(Single-Ended) (Note 25)                                                                         | V <sub>EE</sub> +<br>1125        |                                 | V <sub>CC</sub> -<br>75         | V <sub>EE</sub> +<br>1125        |                                 | V <sub>CC</sub> -<br>75         | V <sub>EE</sub> +<br>1125       |                                 | V <sub>CC</sub> -<br>75  | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

<sup>20.</sup> Input and output parameters vary 1:1 with  $\ensuremath{V_{CC}}$ 

<sup>21.</sup> All outputs loaded with 50  $\Omega$  to  $V_{CC}$  – 2.0 V.

 $<sup>22.</sup> V_{IHCMR} \text{ min varies 1:1 with } V_{EE}, V_{IHCMR} \text{ max varies 1:1 with } V_{CC}. \text{ The } V_{IHCMR} \text{ range is referenced to the most positive side of the differential } V_{CC} \text{ and } V_{CC} \text{ and } V_{CC} \text{ are the positive side of the differential } V_{CC} \text{ and } V_{CC} \text{ are the positive side of the differential } V_{CC} \text{ are the positive side of the differential } V_{CC} \text{ are the positive side of the differential } V_{CC} \text{ are the positive side of the differential } V_{CC} \text{ are the positive side of the differential } V_{CC} \text{ are the positive side of the differential } V_{CC} \text{ are the positive side } V_{CC} \text{$ 

<sup>23.</sup> V<sub>IH</sub> cannot exceed V<sub>CC</sub>.  $|V_{IH} - V_{THR}| < 2600$  mV. 24. V<sub>IL</sub> always  $\geq V_{EE}$ .  $|V_{IL} - V_{THR}| < 2600$  mV. 25. V<sub>THR</sub> is the voltage applied to one input when running in single–ended mode.

<sup>\*</sup>Typicals used for testing purposes.

<sup>\*\*</sup>When an output level of 400 mV is desired and  $V_{CC}$  –  $V_{EE}$  > 3.0 V, a 2 k $\Omega$  resistor should be connected from OLS to  $V_{EE}$ .
\*\*\*The device packaged in FCBGA–16 have maximum ambient temperature specification of 70°C and devices packaged in QFN–16 have maximum ambient temperature specification of 85°C.

#### Table 9. DC CHARACTERISTICS, NECL INPUT WITH NECL OUTPUT

 $V_{CC} = 0 \text{ V}; V_{EE} = -3.465 \text{ V to } -2.375 \text{ V (Note 20)}$  (continued)

|                    |                                                                                                                                                                                                                                                                                                                                                                                                                            |                 | -40°C                           |                   |                        | 25°C 7                          |                   |                        | GA)/85°C                        | (QFN)***          |      |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------|-------------------|------------------------|---------------------------------|-------------------|------------------------|---------------------------------|-------------------|------|
| Symbol             | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                             | Min             | Тур                             | Max               | Min                    | Тур                             | Max               | Min                    | Тур                             | Max               | Unit |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common<br>Mode Range<br>(Differential Configuration)<br>(Note 22)                                                                                                                                                                                                                                                                                                                                       | V <sub>EE</sub> | + 1.2                           | 0.0               | V <sub>EE</sub>        | + 1.2                           | 0.0               | V <sub>EE</sub>        | + 1.2                           | 0.0               | ٧    |
| R <sub>TIN</sub>   | Internal Input Termination Resistor                                                                                                                                                                                                                                                                                                                                                                                        | 45              | 50                              | 55                | 45                     | 50                              | 55                | 45                     | 50                              | 55                | Ω    |
| I <sub>IH</sub>    | Input HIGH Current (@V <sub>IH</sub> )<br>R, SEL<br>CLK, CLK, D, D                                                                                                                                                                                                                                                                                                                                                         |                 | 35<br>5                         | 100<br>50         |                        | 35<br>5                         | 100<br>50         |                        | 35<br>5                         | 100<br>50         | μΑ   |
| I <sub>IL</sub>    | Input LOW Current (@V <sub>IL</sub> ) R, SEL CLK, CLK, D, D                                                                                                                                                                                                                                                                                                                                                                |                 | 20<br>5                         | 100<br>50         |                        | 20<br>5                         | 100<br>50         |                        | 20<br>5                         | 100<br>50         | μΑ   |
| lols               | $\begin{array}{c} \text{OLS Input Current} \\ \text{(See Figure 12)} \\ & \text{(OLS = $V_{CC}$)} \\ \text{(OLS = $V_{CC}$ - 0.4 V)} \\ \text{(OLS = $V_{CC}$ - 0.8 V,} \\ \text{OLS = FLOAT)} \\ \text{(OLS = $V_{CC}$ - 1.2 V)} \\ -3.465 \text{ V} \leq \text{V}_{EE} \leq -3.0 \text{ V} \\ & \text{*(OLS = $V_{EE}$)} \\ -3.0 \text{ V} < \text{V}_{EE} \leq -2.375 \text{ V} \\ \text{(OLS = $V_{EE}$)} \end{array}$ |                 | 300<br>100<br>5<br>-100<br>-600 | 900<br>300<br>100 | -300<br>-1500<br>-1000 | 300<br>100<br>5<br>-100<br>-600 | 900<br>300<br>100 | -300<br>-1500<br>-1000 | 300<br>100<br>5<br>-100<br>-600 | 900<br>300<br>100 | Ац   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

<sup>20.</sup> Input and output parameters vary 1:1 with V<sub>CC</sub>.

<sup>21.</sup> All outputs loaded with 50  $\Omega$  to  $V_{CC}$  – 2.0 V.

<sup>22.</sup> V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential

<sup>23.</sup> V<sub>IH</sub> cannot exceed V<sub>CC</sub>.  $|V_{IH} - V_{THR}| < 2600 \text{ mV}$ . 24. V<sub>IL</sub> always  $\geq V_{EE}$ .  $|V_{IL} - V_{THR}| < 2600 \text{ mV}$ . 25. V<sub>THR</sub> is the voltage applied to one input when running in single–ended mode.

<sup>\*</sup>Typicals used for testing purposes.

<sup>\*\*</sup>When an output level of 400 mV is desired and  $V_{CC} - V_{EE} > 3.0 \text{ V}$ , a 2 k $\Omega$  resistor should be connected from OLS to  $V_{EE}$ .
\*\*\*The device packaged in FCBGA-16 have maximum ambient temperature specification of 70°C and devices packaged in QFN-16 have maximum ambient temperature specification of 85°C.

#### Table 10. AC CHARACTERISTICS for FCBGA-16

 $V_{CC}$  = 0 V;  $V_{EE}$  = -3.465 V to -2.375 V or  $V_{CC}$  = 2.375 V to 3.465 V;  $V_{EE}$  = 0 V

|                                        |                                                                                                                                                                                                                                                                                                                   |                                                      | -40°C                                                |                                                      |                                                      | 25°C                                                 |                                                      |                                                      | 70°C                                                 |                                                      |      |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------|
| Symbol                                 | Characteristic                                                                                                                                                                                                                                                                                                    | Min                                                  | Тур                                                  | Max                                                  | Min                                                  | Тур                                                  | Max                                                  | Min                                                  | Тур                                                  | Max                                                  | Unit |
| f <sub>max</sub>                       | Maximum Frequency (See Figures 4, 6, 8, 10, and 11) (See Figures 5, 7, 9, 10, and 11) (Note 26)  DIV/2                                                                                                                                                                                                            |                                                      | 8<br>10                                              |                                                      |                                                      | 8<br>10                                              |                                                      |                                                      | 8<br>10                                              |                                                      | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output Differential CLK $\rightarrow$ Q, $\overline{Q}$ (OLS = V <sub>CC</sub> ) (OLS = V <sub>CC</sub> - 0.4 V) (OLS = V <sub>CC</sub> - 0.8 V, OLS = FLOAT) **(OLS = V <sub>EE</sub> )                                                                                                     | 160<br>150<br>155<br>155                             | 210<br>200<br>205<br>205                             | 260<br>250<br>255<br>255                             | 160<br>155<br>160<br>160                             | 215<br>205<br>210<br>210                             | 270<br>255<br>260<br>260                             | 165<br>160<br>160<br>160                             | 220<br>210<br>215<br>215                             | 275<br>260<br>270<br>270                             | ps   |
|                                        | $\begin{array}{c} \text{SEL}{\rightarrow}\text{Q},  \overline{\text{Q}}\\ \text{(OLS} = \text{V}_{\text{CC}})\\ \text{(OLS} = \text{V}_{\text{CC}} - 0.4  \text{V})\\ \text{(OLS} = \text{V}_{\text{CC}} - 0.8  \text{V},  \text{OLS} = \text{FLOAT})\\ \text{**}(\text{OLS} = \text{V}_{\text{EE}}) \end{array}$ | 165<br>160<br>160<br>160                             | 220<br>210<br>215<br>210                             | 275<br>260<br>270<br>260                             | 170<br>160<br>165<br>160                             | 225<br>210<br>220<br>215                             | 280<br>260<br>275<br>270                             | 170<br>160<br>165<br>165                             | 225<br>210<br>220<br>220                             | 280<br>260<br>275<br>275                             |      |
|                                        | $\begin{array}{c} R{\rightarrow}Q,\overline{Q}\\ (OLS=V_{CC})\;DIV/2\\ (OLS=V_{CC})\;DFF\\ (OLS=V_{CC}-0.4\;V)\;DIV/2\\ (OLS=V_{CC}-0.4\;V)\;DFF\\ (OLS=V_{CC}-0.8\;V,\;OLS=FLOAT)\;DIV/2\\ (OLS=V_{CC}-0.8\;V,\;OLS=FLOAT)\;DFF\\ **(OLS=V_{EE})\;DIV/2\\ **(OLS=V_{EE})\;DFF\\ \end{array}$                     | 220<br>200<br>215<br>195<br>220<br>200<br>215<br>195 | 295<br>270<br>285<br>260<br>290<br>265<br>285<br>260 | 370<br>340<br>355<br>325<br>360<br>330<br>355<br>325 | 225<br>205<br>220<br>200<br>220<br>200<br>220<br>200 | 300<br>275<br>290<br>265<br>295<br>270<br>290<br>265 | 375<br>345<br>360<br>330<br>370<br>340<br>360<br>330 | 225<br>205<br>220<br>200<br>220<br>200<br>220<br>200 | 300<br>275<br>290<br>265<br>295<br>270<br>290<br>265 | 375<br>345<br>360<br>330<br>370<br>340<br>360<br>330 |      |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Notes 27 and 29) DFF                                                                                                                                                                                                                                                                             |                                                      | 5                                                    | 20                                                   |                                                      | 5                                                    | 20                                                   |                                                      | 5                                                    | 20                                                   | ps   |
| <sup>t</sup> JITTER                    | RMS Random Clock Jitter $f_{in} \leq 8 \text{ GHz}$ (See Figures 4 and 6) (Note 26) $Peak-to-Peak \text{ Data Dependent Jitter}$ $f_{in} = 8 \text{ Gb/s}$                                                                                                                                                        |                                                      | 0.5                                                  | 1.5                                                  |                                                      | 0.5                                                  | 1.5                                                  |                                                      | 0.5                                                  | 1.5                                                  | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity<br>(Differential Configuration) (Note 28)                                                                                                                                                                                                                                         | 75                                                   |                                                      | 2600                                                 | 75                                                   |                                                      | 2600                                                 | 75                                                   |                                                      | 2600                                                 | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times (20% – 80%) @ 1 GHz $Q, \overline{Q} \\ (OLS = V_{CC}) \\ (OLS = V_{CC} - 0.4 \text{ V}) \\ (OLS = V_{CC} - 0.8 \text{ V}, OLS = FLOAT) \\ **(OLS = V_{EE})$                                                                                                                               | 30<br>20<br>25<br>25                                 | 50<br>40<br>45<br>45                                 | 65<br>60<br>65<br>65                                 | 30<br>20<br>25<br>25                                 | 50<br>40<br>45<br>45                                 | 65<br>60<br>65<br>65                                 | 30<br>20<br>25<br>25                                 | 50<br>40<br>45<br>45                                 | 65<br>60<br>65<br>65                                 | ps   |
| t <sub>s</sub>                         | Setup Time D→CLK                                                                                                                                                                                                                                                                                                  | 30                                                   | 14                                                   |                                                      | 30                                                   | 10                                                   |                                                      | 30                                                   | 13                                                   |                                                      | ps   |
| t <sub>h</sub>                         | Hold Time D→CLK                                                                                                                                                                                                                                                                                                   | 25                                                   | 12                                                   |                                                      | 25                                                   | 7                                                    |                                                      | 25                                                   | 9                                                    |                                                      | ps   |
| t <sub>rr</sub>                        | Reset Recovery DFF, DIV/2                                                                                                                                                                                                                                                                                         | 40                                                   | 9                                                    |                                                      | 40                                                   | 12                                                   |                                                      | 40                                                   | 10                                                   |                                                      | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

<sup>26.</sup> Measured using a 500 mV source, 50% duty cycle clock source. Repetitive 1010 input data pattern. All outputs loaded with 50  $\Omega$  to V<sub>CC</sub> - 2.0 V. Input edge rates is 40 ps (20% – 80%).
27. See Figure 14. t<sub>SKEW</sub> = |t<sub>PLH</sub> - t<sub>PHL</sub>| for a nominal 50% differential clock input waveform.
28. V<sub>INPP</sub> (MAX) cannot exceed V<sub>CC</sub> - V<sub>EE</sub> (Applicable only when V<sub>CC</sub> - V<sub>EE</sub> < 2600 mV).</li>
29. See Figure 10. Duty Cycle % vs. Frequency.
\*\*When an output level of 400 mV is desired and V<sub>CC</sub> - V<sub>EE</sub> > 3.0 V, a 2 kΩ resistor should be connected from OLS to V<sub>EE</sub>.

#### Table 11. AC CHARACTERISTICS for QFN-16

 $V_{CC} = 0 \text{ V}$ ;  $V_{FF} = -3.465 \text{ V}$  to -2.375 V or  $V_{CC} = 2.375 \text{ V}$  to 3.465 V;  $V_{FF} = 0 \text{ V}$ 

|                                        |                                                                                                                                                                                      |                          | -40°C                    |                          |                          | 25°C                     |                          |                          |                          |                          |      |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|------|
| Symbol                                 | Characteristic                                                                                                                                                                       | Min                      | Тур                      | Max                      | Min                      | Тур                      | Max                      | Min                      | Тур                      | Max                      | Unit |
| f <sub>max</sub>                       | Maximum Frequency (See Figures 4, 6, 8, 10, and 11) (See Figures 5, 7, 9, 10, and 11) (Note 30)  DIV/2                                                                               |                          | 8<br>10                  |                          |                          | 8<br>10                  |                          |                          | 8                        |                          | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output Differential (Note 34) CLK $\rightarrow$ Q, $\overline{Q}$ SEL $\rightarrow$ Q, $\overline{Q}$ R $\rightarrow$ Q, $\overline{Q}$ D <sub>IN</sub> /2 DFF  | 150<br>160<br>215<br>195 | 215<br>190<br>280<br>270 | 285<br>280<br>375<br>345 | 150<br>160<br>215<br>195 | 215<br>190<br>280<br>270 | 285<br>280<br>375<br>345 | 150<br>160<br>215<br>195 | 215<br>190<br>280<br>270 | 285<br>280<br>375<br>345 | ps   |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Notes 31 and 33) DFF                                                                                                                                                |                          | 5                        | 20                       |                          | 5                        | 20                       |                          | 5                        | 20                       | ps   |
| UITTER                                 | RMS Random Clock Jitter $f_{in} \leq 8 \text{ GHz}$ (See Figures 4 and 6) (Note 30) $Peak-to-Peak \text{ Data Dependent Jitter}$                                                     |                          | 0.5                      | 1                        |                          | 0.5                      | 1                        |                          | 0.5                      | 1                        | ps   |
|                                        | f <sub>in</sub> = 8 Gb/s                                                                                                                                                             |                          | TBD                      |                          |                          | TBD                      |                          |                          | TBD                      |                          |      |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity (Differential Configuration) (Note 32)                                                                                                               | 75                       |                          | 2600                     | 75                       |                          | 2600                     | 75                       |                          | 2600                     | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times (20% – 80%) @ 1 GHz $Q, \overline{Q} \\ (OLS = V_{CC}) \\ (OLS = V_{CC} - 0.4 \text{ V}) \\ (OLS = V_{CC} - 0.8 \text{ V}, OLS = FLOAT) \\ ***(OLS = V_{EE})$ | 28<br>15<br>25<br>20     | 40<br>40<br>35<br>35     | 65<br>65<br>65<br>65     | 28<br>15<br>25<br>20     | 40<br>40<br>35<br>35     | 65<br>65<br>65<br>65     | 28<br>15<br>25<br>20     | 40<br>40<br>35<br>35     | 65<br>65<br>65<br>65     | ps   |
| t <sub>s</sub>                         | Setup Time D→CLK                                                                                                                                                                     | 30                       | 14                       |                          | 30                       | 10                       |                          | 30                       | 13                       |                          | ps   |
| t <sub>h</sub>                         | Hold Time D→CLK                                                                                                                                                                      | 25                       | 12                       |                          | 25                       | 7                        |                          | 25                       | 0                        |                          | ps   |
| t <sub>rr</sub>                        | Reset Recovery DFF, DIV/2                                                                                                                                                            | 40                       | 9                        |                          | 40                       | 12                       |                          | 40                       | 10                       |                          | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

<sup>30.</sup> Measured using a 500 mV source, 50% duty cycle clock source. Repetitive 1010 input data pattern. All outputs loaded with 50  $\Omega$  to V<sub>CC</sub> - 2.0 V. Input edge rates is 40 ps (20% - 80%).

<sup>31.</sup> See Figure 14.  $t_{SKEW} = |t_{PLH} - t_{PHL}|$  for a nominal 50% differential clock input waveform. 32.  $V_{INPP}$  (MAX) cannot exceed  $V_{CC} - V_{EE}$  (Applicable only when  $V_{CC} - V_{EE} < 2600$  mV). 33. See Figure 10. Duty Cycle % vs. Frequency.

<sup>34.</sup> For all OLS Configuration.

<sup>\*\*</sup>When an output level of 400 mV is desired and  $V_{CC}$  –  $V_{EE}$  > 3.0 V, a 2 k $\Omega$  resistor should be connected from OLS to  $V_{EE}$ .

<sup>\*\*\*</sup>The device packaged in FCBGA-16 have maximum ambient temperature specification of 70°C and devices packaged in QFN-16 have maximum ambient temperature specification of 85°C.



 $\label{eq:continuous} Figure~4.~Output~Voltage~Amplitude~(V_{OUTPP})~/~RMS~Jitter~vs.\\ Input~Frequency~(f_{in})~for~DFF~Mode~(V_{CC}-V_{EE}=3.3~V~@~25^{\circ}C;~Repetitive~1010~Input~Data~Pattern)$ 



Figure 5. Output Voltage Amplitude (V<sub>OUTPP</sub>) / RMS Jitter vs. Input Frequency ( $f_{in}$ ) for DIV/2 Mode (V<sub>CC</sub> – V<sub>EE</sub> = 3.3 V @ 25°C)

<sup>\*</sup>When an output level of 400 mV is desired and  $V_{CC}$  –  $V_{EE}$  > 3.0 V, a 2 k $\Omega$  resistor should be connected from OLS to  $V_{EE}$ .



Figure 6. Output Voltage Amplitude ( $V_{OUTPP}$ ) / RMS Jitter vs. Input Frequency ( $f_{in}$ ) for DFF Mode ( $V_{CC}$  –  $V_{EE}$  = 2.5 V @ 25°C; Repetitive 1010 Input Data Pattern)



Figure 7. Output Voltage Amplitude ( $V_{OUTPP}$ ) / RMS Jitter vs. Input Frequency ( $f_{in}$ ) for DIV/2 Mode ( $V_{CC}$  –  $V_{EE}$  = 2.5 V @ 25°C)

\*When an output level of 400 mV is desired and  $V_{CC}$  –  $V_{EE}$  > 3.0 V, a 2 k $\Omega$  resistor should be connected from OLS to  $V_{EE}$ .



Figure 8.  $V_{OH}/V_{OL}$  (Q/Q) vs. Input Frequency (f<sub>in</sub>) for DFF Mode ( $V_{CC}-V_{EE}=3.3~V~@~25^{\circ}C$  and OLS =  $V_{CC}-0.8~V$ , OLS = FLOAT)



Figure 9.  $V_{OH}/V_{OL}$  (Q/Q) vs. Input Frequency (f<sub>in</sub>) for DIV/2 Mode ( $V_{CC}-V_{EE}=3.3~V~@~25^{\circ}C$  and OLS =  $V_{CC}-0.8~V$ , OLS = FLOAT)



Figure 10. Duty Cycle % vs. Input Frequency (f<sub>in</sub>) ( $V_{CC}$  –  $V_{EE}$  = 3.3 V @ 25°C)



Figure 11. Duty Cycle % vs. Input Frequency ( $f_{in}$ ) ( $V_{CC}$  –  $V_{EE}$  = 2.5 V @ 70°C)



Figure 12. Typical OLS Input Current vs. OLS Input Voltage ( $V_{CC}$  –  $V_{EE}$  = 3.3 V @ 25°C)



Figure 13. OLS Operating Area



Figure 14. AC Reference Measurement



Figure 15. Typical Termination for Output Driver and Device Evaluation (Refer to Application Note AND8020/D – Termination of ECL Logic Devices)

#### **ORDERING INFORMATION**

| Device        | Package Type                | Shipping <sup>†</sup>                            |
|---------------|-----------------------------|--------------------------------------------------|
| NBSG53ABAHTBG | FCBGA-16<br>(Pb-Free)       | 100 / Tape & Reel                                |
| NBSG53ABA     | FCBGA-16, 4x4 mm            | 100 Units / Tray (Contact Sales Representative)  |
| NBSG53ABAR2   | FCBGA-16, 4x4 mm            | 100 / Tape & Reel (Contact Sales Representative) |
| NBSG53AMN     | QFN-16, 3x3 mm              | 123 Units / Rail                                 |
| NBSG53AMNG    | QFN-16, 3x3 mm<br>(Pb-Free) | 123 Units / Rail                                 |
| NBSG53AMNR2   | QFN-16, 3x3 mm              | 3000 / Tape & Reel                               |
| NBSG53AMNR2G  | QFN-16, 3x3 mm<br>(Pb-Free) | 3000 / Tape & Reel                               |
| NBSG53AMNHTBG | QFN-16<br>(Pb-Free)         | 100 / Tape & Reel                                |

| Board        | Description                |
|--------------|----------------------------|
| NBSG53ABAEVB | NBSG53ABA Evaluation Board |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# **PACKAGE DIMENSIONS**

#### FCBGA-16 **BA SUFFIX**

PLASTIC 4 X 4 (mm) BGA FLIP CHIP PACKAGE CASE 489-01 ISSUE O



- NOTES:
  1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
  3. DIMENSION b IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO DATUM PLANE Z.
  4. DATUM Z (SEATING PLANE) IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.
  5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 1.40 MAX    |      |  |
| A1  | 0.25        | 0.35 |  |
| A2  | 1.20 REF    |      |  |
| b   | 0.30        | 0.50 |  |
| D   | 4.00 BSC    |      |  |
| Е   | 4.00 BSC    |      |  |
| е   | 1.00 BSC    |      |  |
| S   | 0.50 BSC    |      |  |

#### PACKAGE DIMENSIONS

#### 16 PIN QFN CASE 485G-01 **ISSUE C**



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL
- COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

  L<sub>max</sub> CONDITION CAN NOT VIOLATE 0.2 MM MINIMUM SPACING BETWEEN LEAD TIP AND FLAG

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 0.80        | 1.00 |  |
| A1  | 0.00        | 0.05 |  |
| А3  | 0.20 REF    |      |  |
| b   | 0.18        | 0.30 |  |
| D   | 3.00 BSC    |      |  |
| D2  | 1.65        | 1.85 |  |
| E   | 3.00 BSC    |      |  |
| E2  | 1.65        | 1.85 |  |
| е   | 0.50 BSC    |      |  |
| K   | 0.18 TYP    |      |  |
| L   | 0.30        | 0.50 |  |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

GigaComm is a trademark of Semiconductor Components Industries, LLC.

16

16X b

0.10 С A B

0.05 С NOTE 3 13

**BOTTOM VIEW** 

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative