

# MIXED SIGNAL MICROCONTROLLER

#### **FEATURES**

- Low Supply Voltage Range: 1.8 V to 3.6 V
- Ultra-Low Power Consumption
  - Active Mode: 270 µA at 1 MHz, 2.2 V
  - Standby Mode: 0.7 µA
  - Off Mode (RAM Retention): 0.1 μA
- Ultra-Fast Wake-Up From Standby Mode in Less Than 1 µs
- 16-Bit RISC Architecture, 62.5-ns Instruction Cycle Time
- Basic Clock Module Configurations
  - Internal Frequencies up to 16 MHz With Four Calibrated Frequencies to ±1%
  - Internal Very-Low-Power Low-Frequency Oscillator
  - 32-kHz Crystal
  - High-Frequency (HF) Crystal up to 16 MHz
  - Resonator
  - External Digital Clock Source
  - External Resistor
- 16-Bit Timer\_A With Three Capture/Compare Registers
- 16-Bit Timer\_B With Three Capture/Compare Registers
- Universal Serial Communication Interface
  - Enhanced UART Supporting Auto-Baudrate Detection (LIN)
  - IrDA Encoder and Decoder
  - Synchronous SPI
  - I2C™
- 10-Bit 200-ksps Analog-to-Digital (A/D)
   Converter With Internal Reference,
   Sample-and-Hold, Autoscan, and Data Transfer Controller

- Two Configurable Operational Amplifiers (MSP430F22x4 Only)
- Brownout Detector
- Serial Onboard Programming, No External Programming Voltage Needed, Programmable Code Protection by Security Fuse
- Bootstrap Loader
- On-Chip Emulation Module
- Family Members Include:
  - MSP430F2232
    - 8KB + 256B Flash Memory
    - 512B RAM
  - MSP430F2252
    - 16KB + 256B Flash Memory
    - 512B RAM
  - MSP430F2272
    - 32KB + 256B Flash Memory
    - 1KB RAM
  - MSP430F2234
    - 8KB + 256B Flash Memory
    - 512B RAM
  - MSP430F2254
    - 16KB + 256B Flash Memory
    - 512B RAM
  - MSP430F2274
    - 32KB + 256B Flash Memory
    - 1KB RAM
- Available in a 38-Pin Thin Shrink Small-Outline Package (TSSOP) (DA), 40-Pin QFN Package (RHA), and 49-Pin Ball Grid Array Package (YFF) (See Table 1)
- For Complete Module Descriptions, See the MSP430x2xx Family User's Guide (SLAU144)

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

MSP430 is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### DESCRIPTION

The Texas Instruments MSP430<sup>™</sup> family of ultra-low-power microcontrollers consist of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs.

The MSP430F22xx series is an ultra-low-power mixed signal microcontroller with two built-in 16-bit timers, a universal serial communication interface, 10-bit A/D converter with integrated reference and data transfer controller (DTC), two general-purpose operational amplifiers in the MSP430F22x4 devices, and 32 I/O pins.

Typical applications include sensor systems that capture analog signals, convert them to digital values, and then process the data for display or for transmission to a host system. Stand-alone radio-frequency (RF) sensor front ends are another area of application.

PACKAGED DEVICES (1)(2)  $T_A$ **PLASTIC 49-PIN BGA** PLASTIC 38-PIN TSSOP **PLASTIC 40-PIN QFN** (DA) (RHA) (YFF) MSP430F2232IYFF MSP430F2232IDA MSP430F2232IRHA MSP430F2252IYFF MSP430F2252IDA MSP430F2252IRHA MSP430F2272IYFF MSP430F2272IDA MSP430F2272IRHA -40°C to 85°C MSP430F2234IYFF MSP430F2234IDA MSP430F2234IRHA MSP430F2254IYFF MSP430F2254IDA MSP430F2254IRHA MSP430F2274IYFF MSP430F2274IDA MSP430F2274IRHA MSP430F2232TDA MSP430F2232TRHA MSP430F2252TDA MSP430F2252TRHA MSP430F2272TDA MSP430F2272TRHA -40°C to 105°C MSP430F2234TDA MSP430F2234TRHA MSP430F2254TDA MSP430F2254TRHA MSP430F2274TDA MSP430F2274TRHA

**Table 1. Available Options** 

#### **Development Tool Support**

All MSP430™ microcontrollers include an Embedded Emulation Module (EEM) that allows advanced debugging and programming through easy-to-use development tools. Recommended hardware options include:

- · Debugging and Programming Interface
  - MSP-FET430UIF (USB)
  - MSP-FET430PIF (Parallel Port)
- Debugging and Programming Interface with Target Board
  - MSP-FET430U38 (DA package)
- Production Programmer
  - MSP-GANG430

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



### MSP430F22x2 Device Pinout, DA Package



## MSP430F22x4 Device Pinout, DA Package





## MSP430F22x2 Device Pinout, RHA Package





## MSP430F22x4 Device Pinout, RHA Package





## MSP430F22x4, MSP430F22x2 Device Pinout, YFF Package



## **Package Dimensions**

The package dimensions for this YFF package are shown in Table 2. See the package drawing at the end of this data sheet for more details.

**Table 2. YFF Package Dimensions** 

| PACKAGED DEVICES           | D              | E              |
|----------------------------|----------------|----------------|
| MSP430F22x2<br>MSP430F22x4 | 3.33 ± 0.03 mm | 3.49 ± 0.03 mm |



## MSP430F22x2 Functional Block Diagram



#### MSP430F22x4 Functional Block Diagram





## Table 3. Terminal Functions, MSP430F22x2

| TERMINAL                                           |          |     |                                 |                                               |                                                                                    |  |  |
|----------------------------------------------------|----------|-----|---------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------|--|--|
| NAME                                               |          | NO. |                                 | I/O                                           | DESCRIPTION                                                                        |  |  |
| NAIVIE                                             | YFF      | DA  | RHA                             |                                               |                                                                                    |  |  |
|                                                    |          |     |                                 |                                               | General-purpose digital I/O pin                                                    |  |  |
| P1.0/TACLK/ADC10CLK                                | F2       | 31  | 29                              | I/O                                           | Timer_A, clock signal TACLK input                                                  |  |  |
|                                                    |          |     |                                 |                                               | ADC10, conversion clock                                                            |  |  |
| P1.1/TA0                                           | G2       | 32  | 30                              | I/O                                           | General-purpose digital I/O pin                                                    |  |  |
| 11.1/1/40                                          | 02       | 52  | 50                              | 1/0                                           | Timer_A, capture: CCI0A input, compare: OUT0 output/BSL transmit                   |  |  |
| P1.2/TA1                                           | E2       | 33  | 31                              | I/O                                           | General-purpose digital I/O pin                                                    |  |  |
| 11.2,17(1                                          |          |     | 0.                              | ., 0                                          | Timer_A, capture: CCI1A input, compare: OUT1 output                                |  |  |
| P1.3/TA2                                           | G1       | 34  | 32                              | I/O                                           | General-purpose digital I/O pin                                                    |  |  |
| 1 1.0, 17 12                                       | <u> </u> | 01  | 02                              | .,,                                           | Timer_A, capture: CCI2A input, compare: OUT2 output                                |  |  |
| P1.4/SMCLK/TCK                                     | F1       | 35  | 33                              | I/O                                           | General-purpose digital I/O pin / SMCLK signal output                              |  |  |
|                                                    |          |     |                                 |                                               | Test Clock input for device programming and test                                   |  |  |
| P1.5/TA0/TMS                                       | E1       | 36  | 34                              | I/O                                           | General-purpose digital I/O pin / Timer_A, compare: OUT0 output                    |  |  |
|                                                    |          |     | _                               |                                               | Test Mode Select input for device programming and test                             |  |  |
| P1.6/TA1/TDI/TCLK                                  | E3       | 37  | 35                              | I/O                                           | General-purpose digital I/O pin / Timer_A, compare: OUT1 output                    |  |  |
|                                                    |          |     |                                 |                                               | Test Data Input or Test Clock Input for programming and test                       |  |  |
| P1.7/TA2/TDO/TDI <sup>(1)</sup>                    | D2       | 38  | 36                              | I/O                                           | General-purpose digital I/O pin / Timer_A, compare: OUT2 output                    |  |  |
|                                                    |          |     |                                 |                                               | Test Data Output or Test Data Input for programming and test                       |  |  |
| P2.0/ACLK/A0                                       | A4 8 6   | 6   | I/O                             | General-purpose digital I/O pin / ACLK output |                                                                                    |  |  |
|                                                    |          |     |                                 |                                               | ADC10, analog input A0                                                             |  |  |
|                                                    | -        | 9   | 7                               | I/O                                           | General-purpose digital I/O pin                                                    |  |  |
| P2.1/TAINCLK/SMCLK/A1                              | B4       |     |                                 |                                               | Timer_A, clock signal at INCLK, SMCLK signal output                                |  |  |
|                                                    |          |     |                                 |                                               | ADC10, analog input A1                                                             |  |  |
| D2 2/TA0/A2                                        | A5       | 10  | 8                               | I/O                                           | General-purpose digital I/O pin                                                    |  |  |
| P2.2/TA0/A2                                        | A5       |     |                                 |                                               | Timer_A, capture: CCI0B input/BSL receive, compare: OUT0 output                    |  |  |
|                                                    |          |     |                                 |                                               | ADC10, analog input A2                                                             |  |  |
| P2.3/TA1/A3/V <sub>REF-</sub> / V <sub>eREF-</sub> | F3       | 20  | 27                              | I/O                                           | General-purpose digital I/O pin Timer_A, capture CCI1B input, compare: OUT1 output |  |  |
| F2.3/TAT/A3/VREF/ VeREF-                           | 13       | 29  |                                 | 1/0                                           | ADC10, analog input A3 / negative reference voltage output/input                   |  |  |
|                                                    |          |     |                                 |                                               | General-purpose digital I/O pin / Timer_A, compare: OUT2 output                    |  |  |
| $P2.4/TA2/A4/V_{REF+}/\ V_{eREF+}$                 | G3       | 30  | 28                              | I/O                                           | ADC10, analog input A4 / positive reference voltage output/input                   |  |  |
|                                                    |          |     |                                 |                                               | General-purpose digital I/O pin                                                    |  |  |
| P2.5/R <sub>OSC</sub>                              | C2       | 3   | 40                              | I/O                                           | Input for external DCO resistor to define DCO frequency                            |  |  |
|                                                    |          |     |                                 |                                               | Input terminal of crystal oscillator                                               |  |  |
| XIN/P2.6                                           | A2       | 6   | 3                               | I/O                                           | General-purpose digital I/O pin                                                    |  |  |
|                                                    |          |     |                                 |                                               | Output terminal of crystal oscillator                                              |  |  |
| XOUT/P2.7                                          | A1       | 5   | 2                               | I/O                                           | General-purpose digital I/O pin <sup>(2)</sup>                                     |  |  |
|                                                    |          |     |                                 |                                               | General-purpose digital I/O pin                                                    |  |  |
| P3.0/UCB0STE/UCA0CLK/                              | B5       | 11  | 9                               | I/O                                           | USCI_B0 slave transmit enable / USCI_A0 clock input/output                         |  |  |
| A5                                                 |          | ''  |                                 |                                               | ADC10, analog input A5                                                             |  |  |
| P3.1/UCB0SIMO/                                     |          |     |                                 |                                               | General-purpose digital I/O pin                                                    |  |  |
| UCB0SDA                                            | A6       | 12  | 10                              | I/O                                           | USCI_B0 slave in/master out in SPI mode, SDA I2C data in I2C mode                  |  |  |
| D0 0/1/0D0000111110D00001                          |          | 1/2 | General-purpose digital I/O pin |                                               |                                                                                    |  |  |
| P3.2/UCB0SOMI/UCB0SCL                              | A7       | 13  | 11                              | I/O                                           | USCI_B0 slave out/master in SPI mode, SCL I2C clock in I2C mode                    |  |  |

<sup>(1)</sup> TDO or TDI is selected via JTAG instruction.

<sup>(2)</sup> If XOUT/P2.7 is used as an input, excess current flows until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset.



# Table 3. Terminal Functions, MSP430F22x2 (continued)

| TERMINAL             |               |     |        |      |                                                                                             |  |  |
|----------------------|---------------|-----|--------|------|---------------------------------------------------------------------------------------------|--|--|
| NAME                 |               | NO. |        | I/O  | DESCRIPTION                                                                                 |  |  |
| NAME                 | YFF           | DA  | RHA    |      |                                                                                             |  |  |
| P3.3/UCB0CLK/UCA0STE | В6            | 14  | 12     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| F3.3/OCBOCEN/OCAO31E | ВО            | 14  | 12     | 1/0  | USCI_B0 clock input/output / USCI_A0 slave transmit enable                                  |  |  |
| P3.4/UCA0TXD/        |               |     |        |      | General-purpose digital I/O pin                                                             |  |  |
| UCA0SIMO             | G6            | 25  | 23     | I/O  | USCI_A0 transmit data output in UART mode, slave in/master out in SPI mode                  |  |  |
| P3.5/UCA0RXD/        | G5            | 26  | 24     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| UCA0SOMI             | 00            | 20  | 27     | 1,0  | USCI_A0 receive data input in UART mode, slave out/master in SPI mode                       |  |  |
| P3.6/A6              | F4            | 27  | 25     | I/O  | General-purpose digital I/O pin                                                             |  |  |
|                      |               |     | _      |      | ADC10 analog input A6                                                                       |  |  |
| P3.7/A7              | G4            | 28  | 26     | I/O  | General-purpose digital I/O pin                                                             |  |  |
|                      |               |     |        |      | ADC10 analog input A7                                                                       |  |  |
| P4.0/TB0             | D6            | 17  | 15     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| 1 1.0, 120           | 50            | ••• | .0     | ., 0 | Timer_B, capture: CCI0A input, compare: OUT0 output                                         |  |  |
| P4.1/TB1             | D7            | 18  | 16     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| F4.1/1D1             | D/            | 10  | 10     | 1/0  | Timer_B, capture: CCI1A input, compare: OUT1 output                                         |  |  |
| D4 O/TDO             | F.C           | 40  | 47     | 1/0  | General-purpose digital I/O pin                                                             |  |  |
| P4.2/TB2             | E6            | 19  | 17     | I/O  | Timer_B, capture: CCI2A input, compare: OUT2 output                                         |  |  |
|                      |               |     |        |      | General-purpose digital I/O pin                                                             |  |  |
| P4.3/TB0/A12         | E7            | 20  | 18     | I/O  | Timer_B, capture: CCI0B input, compare: OUT0 output                                         |  |  |
|                      |               |     |        |      | ADC10 analog input A12                                                                      |  |  |
|                      |               |     |        |      | General-purpose digital I/O pin                                                             |  |  |
| P4.4/TB1/A13         | F7            | 21  | 19     | I/O  | Timer_B, capture: CCI1B input, compare: OUT1 output                                         |  |  |
|                      |               |     |        |      | ADC10 analog input A13                                                                      |  |  |
|                      |               |     |        |      | General-purpose digital I/O pin                                                             |  |  |
| P4.5/TB2/A14         | F6            | 22  | 20     | I/O  | Timer_B, compare: OUT2 output                                                               |  |  |
|                      | . 0           |     |        | ., 0 | ADC10 analog input A14                                                                      |  |  |
|                      |               |     |        |      | General-purpose digital I/O pin                                                             |  |  |
| P4.6/TBOUTH/A15      | G7            | 23  | 21     | I/O  | Timer_B, switch all TB0 to TB3 outputs to high impedance                                    |  |  |
| 14.0/1000111///13    | 0,            | 23  | 21     | 1/0  | ADC10 analog input A15                                                                      |  |  |
|                      |               |     |        |      | General-purpose digital I/O pin                                                             |  |  |
| P4.7/TBCLK           | F5            | 24  | 22     | I/O  | Timer_B, clock signal TBCLK input                                                           |  |  |
|                      |               |     |        |      |                                                                                             |  |  |
| RST/NMI/SBWTDIO      | В3            | 7   | 5      | I    | Reset or nonmaskable interrupt input                                                        |  |  |
|                      |               |     |        |      | Spy-Bi-Wire test data input/output during programming and test                              |  |  |
| TEST/SBWTCK          | D1            | 1   | 37     | ı    | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST. |  |  |
| TEST/SBWTCK          |               | '   | 37     | '    | Spy-Bi-Wire test clock input during programming and test                                    |  |  |
|                      | C1,           |     |        |      | programming and teet                                                                        |  |  |
| DV <sub>CC</sub>     | D3,           | 2   | 38, 39 |      | Digital supply voltage                                                                      |  |  |
| 2.00                 | D4,<br>E4, E5 | _   | 00, 00 |      | Digital supply voltage                                                                      |  |  |
|                      | C6,           |     |        |      |                                                                                             |  |  |
| AV <sub>CC</sub>     | C7,           | 16  | 14     |      | Analog supply voltage                                                                       |  |  |
| -                    | D5            |     |        |      |                                                                                             |  |  |
|                      | A3,           |     |        |      |                                                                                             |  |  |
| DV <sub>SS</sub>     | B1,<br>B2,    | 4   | 1, 4   |      | Digital ground reference                                                                    |  |  |
|                      | C3,           |     |        |      |                                                                                             |  |  |
|                      | C4            |     |        |      |                                                                                             |  |  |



# Table 3. Terminal Functions, MSP430F22x2 (continued)

| TERMINAL         |           |    |     |     |                                                              |
|------------------|-----------|----|-----|-----|--------------------------------------------------------------|
| NAME             | NO.       |    |     | I/O | DESCRIPTION                                                  |
|                  | YFF       | DA | RHA |     |                                                              |
| AV <sub>SS</sub> | B7,<br>C5 | 15 | 13  |     | Analog ground reference                                      |
| QFN Pad          | NA        | NA | Pad | NA  | QFN package pad; connection to DV <sub>SS</sub> recommended. |



## Table 4. Terminal Functions, MSP430F22x4

| TERMINAL                        |     |       |     |      |                                                                                               |  |  |
|---------------------------------|-----|-------|-----|------|-----------------------------------------------------------------------------------------------|--|--|
| NAME                            |     | NO.   |     | I/O  | DESCRIPTION                                                                                   |  |  |
| NAME                            | YFF | DA    | RHA |      |                                                                                               |  |  |
|                                 |     |       |     |      | General-purpose digital I/O pin                                                               |  |  |
| P1.0/TACLK/ADC10CLK             | F2  | 31    | 29  | I/O  | Timer_A, clock signal TACLK input                                                             |  |  |
|                                 |     |       |     |      | ADC10, conversion clock                                                                       |  |  |
| P1.1/TA0                        | G2  | 32    | 30  | I/O  | General-purpose digital I/O pin                                                               |  |  |
| 11171710                        | 02  | 02    |     | ., 0 | Timer_A, capture: CCI0A input, compare: OUT0 output/BSL transmit                              |  |  |
| P1.2/TA1                        | E2  | 33    | 31  | I/O  | General-purpose digital I/O pin                                                               |  |  |
|                                 |     |       |     |      | Timer_A, capture: CCI1A input, compare: OUT1 output                                           |  |  |
| P1.3/TA2                        | G1  | 34    | 32  | I/O  | General-purpose digital I/O pin                                                               |  |  |
|                                 |     |       |     |      | Timer_A, capture: CCI2A input, compare: OUT2 output                                           |  |  |
| P1.4/SMCLK/TCK                  | F1  | 35    | 33  | I/O  | General-purpose digital I/O pin / SMCLK signal output                                         |  |  |
|                                 |     |       |     |      | Test Clock input for device programming and test                                              |  |  |
| P1.5/TA0/TMS                    | E1  | 36    | 34  | I/O  | General-purpose digital I/O pin / Timer_A, compare: OUT0 output                               |  |  |
|                                 |     |       |     |      | Test Mode Select input for device programming and test                                        |  |  |
| P1.6/TA1/TDI/TCLK               | E3  | 37    | 35  | I/O  | General-purpose digital I/O pin / Timer_A, compare: OUT1 output                               |  |  |
|                                 |     |       |     |      | Test Data Input or Test Clock Input for programming and test                                  |  |  |
| P1.7/TA2/TDO/TDI <sup>(1)</sup> | D2  | 38    | 36  | I/O  | General-purpose digital I/O pin / Timer_A, compare: OUT2 output                               |  |  |
|                                 |     |       |     |      | Test Data Output or Test Data Input for programming and test                                  |  |  |
| P2.0/ACLK/A0/OA0I0              | A4  | 8     | 6   | I/O  | General-purpose digital I/O pin / ACLK output                                                 |  |  |
|                                 |     |       |     |      | ADC10, analog input A0 / OA0, analog input IO                                                 |  |  |
| P2.1/TAINCLK/SMCLK/             | B4  | 9     | 7   | I/O  | General-purpose digital I/O pin / Timer_A, clock signal at INCLK                              |  |  |
| A1/OA0O                         |     |       |     |      | SMCLK signal output                                                                           |  |  |
|                                 |     |       |     |      | ADC10, analog input A1 / OA0, analog output                                                   |  |  |
| DO 0/TA 0/A 0/O A 0/4           | A5  | 4.0   |     | I/O  | General-purpose digital I/O pin                                                               |  |  |
| P2.2/TA0/A2/OA0I1               |     | 10    | 8   |      | Timer_A, capture: CCI0B input/BSL receive, compare: OUT0 output                               |  |  |
|                                 |     |       |     |      | ADC10, analog input A2 / OA0, analog input I1                                                 |  |  |
| P2.3/TA1/A3/                    |     |       |     |      | General-purpose digital I/O pin                                                               |  |  |
| V <sub>REF-</sub> /VeREF-/      | F3  | 29    | 27  | I/O  | Timer_A, capture CCI1B input, compare: OUT1 output                                            |  |  |
| OA1I1/OA1O                      |     |       |     |      | ADC10, analog input A3 / negative reference voltage output/input                              |  |  |
|                                 |     |       |     |      | OA1, analog input I1 / OA1, analog output                                                     |  |  |
| P2.4/TA2/A4/                    | Ca  | 20    | 20  | 1/0  | General-purpose digital I/O pin / Timer_A, compare: OUT2 output                               |  |  |
| V <sub>REF+</sub> /VeREF+/OA1I0 | G3  | 30    | 28  | I/O  | ADC10, analog input A4 / positive reference voltage output/input OA1, analog input I/O        |  |  |
|                                 |     |       |     |      | General-purpose digital I/O pin                                                               |  |  |
| P2.5/R <sub>OSC</sub>           | C2  | 3     | 40  | I/O  | Input for external DCO resistor to define DCO frequency                                       |  |  |
|                                 |     |       |     |      | Input for external DCO resistor to define DCO frequency  Input terminal of crystal oscillator |  |  |
| XIN/P2.6                        | A2  | 6     | 3   | I/O  | General-purpose digital I/O pin                                                               |  |  |
|                                 |     |       |     |      | Output terminal of crystal oscillator                                                         |  |  |
| XOUT/P2.7                       | A1  | 5     | 2   | I/O  | General-purpose digital I/O pin <sup>(2)</sup>                                                |  |  |
|                                 |     |       |     |      | General-purpose digital I/O pin                                                               |  |  |
| P3.0/UCB0STE/UCA0CLK/           | R5  | B5 11 | 9   | I/O  | USCI_B0 slave transmit enable / USCI_A0 clock input/output                                    |  |  |
| A5                              | 55  |       | 9   | 1,0  | ADC10, analog input A5                                                                        |  |  |
| D2 4/LICEOSIMO/                 |     |       |     |      | General-purpose digital I/O pin                                                               |  |  |
| P3.1/UCB0SIMO/<br>UCB0SDA       | A6  | 12    | 10  | I/O  | USCI_B0 slave in/master out in SPI mode, SDA I2C data in I2C mode                             |  |  |
|                                 |     | l     | 1   |      | CCCCC Gave in minds of cat in Cr 1 mode, CDA 120 data in 120 mode                             |  |  |

<sup>(1)</sup> TDO or TDI is selected via JTAG instruction.

<sup>(2)</sup> If XOUT/P2.7 is used as an input, excess current flows until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset.



## Table 4. Terminal Functions, MSP430F22x4 (continued)

| TERMINAL               |                             |     |        |      |                                                                                             |  |  |
|------------------------|-----------------------------|-----|--------|------|---------------------------------------------------------------------------------------------|--|--|
| NAME                   |                             | NO. |        | I/O  | DESCRIPTION                                                                                 |  |  |
| NAME                   | YFF                         | DA  | RHA    |      |                                                                                             |  |  |
| P3.2/UCB0SOMI/UCB0SCL  | A7                          | 13  | 11     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| F3.2/OCBOSONII/OCBOSCE | A)                          | 13  | 11     | 1/0  | USCI_B0 slave out/master in SPI mode, SCL I2C clock in I2C mode                             |  |  |
| P3.3/UCB0CLK/UCA0STE   | В6                          | 14  | 12     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| 1 3.3/00B00EIV00A031E  | Во                          | 17  | 12     | 1/0  | USCI_B0 clock input/output / USCI_A0 slave transmit enable                                  |  |  |
| P3.4/UCA0TXD/          |                             |     |        |      | General-purpose digital I/O pin                                                             |  |  |
| UCA0SIMO               | G6                          | 25  | 23     | I/O  | USCI_A0 transmit data output in UART mode, slave in/master out in SPI mode                  |  |  |
| P3.5/UCA0RXD/          | G5                          | 26  | 24     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| UCA0SOMI               | 00                          | 20  | 24     | 1/0  | USCI_A0 receive data input in UART mode, slave out/master in SPI mode                       |  |  |
| P3.6/A6/OA0I2          | F4                          | 27  | 25     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| 1 3.0/70/07/012        | 1.4                         | 21  | 20     | 1/0  | ADC10 analog input A6 / OA0 analog input I2                                                 |  |  |
| P3.7/A7/OA1I2          | G4                          | 28  | 26     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| 1 0.77 (17 (7 (7 (1) 2 | 0+                          |     | 20     | ., 0 | ADC10 analog input A7 / OA1 analog input I2                                                 |  |  |
| P4.0/TB0               | D6                          | 17  | 15     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| 1 4.0/100              | 50                          | .,  | 10     | 1/0  | Timer_B, capture: CCI0A input, compare: OUT0 output                                         |  |  |
| P4.1/TB1               | D7                          | 18  | 16     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| ,                      | Ο,                          |     |        | ., 0 | Timer_B, capture: CCI1A input, compare: OUT1 output                                         |  |  |
| P4.2/TB2               | E6                          | 19  | 17     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| ,                      |                             |     |        | ., 0 | Timer_B, capture: CCI2A input, compare: OUT2 output                                         |  |  |
|                        |                             |     | 18     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| P4.3/TB0/A12/OA0O      | E7                          | 20  |        |      | Timer_B, capture: CCI0B input, compare: OUT0 output                                         |  |  |
|                        |                             |     |        |      | ADC10 analog input A12 / OA0 analog output                                                  |  |  |
|                        |                             |     |        |      | General-purpose digital I/O pin                                                             |  |  |
| P4.4/TB1/A13/OA1O      | F7                          | 21  | 19     | I/O  | Timer_B, capture: CCI1B input, compare: OUT1 output                                         |  |  |
|                        |                             |     |        |      | ADC10 analog input A13 / OA1 analog output                                                  |  |  |
|                        |                             |     |        |      | General-purpose digital I/O pin                                                             |  |  |
| P4.5/TB2/A14/OA0I3     | F6                          | 22  | 20     | I/O  | Timer_B, compare: OUT2 output                                                               |  |  |
|                        |                             |     |        |      | ADC10 analog input A14 / OA0 analog input I3                                                |  |  |
|                        |                             |     |        |      | General-purpose digital I/O pin                                                             |  |  |
| P4.6/TBOUTH/A15/OA1I3  | G7                          | 23  | 21     | I/O  | Timer_B, switch all TB0 to TB3 outputs to high impedance                                    |  |  |
|                        |                             |     |        |      | ADC10 analog input A15 / OA1 analog input I3                                                |  |  |
| P4.7/TBCLK             | F5                          | 24  | 22     | I/O  | General-purpose digital I/O pin                                                             |  |  |
| T 4.77 BOLK            | 10                          |     |        | 1/0  | Timer_B, clock signal TBCLK input                                                           |  |  |
| RST/NMI/SBWTDIO        | В3                          | 7   | 5      | 1    | Reset or nonmaskable interrupt input                                                        |  |  |
| NOT/NINI/OBW TBIO      | D3                          | ,   | 3      |      | Spy-Bi-Wire test data input/output during programming and test                              |  |  |
| TEST/SBWTCK            | D1                          | 1   | 37     | 1    | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST. |  |  |
| 1.231/05/11/01(        |                             | •   |        | '    | Spy-Bi-Wire test clock input during programming and test                                    |  |  |
| DV <sub>CC</sub>       | C1,<br>D3,<br>D4,<br>E4, E5 | 2   | 38, 39 |      | Digital supply voltage                                                                      |  |  |
| AV <sub>CC</sub>       | C6,<br>C7,<br>D5            | 16  | 14     |      | Analog supply voltage                                                                       |  |  |



# Table 4. Terminal Functions, MSP430F22x4 (continued)

| TERMINAL         |                          |    |      |     |                                                              |  |  |
|------------------|--------------------------|----|------|-----|--------------------------------------------------------------|--|--|
| NAME             | NO.                      |    |      | I/O | DESCRIPTION                                                  |  |  |
| NAME             | YFF                      | DA | RHA  |     |                                                              |  |  |
| DV <sub>SS</sub> | A3,<br>B1,<br>B2,<br>C3, | 4  | 1, 4 |     | Digital ground reference                                     |  |  |
| AV <sub>SS</sub> | B7,<br>C5                | 15 | 13   |     | Analog ground reference                                      |  |  |
| QFN Pad          | NA                       | NA | Pad  | NA  | QFN package pad; connection to DV <sub>SS</sub> recommended. |  |  |



#### SHORT-FORM DESCRIPTION

#### **CPU**

The MSP430™ CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses and can be handled with all instructions.

#### **Instruction Set**

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 5 shows examples of the three types of instruction formats; Table 6 shows the address modes.



**Table 5. Instruction Word Formats** 

| INSTRUCTION FORMAT                       | EXAMPLE   | OPERATION                                 |
|------------------------------------------|-----------|-------------------------------------------|
| Dual operands, source-destination        | ADD R4,R5 | R4 + R5 → R5                              |
| Single operands, destination only        | CALL R8   | $PC \rightarrow (TOS), R8 \rightarrow PC$ |
| Relative jump, unconditional/conditional | JNE       | Jump-on-equal bit = 0                     |

#### **Table 6. Address Mode Descriptions**

| ADDRESS MODE           | S <sup>(1)</sup> | D (2) | SYNTAX          | EXAMPLE          | OPERATION                     |  |
|------------------------|------------------|-------|-----------------|------------------|-------------------------------|--|
| Register               | ✓                | ✓     | MOV Rs,Rd       | MOV R10,R11      | R10 → R11                     |  |
| Indexed                | ✓                | ✓     | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6)  | $M(2+R5) \rightarrow M(6+R6)$ |  |
| Symbolic (PC relative) | ✓                | ✓     | MOV EDE,TONI    |                  | $M(EDE) \rightarrow M(TONI)$  |  |
| Absolute               | ✓                | ✓     | MOV &MEM,&TCDAT |                  | $M(MEM) \rightarrow M(TCDAT)$ |  |
| Indirect               | ✓                |       | MOV @Rn,Y(Rm)   | MOV @R10,Tab(R6) | M(R10) → M(Tab+R6)            |  |
| Indirect autoincrement | 1                |       | MOV @Rn+,Rm     |                  |                               |  |
| Immediate              | ✓                |       | MOV #X,TONI     | MOV #45,TONI     | #45 → M(TONI)                 |  |

- (1) S = source
- (2) D = destination

www.ti.com

#### **Operating Modes**

The MSP430 microcontrollers have one active mode and five software-selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active.
- Low-power mode 0 (LPM0)
  - CPU is disabled.
  - ACLK and SMCLK remain active. MCLK is disabled.
- Low-power mode 1 (LPM1)
  - CPU is disabled ACLK and SMCLK remain active. MCLK is disabled.
  - DCO dc-generator is disabled if DCO not used in active mode.
- Low-power mode 2 (LPM2)
  - CPU is disabled.
  - MCLK and SMCLK are disabled.
  - DCO dc-generator remains enabled.
  - ACLK remains active.
- Low-power mode 3 (LPM3)
  - CPU is disabled.
  - MCLK and SMCLK are disabled.
  - DCO dc-generator is disabled.
  - ACLK remains active.
- Low-power mode 4 (LPM4)
  - CPU is disabled.
  - ACLK is disabled.
  - MCLK and SMCLK are disabled.
  - DCO dc-generator is disabled.
  - Crystal oscillator is stopped.



### **Interrupt Vector Addresses**

The interrupt vectors and the power-up starting address are located in the address range of 0FFFFh to 0FFC0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.

If the reset vector (located at address 0FFFEh) contains 0FFFFh (for example, if flash is not programmed), the CPU goes into LPM4 immediately after power up.

**Table 7. Interrupt Vector Addresses** 

| INTERRUPT SOURCE                                                                    | INTERRUPT FLAG                                          | SYSTEM<br>INTERRUPT                                  | WORD ADDRESS     | PRIORITY        |
|-------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------|------------------|-----------------|
| Power-up External reset Watchdog Flash key violation PC out-of-range <sup>(1)</sup> | PORIFG<br>RSTIFG<br>WDTIFG<br>KEYV <sup>(2)</sup>       | Reset                                                | OFFFEh           | 31, highest     |
| NMI<br>Oscillator fault<br>Flash memory access violation                            | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2)(3)</sup>            | (non)-maskable,<br>(non)-maskable,<br>(non)-maskable | 0FFFCh           | 30              |
| Timer_B3                                                                            | TBCCR0 CCIFG <sup>(4)</sup>                             | maskable                                             | 0FFFAh           | 29              |
| Timer_B3                                                                            | TBCCR1 and TBCCR2 CCIFGs, TBIFG <sup>(2)(4)</sup>       | maskable                                             | 0FFF8h           | 28              |
|                                                                                     |                                                         |                                                      | 0FFF6h           | 27              |
| Watchdog Timer                                                                      | WDTIFG                                                  | maskable                                             | 0FFF4h           | 26              |
| Timer_A3                                                                            | TACCR0 CCIFG (see Note 3)                               | maskable                                             | 0FFF2h           | 25              |
| Timer_A3                                                                            | TACCR1 CCIFG<br>TACCR2 CCIFG<br>TAIFG <sup>(2)(4)</sup> | maskable                                             | 0FFF0h           | 24              |
| USCI_A0/USCI_B0 Receive                                                             | UCA0RXIFG, UCB0RXIFG(2)                                 | maskable                                             | 0FFEEh           | 23              |
| USCI_A0/USCI_B0 Transmit                                                            | UCA0TXIFG, UCB0TXIFG (2)                                | maskable                                             | 0FFECh           | 22              |
| ADC10                                                                               | ADC10IFG <sup>(4)</sup>                                 | maskable                                             | 0FFEAh           | 21              |
|                                                                                     |                                                         |                                                      | 0FFE8h           | 20              |
| I/O Port P2<br>(eight flags)                                                        | P2IFG.0 to P2IFG.7 <sup>(2)(4)</sup>                    | maskable                                             | 0FFE6h           | 19              |
| I/O Port P1<br>(eight flags)                                                        | P1IFG.0 to P1IFG.7 <sup>(2)(4)</sup>                    | maskable                                             | 0FFE4h           | 18              |
|                                                                                     |                                                         |                                                      | 0FFE2h           | 17              |
|                                                                                     |                                                         |                                                      | 0FFE0h           | 16              |
| (5)                                                                                 |                                                         |                                                      | 0FFDEh           | 15              |
| (6)                                                                                 |                                                         |                                                      | 0FFDCh to 0FFC0h | 14 to 0, lowest |

A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from within unused address range.

<sup>(2)</sup> Multiple source flags

<sup>(3) (</sup>non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot. Nonmaskable: neither the individual nor the general interrupt-enable bit will disable an interrupt event.

<sup>(4)</sup> Interrupt flags are located in the module.

<sup>(5)</sup> This location is used as bootstrap loader security key (BSLSKEY).

A 0AA55h at this location disables the BSL completely.

A zero (0h) disables the erasure of the flash if an invalid password is supplied.

<sup>(6)</sup> The interrupt vectors at addresses 0FFDCh to 0FFC0h are not used in this device and can be used for regular program code if necessary.



### **Special Function Registers**

Most interrupt and module enable bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

#### Legend

rw Bit can be read and written.

rw-0, 1 Bit can be read and written. It is Reset or Set by PUC. rw-(0), (1) Bit can be read and written. It is Reset or Set by POR.

SFR bit is not present in device.

#### Table 8. Interrupt Enable 1

| Address | 7 | 6 | 5      | 4     | 3 | 2 | 1    | 0     |
|---------|---|---|--------|-------|---|---|------|-------|
| 00h     |   |   | ACCVIE | NMIIE |   |   | OFIE | WDTIE |
|         |   |   | rw-0   | rw-0  |   |   | rw-0 | rw-0  |

WDTIE Watchdog timer interrupt enable. Inactive if watchdog mode is selected. Active if watchdog timer is configured in interval

timer mode.

OFIE Oscillator fault interrupt enable

NMIIE (Non)maskable interrupt enable

ACCVIE Flash access violation interrupt enable

#### Table 9. Interrupt Enable 2

| Address | 7 | 6 | 5 | 4 | 3        | 2        | 1        | 0        |
|---------|---|---|---|---|----------|----------|----------|----------|
| 01h     |   |   |   |   | UCB0TXIE | UCB0RXIE | UCA0TXIE | UCA0RXIE |
|         |   |   |   |   | rw-0     | rw-0     | rw-0     | rw-0     |

UCA0RXIE USCI\_A0 receive-interrupt enable
UCA0TXIE USCI\_A0 transmit-interrupt enable
UCB0RXIE USCI\_B0 receive-interrupt enable
UCB0TXIE USCI\_B0 transmit-interrupt enable

#### Table 10. Interrupt Flag Register 1

| Address | 7 | 6 | 5 | 4      | 3      | 2      | 1     | 0      |
|---------|---|---|---|--------|--------|--------|-------|--------|
| 02h     |   |   |   | NMIIFG | RSTIFG | PORIFG | OFIFG | WDTIFG |
|         |   |   |   | rw-0   | rw-(0) | rw-(1) | rw-1  | rw-(0) |

WDTIFG Set on watchdog timer overflow (in watchdog mode) or security key violation.

Reset on V<sub>CC</sub> power-up or a reset condition at RST/NMI pin in reset mode.

OFIFG Flag set on oscillator fault

RSTIFG External reset interrupt flag. Set on a reset condition at RST/NMI pin in reset mode. Reset on V<sub>CC</sub> power up.

PORIFG Power-on reset interrupt flag. Set on V<sub>CC</sub> power up.

NMIIFG Set via RST/NMI pin

#### Table 11. Interrupt Flag Register 2

| Address   | 7             | 6                 | 5 | 4 | 3         | 2         | 1         | 0                |
|-----------|---------------|-------------------|---|---|-----------|-----------|-----------|------------------|
| 03h       |               |                   |   |   | UCB0TXIFG | UCB0RXIFG | UCA0TXIFG | <b>UCA0RXIFG</b> |
|           |               |                   |   |   | rw-1      | rw-0      | rw-1      | rw-0             |
| UCA0RXIFG | USCI_A0 recei | ve-interrupt flag |   |   |           |           |           |                  |

UCA0TXIFG USCI\_A0 transmit-interrupt flag
UCB0RXIFG USCI\_B0 receive-interrupt flag
UCB0TXIFG USCI\_B0 transmit-interrupt flag



## **Memory Organization**

**Table 12. Memory Organization** 

|                        |           | MSP430F223x             | MSP430F225x             | MSP430F227x        |
|------------------------|-----------|-------------------------|-------------------------|--------------------|
| Memory                 | Size      | 8KB Flash               | 16KB Flash              | 32KB Flash         |
| Main: interrupt vector | Flash     | 0FFFFh-0FFC0h           | 0FFFFh-0FFC0h           | 0FFFFh-0FFC0h      |
| Main: code memory      | Flash     | 0FFFFh-0E000h           | 0FFFFh-0C000h           | 0FFFFh-08000h      |
| Information memory     | Size      | 256 Byte                | 256 Byte                | 256 Byte           |
|                        | Flash     | 010FFh-01000h           | 010FFh-01000h           | 010FFh-01000h      |
| Boot memory            | Size      | 1KB                     | 1KB                     | 1KB                |
|                        | ROM       | 0FFFh-0C00h             | 0FFFh-0C00h             | 0FFFh-0C00h        |
| RAM                    | Size      | 512 Byte<br>03FFh-0200h | 512 Byte<br>03FFh-0200h | 1KB<br>05FFh-0200h |
| Peripherals            | 16-bit    | 01FFh-0100h             | 01FFh-0100h             | 01FFh-0100h        |
|                        | 8-bit     | 0FFh-010h               | 0FFh-010h               | 0FFh-010h          |
|                        | 8-bit SFR | 0Fh-00h                 | 0Fh-00h                 | 0Fh-00h            |

### **Bootstrap Loader (BSL)**

The MSP430 bootstrap loader (BSL) enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory via the BSL is protected by user-defined password. For complete description of the features of the BSL and its implementation, see the MSP430 Programming Via the Bootstrap Loader User's Guide (SLAU319).

**Table 13. BSL Function Pins** 

| BSL FUNCTION  | DA PACKAGE PINS | RHA PACKAGE PINS | YFF PACKAGE PINS |
|---------------|-----------------|------------------|------------------|
| Data transmit | 32 - P1.1       | 30 - P1.1        | G3 - P1.1        |
| Data receive  | 10 - P2.2       | 8 - P2.2         | A5 - P2.2        |

### **Flash Memory**

The flash memory can be programmed via the JTAG port, the bootstrap loader, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually, or as a group with segments 0 to n.
   Segments A to D are also called *information memory*.
- Segment A contains calibration data. After reset, segment A is protected against programming and erasing. It
  can be unlocked, but care should be taken not to erase this segment if the device-specific calibration data is
  required.



#### **Peripherals**

Peripherals are connected to the CPU through data, address, and control buses and can be handled using all instructions. For complete module descriptions, see the MSP430x2xx Family User's Guide (SLAU144).

## **Oscillator and System Clock**

The clock system is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator, an internal digitally-controlled oscillator (DCO), and a high-frequency crystal oscillator. The basic clock module is designed to meet the requirements of both low system cost and low power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1 µs. The basic clock module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal, a high-frequency crystal, or the internal very-low-power LF oscillator.
- Main clock (MCLK), the system clock used by the CPU.
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules.

**Table 14. DCO Calibration Data** (Provided From Factory in Flash Information Memory Segment A)

| DCO FREQUENCY | CALIBRATION REGISTER | SIZE | ADDRESS |
|---------------|----------------------|------|---------|
| 1 MHz         | CALBC1_1MHZ          | byte | 010FFh  |
| I IVITZ       | CALDCO_1MHZ          | byte | 010FEh  |
| O MI I=       | CALBC1_8MHZ          | byte | 010FDh  |
| 8 MHz         | CALDCO_8MHZ          | byte | 010FCh  |
| 40 MH=        | CALBC1_12MHZ         | byte | 010FBh  |
| 12 MHz        | CALDCO_12MHZ         | byte | 010FAh  |
| 16 MHz        | CALBC1_16MHZ         | byte | 010F9h  |
| 10 IVIDZ      | CALDCO_16MHZ         | byte | 010F8h  |

#### **Brownout**

The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off.

#### Digital I/O

There are four 8-bit I/O ports implemented—ports P1, P2, P3, and P4:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt condition is possible.
- Edge-selectable interrupt input capability for all eight bits of port P1 and P2.
- Read/write access to port-control registers is supported by all instructions.
- Each I/O has an individually programmable pullup/pulldown resistor.

Because there are only three I/O pins implemented from port P2, bits [5:1] of all port P2 registers read as 0, and write data is ignored.

### Watchdog Timer (WDT+)

Copyright © 2006-2011, Texas Instruments Incorporated

The primary function of the WDT+ module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals.



## Timer\_A3

Timer\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 15. Timer\_A3 Signal Connections

| INF       | UT PIN NUME | BER       | DEVICE          | MODULE          | MODULE | MODULE           | OUTPUT PIN NUMBER |           | IBER      |
|-----------|-------------|-----------|-----------------|-----------------|--------|------------------|-------------------|-----------|-----------|
| DA        | RHA         | YFF       | INPUT<br>SIGNAL | INPUT<br>NAME   | BLOCK  | OUTPUT<br>SIGNAL | DA                | RHA       | YFF       |
| 31 - P1.0 | 29 - P1.0   | F2 - P1.0 | TACLK           | TACLK           | Timer  | NA               |                   |           |           |
|           |             |           | ACLK            | ACLK            |        |                  |                   |           |           |
|           |             |           | SMCLK           | SMCLK           |        |                  |                   |           |           |
| 9 - P2.1  | 7 - P2.1    | B4 - P2.1 | TAINCLK         | INCLK           |        |                  |                   |           |           |
| 32 - P1.1 | 30 - P1.1   | G2 - P1.1 | TA0             | CCI0A           | CCR0   | TA0              | 32 - P1.1         | 30 - P1.1 | G2 - P1.1 |
| 10 - P2.2 | 8 - P2.2    | A5 - P2.2 | TA0             | CCI0B           |        |                  | 10 - P2.2         | 8 - P2.2  | A5 - P2.2 |
|           |             |           | $V_{SS}$        | GND             |        |                  | 36 - P1.5         | 34 - P1.5 | E1 - P1.5 |
|           |             |           | V <sub>CC</sub> | V <sub>CC</sub> |        |                  |                   |           |           |
| 33 - P1.2 | 31 - P1.2   | E2 - P1.2 | TA1             | CCI1A           | CCR1   | TA1              | 33 - P1.2         | 31 - P1.2 | E2 - P1.2 |
| 29 - P2.3 | 27 - P2.3   | F3 - P2.3 | TA1             | CCI1B           |        |                  | 29 - P2.3         | 27 - P2.3 | F3 - P2.3 |
|           |             |           | $V_{SS}$        | GND             |        |                  | 37 - P1.6         | 35 - P1.6 | E3 - P1.6 |
|           |             |           | V <sub>CC</sub> | V <sub>CC</sub> |        |                  |                   |           |           |
| 34 - P1.3 | 32 - P1.3   | G1 - P1.3 | TA2             | CCI2A           | CCR2   | TA2              | 34 - P1.3         | 32 - P1.3 | G1 - P1.3 |
|           |             |           | ACLK (internal) | CCI2B           |        |                  | 30 - P2.4         | 28 - P2.4 | G3 - P2.4 |
|           |             |           | V <sub>SS</sub> | GND             |        |                  | 38 - P1.7         | 36 - P1.7 | D2 - P1.7 |
|           |             |           | V <sub>CC</sub> | V <sub>CC</sub> |        |                  |                   |           |           |



## Timer\_B3

Timer\_B3 is a 16-bit timer/counter with three capture/compare registers. Timer\_B3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_B3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 16. Timer\_B3 Signal Connections

| INP       | UT PIN NUME | BER       | DEVICE          | MODULE          | MODULE | MODULE           | OUTPUT PIN NUMBER |           | IBER      |
|-----------|-------------|-----------|-----------------|-----------------|--------|------------------|-------------------|-----------|-----------|
| DA        | RHA         | YFF       | INPUT<br>SIGNAL | INPUT<br>NAME   | BLOCK  | OUTPUT<br>SIGNAL | DA                | RHA       | YFF       |
| 24 - P4.7 | 22 - P4.7   | F5 - P4.7 | TBCLK           | TBCLK           | Timer  | NA               |                   |           |           |
|           |             |           | ACLK            | ACLK            |        |                  |                   |           |           |
|           |             |           | SMCLK           | SMCLK           |        |                  |                   |           |           |
| 24 - P4.7 | 22 - P4.7   | F5 - P4.7 | TBCLK           | INCLK           |        |                  |                   |           |           |
| 17 - P4.0 | 15 - P4.0   | D6 - P4.0 | TB0             | CCI0A           | CCR0   | TB0              | 17 - P4.0         | 15 - P4.0 | D6 - P4.0 |
| 20 - P4.3 | 18 - P4.3   | E7 - P4.3 | TB0             | CCI0B           |        |                  | 20 - P4.3         | 18 - P4.3 | E7 - P4.3 |
|           |             |           | V <sub>SS</sub> | GND             |        |                  |                   |           |           |
|           |             |           | V <sub>CC</sub> | V <sub>CC</sub> |        |                  |                   |           |           |
| 18 - P4.1 | 16 - P4.1   | D7 - P4.1 | TB1             | CCI1A           | CCR1   | TB1              | 18 - P4.1         | 16 - P4.1 | D7 - P4.1 |
| 21 - P4.4 | 19 - P4.4   | F7 - P4.4 | TB1             | CCI1B           |        |                  | 21 - P4.4         | 19 - P4.4 | F7 - P4.4 |
|           |             |           | $V_{SS}$        | GND             |        |                  |                   |           |           |
|           |             |           | V <sub>CC</sub> | V <sub>CC</sub> |        |                  |                   |           |           |
| 19 - P4.2 | 17 - P4.2   | E6 - P4.2 | TB2             | CCI2A           | CCR2   | TB2              | 19 - P4.2         | 17 - P4.2 | E6 - P4.2 |
|           |             |           | ACLK (internal) | CCI2B           |        |                  | 22 - P4.5         | 20 - P4.5 | F6 - P4.5 |
|           |             |           | V <sub>SS</sub> | GND             |        |                  |                   |           |           |
|           |             |           | $V_{CC}$        | V <sub>CC</sub> |        |                  |                   |           |           |

## **Universal Serial Communications Interface (USCI)**

The USCI module is used for serial data communication. The USCI module supports synchronous communication protocols like SPI (3 or 4 pin), I2C and asynchronous communication protocols such as UART, enhanced UART with automatic baudrate detection (LIN), and IrDA.

USCI\_A0 provides support for SPI (3 or 4 pin), UART, enhanced UART, and IrDA.

USCI\_B0 provides support for SPI (3 or 4 pin) and I2C.

#### ADC<sub>10</sub>

The ADC10 module supports fast, 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator and data transfer controller, or DTC, for automatic conversion result handling allowing ADC samples to be converted and stored without any CPU intervention.



## Operational Amplifier (OA) (MSP430F22x4 only)

The MSP430F22x4 has two configurable low-current general-purpose operational amplifiers. Each OA input and output terminal is software-selectable and offer a flexible choice of connections for various applications. The OA op amps primarily support front-end analog signal conditioning prior to analog-to-digital conversion.

**Table 17. OA0 Signal Connections** 

|          | ANALOG INPUT PIN NUMBE | ER .     | DEVICE INPUT SIGNAL | MODULE INPUT NAME |
|----------|------------------------|----------|---------------------|-------------------|
| DA       | RHA                    | YFF      | DEVICE INPUT SIGNAL | MODULE INPUT NAME |
| 8 - A0   | 6 - A0                 | B4 - A0  | OA010               | OAxI0             |
| 10 - A2  | 8 - A2                 | B5 - A2  | OA0I1               | OA0I1             |
| 10 - A2  | 8 - A2                 | B5 - A2  | OA0I1               | OAxI1             |
| 27 - A6  | 25 - A6                | F4 - A6  | OA012               | OAxIA             |
| 22 - A14 | 20 - A14               | F6 - A14 | OA0I3               | OAxIB             |

#### **Table 18. OA1 Signal Connections**

| 4        | ANALOG INPUT PIN NUMB | ER       | DEVICE INDUT CIONAL | MODULE INDUT NAME |
|----------|-----------------------|----------|---------------------|-------------------|
| DA       | RHA                   | YFF      | DEVICE INPUT SIGNAL | MODULE INPUT NAME |
| 30 - A4  | 28 - A4               | G3 - A4  | OA1I0               | OAxI0             |
| 10 - A2  | 8 - A2                | B5 - A2  | OA0I1               | OA0I1             |
| 29 - A3  | 27 - A3               | F3 - A3  | OA1I1               | OAxI1             |
| 28 - A7  | 26 - A7               | G4 - A7  | OA1I2               | OAxIA             |
| 23 - A15 | 21 - A15              | G7 - A15 | OA1I3               | OAxIB             |

22



# **Peripheral File Map**

## **Table 19. Peripherals With Word Access**

| MODULE          | REGISTER NAME                        | SHORT NAME | ADDRESS<br>OFFSET |
|-----------------|--------------------------------------|------------|-------------------|
| ADC10           | ADC data transfer start address      | ADC10SA    | 1BCh              |
|                 | ADC memory                           | ADC10MEM   | 1B4h              |
|                 | ADC control register 1               | ADC10CTL1  | 1B2h              |
|                 | ADC control register 0               | ADC10CTL0  | 1B0h              |
|                 | ADC analog enable 0                  | ADC10AE0   | 04Ah              |
|                 | ADC analog enable 1                  | ADC10AE1   | 04Bh              |
|                 | ADC data transfer control register 1 | ADC10DTC1  | 049h              |
|                 | ADC data transfer control register 0 | ADC10DTC0  | 048h              |
| Timer_B         | Capture/compare register             | TBCCR2     | 0196h             |
|                 | Capture/compare register             | TBCCR1     | 0194h             |
|                 | Capture/compare register             | TBCCR0     | 0192h             |
|                 | Timer_B register                     | TBR        | 0190h             |
|                 | Capture/compare control              | TBCCTL2    | 0186h             |
|                 | Capture/compare control              | TBCCTL1    | 0184h             |
|                 | Capture/compare control              | TBCCTL0    | 0182h             |
|                 | Timer_B control                      | TBCTL      | 0180h             |
|                 | Timer_B interrupt vector             | TBIV       | 011Eh             |
| Timer_A         | Capture/compare register             | TACCR2     | 0176h             |
|                 | Capture/compare register             | TACCR1     | 0174h             |
|                 | Capture/compare register             | TACCR0     | 0172h             |
|                 | Timer_A register                     | TAR        | 0170h             |
|                 | Capture/compare control              | TACCTL2    | 0166h             |
|                 | Capture/compare control              | TACCTL1    | 0164h             |
|                 | Capture/compare control              | TACCTL0    | 0162h             |
|                 | Timer_A control                      | TACTL      | 0160h             |
|                 | Timer_A interrupt vector             | TAIV       | 012Eh             |
| Flash Memory    | Flash control 3                      | FCTL3      | 012Ch             |
|                 | Flash control 2                      | FCTL2      | 012Ah             |
|                 | Flash control 1                      | FCTL1      | 0128h             |
| Watchdog Timer+ | Watchdog/timer control               | WDTCTL     | 0120h             |



# **Table 20. Peripherals With Byte Access**

| MODULE                 | REGISTER NAME                              | SHORT NAME | ADDRESS<br>OFFSET |
|------------------------|--------------------------------------------|------------|-------------------|
| OA1 (MSP430F22x4 only) | Operational Amplifier 1 control register 1 | OA1CTL1    | 0C3h              |
|                        | Operational Amplifier 1 control register 1 | OA1CTL0    | 0C2h              |
| OA0 (MSP430F22x4 only) | Operational Amplifier 0 control register 1 | OA0CTL1    | 0C1h              |
|                        | Operational Amplifier 0 control register 1 | OA0CTL0    | 0C0h              |
| USCI_B0                | USCI_B0 transmit buffer                    | UCB0TXBUF  | 06Fh              |
|                        | USCI_B0 receive buffer                     | UCB0RXBUF  | 06Eh              |
|                        | USCI_B0 status                             | UCB0STAT   | 06Dh              |
|                        | USCI_B0 bit rate control 1                 | UCB0BR1    | 06Bh              |
|                        | USCI_B0 bit rate control 0                 | UCB0BR0    | 06Ah              |
|                        | USCI_B0 control 1                          | UCB0CTL1   | 069h              |
|                        | USCI_B0 control 0                          | UCB0CTL0   | 068h              |
|                        | USCI_B0 I2C slave address                  | UCB0SA     | 011Ah             |
|                        | USCI_B0 I2C own address                    | UCB0OA     | 0118h             |
| USCI_A0                | USCI_A0 transmit buffer                    | UCA0TXBUF  | 067h              |
|                        | USCI_A0 receive buffer                     | UCA0RXBUF  | 066h              |
|                        | USCI_A0 status                             | UCA0STAT   | 065h              |
|                        | USCI_A0 modulation control                 | UCA0MCTL   | 064h              |
|                        | USCI_A0 baud rate control 1                | UCA0BR1    | 063h              |
|                        | USCI_A0 baud rate control 0                | UCA0BR0    | 062h              |
|                        | USCI_A0 control 1                          | UCA0CTL1   | 061h              |
|                        | USCI_A0 control 0                          | UCA0CTL0   | 060h              |
|                        | USCI_A0 IrDA receive control               | UCA0IRRCTL | 05Fh              |
|                        | USCI_A0 IrDA transmit control              | UCAOIRTCTL | 05Eh              |
|                        | USCI_A0 auto baud rate control             | UCA0ABCTL  | 05Dh              |
| Basic Clock System+    | Basic clock system control 3               | BCSCTL3    | 053h              |
| •                      | Basic clock system control 2               | BCSCTL2    | 058h              |
|                        | Basic clock system control 1               | BCSCTL1    | 057h              |
|                        | DCO clock frequency control                | DCOCTL     | 056h              |
| Port P4                | Port P4 resistor enable                    | P4REN      | 011h              |
|                        | Port P4 selection                          | P4SEL      | 01Fh              |
|                        | Port P4 direction                          | P4DIR      | 01Eh              |
|                        | Port P4 output                             | P4OUT      | 01Dh              |
|                        | Port P4 input                              | P4IN       | 01Ch              |
| Port P3                | Port P3 resistor enable                    | P3REN      | 010h              |
|                        | Port P3 selection                          | P3SEL      | 01Bh              |
|                        | Port P3 direction                          | P3DIR      | 01Ah              |
|                        | Port P3 output                             | P3OUT      | 019h              |
|                        | Port P3 input                              | P3IN       | 018h              |
| Port P2                | Port P2 resistor enable                    | P2REN      | 02Fh              |
|                        | Port P2 selection                          | P2SEL      | 02Eh              |
|                        | Port P2 interrupt enable                   | P2IE       | 02Dh              |
|                        | Port P2 interrupt edge select              | P2IES      | 02Ch              |
|                        | Port P2 interrupt flag                     | P2IFG      | 02Bh              |
|                        | Port P2 direction                          | P2DIR      | 02Ah              |
|                        | Port P2 output                             | P2OUT      | 029h              |
|                        | . Sit i E output                           | P2IN       | 02011             |



# Table 20. Peripherals With Byte Access (continued)

| MODULE           | REGISTER NAME                 | SHORT NAME | ADDRESS<br>OFFSET |
|------------------|-------------------------------|------------|-------------------|
| Port P1          | Port P1 resistor enable       | P1REN      | 027h              |
|                  | Port P1 selection             | P1SEL      | 026h              |
|                  | Port P1 interrupt enable      | P1IE       | 025h              |
|                  | Port P1 interrupt edge select | P1IES      | 024h              |
|                  | Port P1 interrupt flag        | P1IFG      | 023h              |
|                  | Port P1 direction             | P1DIR      | 022h              |
|                  | Port P1 output                | P1OUT      | 021h              |
|                  | Port P1 input                 | P1IN       | 020h              |
| Special Function | SFR interrupt flag 2          | IFG2       | 003h              |
|                  | SFR interrupt flag 1          | IFG1       | 002h              |
|                  | SFR interrupt enable 2        | IE2        | 001h              |
|                  | SFR interrupt enable 1        | IE1        | 000h              |



## Absolute Maximum Ratings(1)

| Voltage applied at V <sub>CC</sub> to V <sub>SS</sub> |                     | -0.3 V to 4.1 V            |
|-------------------------------------------------------|---------------------|----------------------------|
| Voltage applied to any pin (2)                        |                     | -0.3 V to $V_{CC}$ + 0.3 V |
| Diode current at any device terminal                  | ±2 mA               |                            |
| Ct t                                                  | Unprogrammed device | -55°C to 150°C             |
| Storage temperature, T <sub>stg</sub> <sup>(3)</sup>  | Programmed device   | -55°C to 150°C             |

- (1) Stresses beyond those listed under absolute maximum ratingsmay cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse.
- (3) Higher temperature may be applied during board soldering process according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

## Recommended Operating Conditions (1)(2)

|                     |                                  |                                                |                                   | MIN | NOM | MAX      | UNIT |
|---------------------|----------------------------------|------------------------------------------------|-----------------------------------|-----|-----|----------|------|
| V                   | Supply voltage                   | AV DV V                                        | During program execution          | 1.8 |     | 3.6      | ٧    |
| V <sub>CC</sub>     |                                  | $AV_{CC} = DV_{CC} = V_{CC}$                   | During program/erase flash memory | 2.2 |     | 3.6      | V    |
| $V_{SS}$            | Supply voltage                   | $AV_{SS} = DV_{SS} = V_{SS}$                   |                                   | 0   |     | <b>V</b> |      |
| _                   |                                  |                                                | I version                         | -40 |     | 85       | Ĵ    |
| T <sub>A</sub>      | Operating free-air temperature   |                                                | T version                         | -40 |     | 105      | C    |
|                     | Processor frequency              | $V_{\rm CC}$ = 1.8 V, Duty cycle = 50          | % ±10%                            | dc  |     | 4.15     |      |
| f <sub>SYSTEM</sub> | (maximum MCLK frequency) (1) (2) | V <sub>CC</sub> = 2.7 V, Duty cycle = 50% ±10% |                                   | dc  |     | 12       | MHz  |
|                     | (see Figure 1)                   | V <sub>CC</sub> ≥ 3.3 V, Duty cycle = 50% ±10% |                                   | dc  |     | 16       |      |

- (1) The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency.
- (2) Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet.



NOTE: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V.

Figure 1. Operating Area

www.ti.com

# Active Mode Supply Current (into DV<sub>CC</sub> + AV<sub>CC</sub>) Excluding External Current (1)(2)

| F                      | PARAMETER                           | TEST CONDITIONS                                                                                                                                                                                                                                     | T <sub>A</sub>   | $v_{cc}$     | MIN TYP | MAX        | UNIT |
|------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------|---------|------------|------|
| I <sub>AM,1MHz</sub>   | Active mode (AM)<br>current (1 MHz) | $\begin{split} f_{DCO} &= f_{MCLK} = f_{SMCLK} = 1 \text{ MHz}, \\ f_{ACLK} &= 32768 \text{ Hz}, \\ Program executes in flash, \\ BCSCTL1 &= CALBC1_1MHZ, \\ DCOCTL &= CALDCO_1MHZ, \\ CPUOFF &= 0, SCG0 = 0, SCG1 = 0, \\ OSCOFF &= 0 \end{split}$ |                  | 2.2 V<br>3 V | 390     | 390<br>550 | μΑ   |
|                        |                                     | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$                                                                                                                                                                                                   |                  | 2.2 V        | 240     |            |      |
| I <sub>AM,1MHz</sub>   | Active mode (AM)<br>current (1 MHz) | f <sub>ACLK</sub> = 32768 Hz,<br>Program executes in RAM,<br>BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 0, SCG0 = 0, SCG1 = 0,<br>OSCOFF = 0                                                                                       |                  | 3.3 V        | 340     |            | μА   |
|                        |                                     | f <sub>MCLK</sub> = f <sub>SMCLK</sub> = f <sub>ACLK</sub> = 32768 Hz/8 = 4096 Hz,                                                                                                                                                                  | -40°C to<br>85°C | 2.2 V        | 5       | 9          |      |
|                        | Active mode (AM)                    | f <sub>DCO</sub> = 0 Hz,<br>Program executes in flash,                                                                                                                                                                                              | 105°C            |              |         | 18         |      |
| I <sub>AM,4kHz</sub>   | current (4 kHz)                     | SELMx = 11, SELS = 1,<br>DIVMx = DIVSx = DIVAx = 11,                                                                                                                                                                                                | -40°C to<br>85°C | 3 V          | 6       | 10         | μA   |
|                        |                                     | CPUOFF = 0, SCG0 = 1, SCG1 = 0,<br>OSCOFF = 0                                                                                                                                                                                                       | 105°C            |              |         | 20         |      |
|                        |                                     | $f_{MCLK} = f_{SMCLK} = f_{DCO(0, 0)} \approx 100 \text{ kHz},$                                                                                                                                                                                     | -40°C to<br>85°C | 2.2 V        | 60      | 85         |      |
| I <sub>AM,100kHz</sub> | Active mode (AM)                    | $f_{ACLK} = 0 Hz,$                                                                                                                                                                                                                                  | 105°C            |              |         | 95         |      |
|                        | current (100 kHz)                   |                                                                                                                                                                                                                                                     | -40°C to<br>85°C | 3 V          | 72      | 95         | μA   |
|                        |                                     |                                                                                                                                                                                                                                                     | 105°C            |              |         | 105        |      |

 <sup>(1)</sup> All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current.
 (2) The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF.



# Typical Characteristics - Active-Mode Supply Current (Into DV<sub>cc</sub> + AV<sub>cc</sub>)

## ACTIVE-MODE CURRENT SUPPLY VOLTAGE $T_A = 25^{\circ}C$ 8.0 f<sub>DCO</sub> = 16 MHz 7.0 6.0 Active Mode Current - mA $f_{DCO}$ = 12 MHz 5.0 4.0 $f_{DCO} = 8 \text{ MHz}$ 3.0 2.0 1.0 $f_{DCO} = 1 MHz$ 1.5 2.0 3.0 3.5 4.0 V<sub>CC</sub> - Supply Voltage - V

Figure 2.



Figure 3.



# Low-Power-Mode Supply Currents (Into $V_{\text{CC}}$ ) Excluding External Current $^{(1)(2)}$

|                          | PARAMETER                                      | TEST CONDITIONS                                                                                                                                                                                                                                                                           | T <sub>A</sub>   | V <sub>CC</sub> | MIN TYP | MAX                     | UNIT    |
|--------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|---------|-------------------------|---------|
|                          |                                                | f <sub>MCLK</sub> = 0 MHz,                                                                                                                                                                                                                                                                |                  | 2.2 V           | 75      | 90                      |         |
| I <sub>LPM0,1MHz</sub>   | Low-power mode 0 (LPM0) current <sup>(3)</sup> | $\begin{split} f_{\text{SMCLK}} &= f_{\text{DCO}} = 1 \text{ MHz}, \\ f_{\text{ACLK}} &= 32768 \text{ Hz}, \\ \text{BCSCTL1} &= \text{CALBC1\_1MHZ}, \\ \text{DCOCTL} &= \text{CALDCO\_1MHZ}, \\ \text{CPUOFF} &= 1, \text{SCG0} = 0, \\ \text{SCG1} &= 0, \text{OSCOFF} = 0 \end{split}$ |                  | 3 V             | 90      | 120                     | μΑ      |
|                          |                                                | f <sub>MCLK</sub> = 0 MHz,                                                                                                                                                                                                                                                                |                  | 2.2 V           | 37      | 48                      |         |
| I <sub>LPM0,100kHz</sub> | Low-power mode 0 (LPM0) current <sup>(3)</sup> | $\begin{split} &f_{\text{SMCLK}} = f_{\text{DCO}(0,\ 0)} \approx 100\ \text{kHz}, \\ &f_{\text{ACLK}} = 0\ \text{Hz}, \\ &\text{RSELx} = 0,\ \text{DCOx} = 0, \\ &\text{CPUOFF} = 1,\ \text{SCG0} = 0, \\ &\text{SCG1} = 0,\ \text{OSCOFF} = 1 \end{split}$                               |                  | 3 V             | 41      | 65                      | μΑ      |
|                          |                                                | $f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$<br>$f_{DCO} = 1 \text{ MHz},$                                                                                                                                                                                                                     | -40°C to<br>85°C | 2.2 V           | 22      | 29                      |         |
|                          | Low-power mode 2                               | $f_{ACLK} = 32768 \text{ Hz},$                                                                                                                                                                                                                                                            | 105°C            |                 |         | 31                      |         |
| I <sub>LPM2</sub>        | (LPM2) current <sup>(4)</sup>                  | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 1, SCG0 = 0,                                                                                                                                                                                                                  | -40°C to<br>85°C | 3 V             | 25      | 32                      | μA      |
|                          |                                                | SCG1 = 1, OSCOFF = 0                                                                                                                                                                                                                                                                      | 105°C            |                 |         | 34                      |         |
|                          |                                                |                                                                                                                                                                                                                                                                                           | -40°C            |                 | 0.7     | 1.4                     | μΑ      |
|                          |                                                |                                                                                                                                                                                                                                                                                           | 25°C             | 2.2 V           | 0.7     | 1.4                     |         |
|                          |                                                | $\begin{split} f_{DCO} &= f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}, \\ f_{ACLK} &= 32768 \text{ Hz}, \\ CPUOFF &= 1, SCG0 = 1, \\ SCG1 &= 1, OSCOFF = 0 \end{split}$                                                                                                                          | 85°C             | 2.2 V           | 2.4     | 3.3                     |         |
| l                        | Low-power mode 3 (LPM3) current <sup>(4)</sup> |                                                                                                                                                                                                                                                                                           | 105°C            |                 | 5       | 10                      |         |
| I <sub>LPM3,LFXT1</sub>  |                                                |                                                                                                                                                                                                                                                                                           | -40°C            |                 | 0.9     | 1.5                     |         |
|                          |                                                |                                                                                                                                                                                                                                                                                           | 25°C             | 3 V             | 0.9     | 1.5                     |         |
|                          |                                                |                                                                                                                                                                                                                                                                                           | 85°C             | 3 V             | 2.6     | 3.8                     |         |
|                          |                                                |                                                                                                                                                                                                                                                                                           | 105°C            |                 | 6       | 3.3<br>10<br>1.5<br>1.5 |         |
|                          |                                                |                                                                                                                                                                                                                                                                                           | -40°C            |                 | 0.4     | 1                       |         |
|                          |                                                |                                                                                                                                                                                                                                                                                           | 25°C             | 2.2 V           | 0.5     | 1                       |         |
|                          |                                                | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$                                                                                                                                                                                                                                         | 85°C             | 2.2 V           | 1.8     | 2.9                     |         |
| ı                        | Low-power mode 3                               | f <sub>ACLK</sub> from internal LF oscillator (VLO),                                                                                                                                                                                                                                      | 105°C            |                 | 4.5     | 9                       |         |
| I <sub>LPM3,VLO</sub>    | current, (LPM3) <sup>(4)</sup>                 | CPUOFF = 1, SCG0 = 1,                                                                                                                                                                                                                                                                     | -40°C            |                 | 0.5     | 1.2                     | μA      |
|                          |                                                | SCG1 = 1, OSCOFF = 0                                                                                                                                                                                                                                                                      | 25°C             | 3 V             | 0.6     | 1.2                     |         |
|                          |                                                |                                                                                                                                                                                                                                                                                           | 85°C             | 3 V             | 2.1     | 3.3                     |         |
|                          |                                                |                                                                                                                                                                                                                                                                                           | 105°C            |                 | 5.5     | 11                      | +       |
|                          |                                                | f f f 0 MH-                                                                                                                                                                                                                                                                               | -40°C            |                 | 0.1     | 0.5                     |         |
|                          | Low-power mode 4                               | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$<br>$f_{ACLK} = 0 \text{ Hz},$                                                                                                                                                                                                           | 25°C             | 2.2 V/          | 0.1     | 0.5                     | 5<br>uA |
| LPM4                     | (LPM4) current <sup>(5)</sup>                  | CPUOFF = 1, SCG0 = 1,                                                                                                                                                                                                                                                                     | 85°C             | 3 V             | 1.5     | 3                       |         |
|                          |                                                | SCG1 = 1, OSCOFF = 1                                                                                                                                                                                                                                                                      | 105°C            |                 | 4.5     | 9                       |         |

 <sup>(1)</sup> All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current.
 (2) The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF. Current for brownout and WDT clocked by SMCLK included.

Current for brownout and WDT clocked by ACLK included.

Current for brownout included.



# Schmitt-Trigger Inputs (Ports P1, P2, P3, P4, and RST/NMI)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       | TEST CONDITIONS                                                    | V <sub>cc</sub> | MIN                  | TYP | MAX                  | UNIT |
|-------------------|-----------------------------------------------------------------|--------------------------------------------------------------------|-----------------|----------------------|-----|----------------------|------|
|                   |                                                                 |                                                                    |                 | 0.45 V <sub>CC</sub> |     | 0.75 V <sub>CC</sub> |      |
| $V_{\text{IT+}}$  | Positive-going input threshold voltage                          |                                                                    | 2.2 V           | 1                    |     | 1.65                 | V    |
|                   |                                                                 |                                                                    | 3 V             | 1.35                 |     | 2.25                 |      |
|                   |                                                                 |                                                                    |                 | 0.25 V <sub>CC</sub> |     | 0.55 V <sub>CC</sub> |      |
| $V_{\text{IT-}}$  | Negative-going input threshold voltage                          |                                                                    | 2.2 V           | 0.55                 |     | 1.20                 | V    |
|                   |                                                                 |                                                                    | 3 V             | 0.75                 |     | 1.65                 |      |
| \/                | Input valtage hystoresis ()/                                    |                                                                    | 2.2 V           | 0.1                  |     | 1                    | V    |
| $V_{hys}$         | Input voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                                    | 3 V             | 0.3                  |     | 1                    | V    |
| R <sub>Pull</sub> | Pullup/pulldown resistor                                        | For pullup: $V_{IN} = V_{SS}$ ,<br>For pulldown: $V_{IN} = V_{CC}$ | 3 V             | 20                   | 35  | 50                   | kΩ   |
| C <sub>I</sub>    | Input capacitance                                               | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub>               |                 |                      | 5   |                      | pF   |

## Inputs (Ports P1, P2)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER          |                           | TEST CONDITIONS                                                                              | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|--------------------|---------------------------|----------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>(int)</sub> | External interrupt timing | Port P1, P2: P1.x to P2.x, External trigger pulse width to set interrupt flag <sup>(1)</sup> | 2.2 V/3 V       | 20  |     |     | ns   |

<sup>(1)</sup> An external signal sets the interrupt flag every time the minimum interrupt pulse width t<sub>(int)</sub> is met. It may be set even with trigger signals shorter than t<sub>(int)</sub>.

## Leakage Current (Ports P1, P2, P3, and P4)

|                        | PARAMETER                      | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|------------------------|--------------------------------|-----------------|-----------------|-----|-----|-----|------|
| I <sub>lkg(Px.y)</sub> | High-impedance leakage current | (1) (2)         | 2.2 V/3 V       |     |     | ±50 | nA   |

<sup>(1)</sup> The leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pin(s), unless otherwise noted.

<sup>(2)</sup> The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is disabled.



## Outputs (Ports P1, P2, P3, and P4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                            | PARAMETER                 | TEST CONDITIONS                       | V <sub>cc</sub> | MIN                    | MAX             | UNIT |
|----------------------------|---------------------------|---------------------------------------|-----------------|------------------------|-----------------|------|
|                            |                           | $I_{OH(max)} = -1.5 \text{ mA}^{(1)}$ | 2.2 V           | V <sub>CC</sub> - 0.25 | $V_{CC}$        |      |
| V <sub>OH</sub> High-level | High-level output voltage | $I_{OH(max)} = -6 \text{ mA}^{(2)}$   | 2.2 V           | V <sub>CC</sub> - 0.6  | $V_{CC}$        | V    |
|                            | nigh-level output voltage | $I_{OH(max)} = -1.5 \text{ mA}^{(1)}$ | 3 V             | V <sub>CC</sub> - 0.25 | $V_{CC}$        | V    |
|                            |                           | $I_{OH(max)} = -6 \text{ mA}^{(2)}$   | 3 V             | V <sub>CC</sub> - 0.6  | $V_{CC}$        |      |
|                            |                           | $I_{OL(max)} = 1.5 \text{ mA}^{(1)}$  | 2.2 V           | $V_{SS}$               | $V_{SS} + 0.25$ |      |
| V                          | Low lovel output voltage  | $I_{OL(max)} = 6 \text{ mA}^{(2)}$    | 2.2 V           | $V_{SS}$               | $V_{SS} + 0.6$  | V    |
| V <sub>OL</sub>            | Low-level output voltage  | $I_{OL(max)} = 1.5 \text{ mA}^{(1)}$  | 3 V             | $V_{SS}$               | $V_{SS} + 0.25$ | V    |
|                            |                           | $I_{OL(max)} = 6 \text{ mA}^{(2)}$    | 3 V             | $V_{SS}$               | $V_{SS} + 0.6$  |      |

<sup>(1)</sup> The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±12 mA to hold the maximum voltage drop specified.

## Output Frequency (Ports P1, P2, P3, and P4)

| PARAMETER             |                                   | TEST CONDITIONS                                                                                    | V <sub>CC</sub> | MIN TY | P MAX | UNIT   |
|-----------------------|-----------------------------------|----------------------------------------------------------------------------------------------------|-----------------|--------|-------|--------|
| fo                    | Port output frequency (with load) | P1.4/SMCLK, C <sub>1</sub> = 20 pF,                                                                | 2.2 V           |        | 10    | NAL I- |
| T <sub>Px.y</sub>     |                                   | P1.4/SMCLK, $C_L = 20 \text{ pF}$ , $R_L = 1 \text{ k}\Omega$ against $V_{CC}/2^{\binom{1}{2}(2)}$ | 3 V             |        | 12    | MHz    |
| 4                     | Clock output frequency            | PO 0/4 OLIV PA 4/ONOLIV O 00 = 5(2)                                                                | 2.2 V           |        | 12    | NAL I- |
| f <sub>Port_CLK</sub> |                                   | P2.0/ACLK, P1.4/SMCLK, $C_L = 20 \text{ pF}^{(2)}$                                                 | 3 V             |        | 16    | MHz    |

Alternatively, a resistive divider with two 2-kΩ resistors between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap
of the divider.

<sup>(2)</sup> The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±48 mA to hold the maximum voltage drop specified.

<sup>(2)</sup> The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.



## **Typical Characteristics - Outputs**

One output loaded at a time.

#### TYPICAL LOW-LEVEL OUTPUT CURRENT vs



# 50.0 $V_{CC} = 3 V$

TYPICAL LOW-LEVEL OUTPUT CURRENT

LOW-LEVEL OUTPUT VOLTAGE



Figure 5.

# **TYPICAL HIGH-LEVEL OUTPUT CURRENT**

# **HIGH-LEVEL OUTPUT VOLTAGE**



# **TYPICAL HIGH-LEVEL OUTPUT CURRENT HIGH-LEVEL OUTPUT VOLTAGE**



Figure 7.



# POR/Brownout Reset (BOR) (1) (2)

|                         | PARAMETER                                                       | TEST CONDITIONS              | V <sub>CC</sub> | MIN | TYP                       | MAX  | UNIT |
|-------------------------|-----------------------------------------------------------------|------------------------------|-----------------|-----|---------------------------|------|------|
| V <sub>CC(start)</sub>  | See Figure 8                                                    | dV <sub>CC</sub> /dt ≤ 3 V/s |                 |     | $0.7 \times V_{(B\_IT-)}$ |      | V    |
| V <sub>(B_IT-)</sub>    | See Figure 8 through Figure 10                                  | dV <sub>CC</sub> /dt ≤ 3 V/s |                 |     |                           | 1.71 | V    |
| V <sub>hys(B_IT-)</sub> | See Figure 8                                                    | dV <sub>CC</sub> /dt ≤ 3 V/s |                 | 70  | 130                       | 210  | mV   |
| t <sub>d(BOR)</sub>     | See Figure 8                                                    |                              |                 |     |                           | 2000 | μs   |
| t <sub>(reset)</sub>    | Pulse length needed at RST/NMI pin to accepted reset internally |                              | 3 V             | 2   |                           |      | μs   |

- (1) The current consumption of the brownout module is already included in the I<sub>CC</sub> current consumption data. The voltage level V<sub>(B\_IT-)</sub> + V<sub>hys(B\_IT-)</sub> is ≤ 1.8 V.
- (2) During power up, the CPU begins code execution following a period of t<sub>d(BOR)</sub> after V<sub>CC</sub> = V<sub>(B\_IT-)</sub> + V<sub>hys(B\_IT-)</sub>. The default DCO settings must not be changed until V<sub>CC</sub> ≥ V<sub>CC(min)</sub>, where V<sub>CC(min)</sub> is the minimum supply voltage for the desired operating frequency.



Figure 8. POR/Brownout Reset (BOR) vs Supply Voltage



# Typical Characteristics - POR/Brownout Reset (BOR)



Figure 9.  $V_{\text{CC(drop)}}$  Level With a Square Voltage Drop to Generate a POR/Brownout Signal



Figure 10.  $V_{CC(drop)}$  Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal



#### **Main DCO Characteristics**

- All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15.
- DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>.
- Modulation control bits MODx select how often f<sub>DCO(RSEL,DCO+1)</sub> is used within the period of 32 DCOCLK cycles. The frequency f<sub>DCO(RSEL,DCO)</sub> is used for the remaining cycles. The frequency is an average equal to:

$$f_{average} = \frac{32 \times f_{DCO(RSEL,DCO)} \times f_{DCO(RSEL,DCO+1)}}{MOD \times f_{DCO(RSEL,DCO)} + (32 - MOD) \times f_{DCO(RSEL,DCO+1)}}$$

## **DCO Frequency**

|                        | PARAMETER                                    | TEST CONDITIONS                                      | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT  |
|------------------------|----------------------------------------------|------------------------------------------------------|-----------------|------|------|------|-------|
|                        |                                              | RSELx < 14                                           |                 | 1.8  |      | 3.6  |       |
| $V_{CC}$               | Supply voltage range                         | RSELx = 14                                           |                 | 2.2  |      | 3.6  | V     |
|                        |                                              | RSELx = 15                                           |                 | 3.0  |      | 3.6  | ì     |
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                         | RSELx = 0, $DCOx = 0$ , $MODx = 0$                   | 2.2 V/3 V       | 0.06 |      | 0.14 | MHz   |
| f <sub>DCO(0,3)</sub>  | DCO frequency (0, 3)                         | RSELx = 0, $DCOx = 3$ , $MODx = 0$                   | 2.2 V/3 V       | 0.07 |      | 0.17 | MHz   |
| f <sub>DCO(1,3)</sub>  | DCO frequency (1, 3)                         | RSELx = 1, DCOx = 3, MODx = 0                        | 2.2 V/3 V       | 0.10 |      | 0.20 | MHz   |
| f <sub>DCO(2,3)</sub>  | DCO frequency (2, 3)                         | RSELx = 2, $DCOx = 3$ , $MODx = 0$                   | 2.2 V/3 V       | 0.14 |      | 0.28 | MHz   |
| f <sub>DCO(3,3)</sub>  | DCO frequency (3, 3)                         | RSELx = 3, $DCOx = 3$ , $MODx = 0$                   | 2.2 V/3 V       | 0.20 |      | 0.40 | MHz   |
| f <sub>DCO(4,3)</sub>  | DCO frequency (4, 3)                         | RSELx = 4, $DCOx = 3$ , $MODx = 0$                   | 2.2 V/3 V       | 0.28 |      | 0.54 | MHz   |
| f <sub>DCO(5,3)</sub>  | DCO frequency (5, 3)                         | RSELx = 5, $DCOx = 3$ , $MODx = 0$                   | 2.2 V/3 V       | 0.39 |      | 0.77 | MHz   |
| f <sub>DCO(6,3)</sub>  | DCO frequency (6, 3)                         | RSELx = 6, $DCOx = 3$ , $MODx = 0$                   | 2.2 V/3 V       | 0.54 |      | 1.06 | MHz   |
| f <sub>DCO(7,3)</sub>  | DCO frequency (7, 3)                         | RSELx = 7, $DCOx = 3$ , $MODx = 0$                   | 2.2 V/3 V       | 0.80 |      | 1.50 | MHz   |
| f <sub>DCO(8,3)</sub>  | DCO frequency (8, 3)                         | RSELx = 8, $DCOx = 3$ , $MODx = 0$                   | 2.2 V/3 V       | 1.10 |      | 2.10 | MHz   |
| f <sub>DCO(9,3)</sub>  | DCO frequency (9, 3)                         | RSELx = 9, $DCOx = 3$ , $MODx = 0$                   | 2.2 V/3 V       | 1.60 |      | 3.00 | MHz   |
| f <sub>DCO(10,3)</sub> | DCO frequency (10, 3)                        | RSELx = 10, $DCOx = 3$ , $MODx = 0$                  | 2.2 V/3 V       | 2.50 |      | 4.30 | MHz   |
| f <sub>DCO(11,3)</sub> | DCO frequency (11, 3)                        | RSELx = 11, DCOx = 3, MODx = 0                       | 2.2 V/3 V       | 3.00 |      | 5.50 | MHz   |
| f <sub>DCO(12,3)</sub> | DCO frequency (12, 3)                        | RSELx = 12, DCOx = 3, MODx = 0                       | 2.2 V/3 V       | 4.30 |      | 7.30 | MHz   |
| f <sub>DCO(13,3)</sub> | DCO frequency (13, 3)                        | RSELx = 13, $DCOx = 3$ , $MODx = 0$                  | 2.2 V/3 V       | 6.00 |      | 9.60 | MHz   |
| f <sub>DCO(14,3)</sub> | DCO frequency (14, 3)                        | RSELx = 14, DCOx = 3, MODx = 0                       | 2.2 V/3 V       | 8.60 |      | 13.9 | MHz   |
| f <sub>DCO(15,3)</sub> | DCO frequency (15, 3)                        | RSELx = 15, DCOx = 3, MODx = 0                       | 3 V             | 12.0 |      | 18.5 | MHz   |
| f <sub>DCO(15,7)</sub> | DCO frequency (15, 7)                        | RSELx = 15, DCOx = 7, MODx = 0                       | 3 V             | 16.0 |      | 26.0 | MHz   |
| S <sub>RSEL</sub>      | Frequency step between range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)} / f_{DCO(RSEL,DCO)}$ | 2.2 V/3 V       |      |      | 1.55 | ratio |
| S <sub>DCO</sub>       | Frequency step between tap DCO and DCO+1     | $S_{DCO} = f_{DCO(RSEL,DCO+1)} / f_{DCO(RSEL,DCO)}$  | 2.2 V/3 V       | 1.05 | 1.08 | 1.12 | ratio |
|                        | Duty cycle                                   | Measured at P1.4/SMCLK                               | 2.2 V/3 V       | 40   | 50   | 60   | %     |



## **Calibrated DCO Frequencies - Tolerance at Calibration**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                          | TEST CONDITIONS                                                        | T <sub>A</sub> | V <sub>CC</sub> | MIN   | TYP  | MAX   | UNIT |
|-------------------------|------------------------------------|------------------------------------------------------------------------|----------------|-----------------|-------|------|-------|------|
|                         | Frequency tolerance at calibration |                                                                        | 25°C           | 3 V             | -1    | ±0.2 | +1    | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value            | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 25°C           | 3 V             | 0.990 | 1    | 1.010 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value            | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 25°C           | 3 V             | 7.920 | 8    | 8.080 | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value           | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C           | 3 V             | 11.88 | 12   | 12.12 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value           | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C           | 3 V             | 15.84 | 16   | 16.16 | MHz  |

## Calibrated DCO Frequencies - Tolerance Over Temperature 0°C to 85°C

|                         | PARAMETER                         | TEST CONDITIONS                                                        | T <sub>A</sub> | $v_{cc}$ | MIN   | TYP  | MAX   | UNIT |
|-------------------------|-----------------------------------|------------------------------------------------------------------------|----------------|----------|-------|------|-------|------|
|                         | 1-MHz tolerance over temperature  |                                                                        | 0°C to 85°C    | 3 V      | -2.5  | ±0.5 | +2.5  | %    |
|                         | 8-MHz tolerance over temperature  |                                                                        | 0°C to 85°C    | 3 V      | -2.5  | ±1.0 | +2.5  | %    |
|                         | 12-MHz tolerance over temperature |                                                                        | 0°C to 85°C    | 3 V      | -2.5  | ±1.0 | +2.5  | %    |
|                         | 16-MHz tolerance over temperature |                                                                        | 0°C to 85°C    | 3 V      | -3    | ±2.0 | +3    | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value           | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 0°C to 85°C    | 2.2 V    | 0.97  | 1    | 1.03  | MHz  |
|                         |                                   |                                                                        |                | 3 V      | 0.975 | 1    | 1.025 |      |
|                         |                                   |                                                                        |                | 3.6 V    | 0.97  | 1    | 1.03  |      |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value           | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 0°C to 85°C    | 2.2 V    | 7.76  | 8    | 8.4   | MHz  |
|                         |                                   |                                                                        |                | 3 V      | 7.8   | 8    | 8.2   |      |
|                         |                                   |                                                                        |                | 3.6 V    | 7.6   | 8    | 8.24  |      |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value          | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 0°C to 85°C    | 2.2 V    | 11.7  | 12   | 12.3  | MHz  |
|                         |                                   |                                                                        |                | 3 V      | 11.7  | 12   | 12.3  |      |
|                         |                                   |                                                                        |                | 3.6 V    | 11.7  | 12   | 12.3  |      |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value          | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 0°C to 85°C    | 3 V      | 15.52 | 16   | 16.48 | MHz  |
|                         |                                   |                                                                        |                | 3.6 V    | 15    | 16   | 16.48 |      |



# Calibrated DCO Frequencies - Tolerance Over Supply Voltage $V_{\text{CC}}$

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                             | TEST CONDITIONS                                                        | $T_A$ | V <sub>cc</sub> | MIN   | TYP | MAX   | UNIT |
|-------------------------|---------------------------------------|------------------------------------------------------------------------|-------|-----------------|-------|-----|-------|------|
|                         | 1-MHz tolerance over V <sub>CC</sub>  |                                                                        | 25°C  | 1.8 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 8-MHz tolerance over V <sub>CC</sub>  |                                                                        | 25°C  | 1.8 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 12-MHz tolerance over V <sub>CC</sub> |                                                                        | 25°C  | 2.2 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 16-MHz tolerance over V <sub>CC</sub> |                                                                        | 25°C  | 3 V to 3.6 V    | -6    | ±2  | +3    | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value               | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 25°C  | 1.8 V to 3.6 V  | 0.97  | 1   | 1.03  | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value               | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 25°C  | 1.8 V to 3.6 V  | 7.76  | 8   | 8.24  | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value              | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C  | 2.2 V to 3.6 V  | 11.64 | 12  | 12.36 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value              | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C  | 3 V to 3.6 V    | 15    | 16  | 16.48 | MHz  |

# **Calibrated DCO Frequencies - Overall Tolerance**

| PAF                     | RAMETER                     | TEST CONDITIONS                                                        | T <sub>A</sub>                        | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT |
|-------------------------|-----------------------------|------------------------------------------------------------------------|---------------------------------------|-----------------|------|-----|------|------|
|                         | 1-MHz tolerance overall     |                                                                        | I: -40°C to 85°C<br>T: -40°C to 105°C | 1.8 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 8-MHz tolerance overall     |                                                                        | I: -40°C to 85°C<br>T: -40°C to 105°C | 1.8 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 12-MHz<br>tolerance overall |                                                                        | I: -40°C to 85°C<br>T: -40°C to 105°C | 2.2 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 16-MHz<br>tolerance overall |                                                                        | I: -40°C to 85°C<br>T: -40°C to 105°C | 3 V to 3.6 V    | -6   | ±3  | +6   | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz<br>calibration value  | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | I: -40°C to 85°C<br>T: -40°C to 105°C | 1.8 V to 3.6 V  | 0.95 | 1   | 1.05 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz<br>calibration value  | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | I: -40°C to 85°C<br>T: -40°C to 105°C | 1.8 V to 3.6 V  | 7.6  | 8   | 8.4  | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value    | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | I: -40°C to 85°C<br>T: -40°C to 105°C | 2.2 V to 3.6 V  | 11.4 | 12  | 12.6 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value    | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | I: -40°C to 85°C<br>T: -40°C to 105°C | 3 V to 3.6 V    | 15   | 16  | 17   | MHz  |

Frequency - MHz

0.98

0.97

-50.0

 $V_{CC} = 3.6 \text{ V}$ 

-25.0



# Typical Characteristics - Calibrated 1-MHz DCO Frequency CALIBRATED 1-MHz FREQUENCY CALIBRATED 1-MHz FREQUENCY

# 1.03 1.02 V<sub>CC</sub> = 1.8 V 1.00 V<sub>CC</sub> = 2.2 V V<sub>CC</sub> = 3.0 V

Figure 11.

25.0

T<sub>A</sub> - Temperature - °C

50.0

75.0

100.0



Figure 12.



#### Wake-Up From Lower-Power Modes (LPM3/4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                         | TEST CONDITIONS                                  | V <sub>cc</sub> | MIN TYP                                              | MAX | UNIT |
|-------------------------|---------------------------------------------------|--------------------------------------------------|-----------------|------------------------------------------------------|-----|------|
|                         |                                                   | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ   |                 |                                                      | 2   |      |
|                         | DCO clock wake-up time                            | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ   | 2.2 V/3 V       |                                                      | 1.5 |      |
| <sup>t</sup> DCO,LPM3/4 | DCO clock wake-up time from LPM3/4 <sup>(1)</sup> | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ |                 |                                                      | 1   | μs   |
|                         |                                                   | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ | 3 V             |                                                      | 1   |      |
| t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3/4 <sup>(2)</sup>       |                                                  |                 | 1 / f <sub>MCLK</sub> +<br>t <sub>Clock,LPM3/4</sub> |     |      |

<sup>(1)</sup> The DCO clock wake-up time is measured from the edge of an external wake-up signal (for example, a port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK).

# Typical Characteristics - DCO Clock Wake-Up Time From LPM3/4

**CLOCK WAKE-UP TIME FROM LPM3** 



Figure 13.

<sup>(2)</sup> Parameter applicable only if DCOCLK is used for MCLK.



# DCO With External Resistor R<sub>OSC</sub><sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                  | TEST CONDITIONS                                 | V <sub>cc</sub> | MIN TYP | MAX | UNIT |
|-----------------------|--------------------------------------------|-------------------------------------------------|-----------------|---------|-----|------|
|                       |                                            | DCOR = 1,                                       | 2.2 V           | 1.8     |     |      |
| f <sub>DCO,ROSC</sub> | DCO output frequency with R <sub>OSC</sub> | RSELx = 4, DCOx = 3, MODx = 0,<br>$T_A = 25$ °C | 3 V             | 1.95    |     | MHz  |
| D <sub>T</sub>        | Temperature drift                          | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0      | 2.2 V/3 V       | ±0.1    |     | %/°C |
| D <sub>V</sub>        | Drift with V <sub>CC</sub>                 | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0      | 2.2 V/3 V       | 10      |     | %/V  |

(1)  $R_{OSC} = 100 \text{ k}\Omega$ . Metal film resistor, type 0257, 0.6 W with 1% tolerance and  $T_K = \pm 50 \text{ ppm/}^{\circ}\text{C}$ .



 $R_{OSC}$  - External Resistor -  $k\Omega$ Figure 14.

**DCO FREQUENCY** 



**DCO FREQUENCY** 

Figure 15.

**DCO FREQUENCY** 

#### **TEMPERATURE** $V_{CC} = 3 V$ 2.50 2.25 $R_{OSC} = 100k$ 2.00 1.75 DCO Frequency - MHz 1.50 1.25 1.00 $R_{OSC} = 270k$ 0.75 0.50 R<sub>OSC</sub> = 1M 0.25 0.00 -25.0 25.0 50.0 75.0 100.0 -50.0 0.0 T<sub>A</sub> - Temperature - C Figure 16.



Figure 17.



# Crystal Oscillator LFXT1, Low-Frequency Mode<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                         | TEST CONDITIONS                                                           | V <sub>cc</sub> | MIN   | TYP   | MAX   | UNIT |
|-----------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------|-------|-------|-------|------|
| f <sub>LFXT1,LF</sub>       | LFXT1 oscillator crystal frequency, LF mode 0, 1                  | XTS = 0, LFXT1Sx = 0 or 1                                                 | 1.8 V to 3.6 V  |       | 32768 |       | Hz   |
| f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level square wave input frequency, LF mode | XTS = 0, LFXT1Sx = 3                                                      | 1.8 V to 3.6 V  | 10000 | 32768 | 50000 | Hz   |
| 04                          | Oscillation allowance for                                         | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ Hz, $C_{L,eff} = 6$ pF |                 |       | 500   |       | kΩ   |
| OA <sub>LF</sub>            | LF crystals                                                       | stals YTS = 0 LEYT1Sv = 0                                                 |                 | 200   |       | , KΩ  |      |
|                             |                                                                   | XTS = 0, $XCAPx = 0$                                                      |                 |       | 1     |       |      |
| 0                           | Integrated effective load                                         | XTS = 0, $XCAPx = 1$                                                      |                 |       | 5.5   |       | , r  |
| $C_{L,eff}$                 | capacitance, LF mode <sup>(2)</sup>                               | XTS = 0, $XCAPx = 2$                                                      |                 |       | 8.5   |       | pF   |
|                             |                                                                   | XTS = 0, XCAPx = 3                                                        |                 |       | 11    |       | Ÿ    |
|                             | Duty cycle, LF mode                                               | XTS = 0, Measured at P2.0/ACLK,<br>f <sub>LFXT1,LF</sub> = 32768 Hz       | 2.2 V/3 V       | 30    | 50    | 70    | %    |
| f <sub>Fault,LF</sub>       | Oscillator fault frequency,<br>LF mode <sup>(3)</sup>             | XTS = 0, LFXT1Sx = 3 <sup>(4)</sup>                                       | 2.2 V/3 V       | 10    |       | 10000 | Hz   |

- (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.
  - (a) Keep the trace between the device and the crystal as short as possible.
  - (b) Design a good ground plane around the oscillator pins.
  - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - (f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
  - (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (2) Includes parasitic bond and package capacitance (approximately 2 pF per pin).
  - Because the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the crystal that is used.
- (3) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- (4) Measured with logic-level input frequency but also applies to operation with crystals.

# Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                     | PARAMETER                                      | T <sub>A</sub>                        | V <sub>cc</sub> | MIN | TYP | MAX | UNIT  |
|-------------------------------------|------------------------------------------------|---------------------------------------|-----------------|-----|-----|-----|-------|
|                                     | VI O fraguency                                 | -40°C to 85°C                         | 2 2 1/2 1/      | 4   | 12  | 20  | Id In |
| ¹√LO                                | VLO frequency                                  | 105°C                                 | 2.2 V/3 V       |     |     | 22  | kHz   |
| df <sub>VLO</sub> /dT               | VLO frequency temperature drift <sup>(1)</sup> | I: -40°C to 85°C<br>T: -40°C to 105°C | 2.2 V/3 V       |     | 0.5 |     | %/°C  |
| df <sub>VLO</sub> /dV <sub>CC</sub> | VLO frequency supply voltage drift (2)         | 25°C                                  | 1.8 V to 3.6 V  |     | 4   |     | %/V   |

(1) Calculated using the box method:

I version: [MAX(-40...85°C) - MIN(-40...85°C)]/MIN(-40...85°C)/[85°C - (-40°C)]

T version: [MAX(-40...105°C) - MIN(-40...105°C)]/MIN(-40...105°C)/[105°C - (-40°C)]

(2) Calculated using the box method: [MAX(1.8...3.6 V) - MIN(1.8...3.6 V)]/MIN(1.8...3.6 V)/(3.6 V - 1.8 V)



# Crystal Oscillator LFXT1, High-Frequency Mode<sup>(1)</sup>

|                             | PARAMETER                                                           | TEST CONDITIONS                                                                                                                                               | V <sub>CC</sub> | MIN | TYP  | MAX | UNIT |
|-----------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------|
| f <sub>LFXT1,HF0</sub>      | LFXT1 oscillator crystal frequency, HF mode 0                       | XTS = 1, LFXT1Sx = 0                                                                                                                                          | 1.8 V to 3.6 V  | 0.4 |      | 1   | MHz  |
| f <sub>LFXT1,HF1</sub>      | LFXT1 oscillator crystal frequency, HF mode 1                       | XTS = 1, LFXT1Sx = 1                                                                                                                                          | 1.8 V to 3.6 V  | 1   |      | 4   | MHz  |
|                             |                                                                     |                                                                                                                                                               | 1.8 V to 3.6 V  | 2   |      | 10  |      |
| f <sub>LFXT1,HF2</sub>      | LFXT1 oscillator crystal<br>frequency, HF mode 2                    | XTS = 1, LFXT1Sx = 2                                                                                                                                          | 2.2 V to 3.6 V  | 2   |      | 12  | MHz  |
|                             | nequency, in mode 2                                                 |                                                                                                                                                               | 3 V to 3.6 V    | 2   |      | 16  |      |
|                             | LFXT1 oscillator logic-level                                        |                                                                                                                                                               | 1.8 V to 3.6 V  | 0.4 |      | 10  |      |
| f <sub>LFXT1,HF,logic</sub> | square-wave input frequency, HF                                     | XTS = 1, LFXT1Sx = 3                                                                                                                                          | 2.2 V to 3.6 V  | 0.4 |      | 12  | MHz  |
|                             | mode                                                                |                                                                                                                                                               | 3 V to 3.6 V    | 0.4 |      | 16  |      |
|                             |                                                                     | $\begin{split} XTS &= 1, LFXT1Sx = 0, \\ f_{LFXT1,HF} &= 1 \text{ MHz}, \\ C_{L,eff} &= 15 \text{ pF} \end{split}$                                            |                 |     | 2700 |     |      |
| $OA_{HF}$                   | Oscillation allowance for HF crystals (see Figure 18 and Figure 19) | $\begin{split} \text{XTS} &= 1,  \text{LFXT1Sx} = 1, \\ \text{f}_{\text{LFXT1,HF}} &= 4  \text{MHz}, \\ \text{C}_{\text{L,eff}} &= 15  \text{pF} \end{split}$ |                 |     | 800  |     | Ω    |
|                             |                                                                     | $\begin{split} XTS &= 1, LFXT1Sx = 2, \\ f_{LFXT1,HF} &= 16 \text{ MHz}, \\ C_{L,eff} &= 15 \text{ pF} \end{split}$                                           |                 |     | 300  |     |      |
| $C_{L,\text{eff}}$          | Integrated effective load capacitance, HF mode (2)                  | XTS = 1 <sup>(3)</sup>                                                                                                                                        |                 |     | 1    |     | pF   |
|                             | Duty avalo HE made                                                  | XTS = 1,<br>Measured at P2.0/ACLK,<br>f <sub>LFXT1,HF</sub> = 10 MHz                                                                                          | 2 2 1/2 1/      | 40  | 50   | 60  | %    |
|                             | Duty cycle, HF mode                                                 | XTS = 1,<br>Measured at P2.0/ACLK,<br>f <sub>LFXT1,HF</sub> = 16 MHz                                                                                          | 2.2 V/3 V       | 40  | 50   | 60  | 70   |
| f <sub>Fault,HF</sub>       | Oscillator fault frequency <sup>(4)</sup>                           | XTS = 1, LFXT1Sx = 3 <sup>(5)</sup>                                                                                                                           | 2.2 V/3 V       | 30  |      | 300 | kHz  |

- (1) To improve EMI on the XT1 oscillator the following guidelines should be observed:
  - (a) Keep the trace between the device and the crystal as short as possible.
  - (b) Design a good ground plane around the oscillator pins.
  - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - (f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
  - (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (2) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- (3) Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- (4) Frequencies below the MIN specification set the fault flag, frequencies above the MAX specification do not set the fault flag, and frequencies in between might set the flag.
- (5) Measured with logic-level input frequency, but also applies to operation with crystals.



# Typical Characteristics - LFXT1 Oscillator in HF Mode (XTS = 1) OSCILLATION ALLOWANCE OSCILLATOR SUPPLY CURRENT



C<sub>L,eff</sub> = 15 pF, T<sub>A</sub> = 25°C

800.0

700.0

700.0

LFXT1Sx = 3

400.0

LFXT1Sx = 2

LFXT1Sx = 2

LFXT1Sx = 1

8.0

Crystal Frequency - MHz

Figure 19.

12.0

20.0

16.0

4.0

**CRYSTAL FREQUENCY** 

Figure 18.

**Timer\_A**over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | •                       |                                                  | `               |     |     |     |      |
|---------------------|-------------------------|--------------------------------------------------|-----------------|-----|-----|-----|------|
|                     | PARAMETER               | TEST CONDITIONS                                  | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
| 1                   |                         | Internal: SMCLK, ACLK                            | 2.2 V           |     |     | 10  |      |
| f <sub>TA</sub>     | Timer_A clock frequency | External: TACLK, INCLK<br>Duty cycle = 50% ± 10% | 3 V             |     |     | 16  | MHz  |
| t <sub>TA.cap</sub> | Timer_A capture timing  | TA0, TA1, TA2                                    | 2.2 V/3 V       | 20  |     |     | ns   |

0.0

0.0

#### Timer\_B

|                     | PARAMETER               | TEST CONDITIONS                               | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------|-----------------------------------------------|-----------------|-----|-----|-----|------|
|                     |                         | Internal: SMCLK, ACLK                         | 2.2 V           |     |     | 10  |      |
| f <sub>TB</sub>     | Timer_B clock frequency | External: TACLK, INCLK Duty cycle = 50% ± 10% | 3 V             |     |     | 16  | MHz  |
| t <sub>TB,cap</sub> | Timer_B capture timing  | TB0, TB1, TB2                                 | 2.2 V/3 V       | 20  |     |     | ns   |



#### **USCI (UART Mode)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                          | CONDITIONS                                                        | V <sub>CC</sub> | MIN | TYP | MAX                 | UNIT |
|---------------------|----------------------------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                         | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                   | 2.2 V/3 V       |     |     | 1                   | MHz  |
|                     | LIADT receive destitute times (1)                  |                                                                   | 2.2 V           | 50  | 150 | 600                 |      |
| ι <sub>T</sub>      | UART receive deglitch time <sup>(1)</sup>          |                                                                   | 3 V             | 50  | 100 | 600                 | ns   |

<sup>(1)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized their width should exceed the maximum specification of the deglitch time.

# USCI (SPI Master Mode)(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 20 and Figure 21)

|                       | PARAMETER                   | TEST CONDITIONS                       | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|-----------------------|-----------------------------|---------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>     | USCI input clock frequency  | SMCLK, ACLK<br>Duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| 4                     | COMI input data actum tima  |                                       | 2.2 V           | 110 |     |                     |      |
| t <sub>SU,MI</sub>    | SOMI input data setup time  |                                       | 3 V             | 75  |     |                     | ns   |
|                       | COMI input data hald time   |                                       | 2.2 V           | 0   |     |                     |      |
| t <sub>HD,MI</sub>    | SOMI input data hold time   |                                       | 3 V             | 0   |     |                     | ns   |
|                       | CIMO output data valid time | UCLK edge to SIMO valid,              | 2.2 V           |     |     | 30                  |      |
| t <sub>VALID,MO</sub> | SIMO output data valid time | $C_L = 20 \text{ pF}$                 | 3 V             |     |     | 20                  | ns   |

<sup>(1)</sup>  $f_{UCxCLK} = 1/2t_{LO/HI} \text{ with } t_{LO/HI} \geq max(t_{VALID,MO(USCI)} + t_{SU,SI(Slave)}, t_{SU,MI(USCI)} + t_{VALID,SO(Slave)}).$  For the slave's parameters  $t_{SU,SI(Slave)}$  and  $t_{VALID,SO(Slave)}$ , see the SPI parameters of the attached slave.

# USCI (SPI Slave Mode)(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 22 and Figure 23)

|                       | PARAMETER                                         | TEST CONDITIONS          | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------|--------------------------|-----------------|-----|-----|-----|------|
| t <sub>STE,LEAD</sub> | STE lead time, STE low to clock                   |                          | 2.2 V/3 V       |     | 50  |     | ns   |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE high              |                          | 2.2 V/3 V       | 10  |     |     | ns   |
| t <sub>STE,ACC</sub>  | STE access time, STE low to SOMI data out         |                          | 2.2 V/3 V       |     | 50  |     | ns   |
| t <sub>STE,DIS</sub>  | STE disable time, STE high to SOMI high impedance |                          | 2.2 V/3 V       |     | 50  |     | ns   |
|                       | CIMO input data actual time                       |                          | 2.2 V           | 20  |     |     |      |
| t <sub>SU,SI</sub>    | SIMO input data setup time                        |                          | 3 V             | 15  |     |     | ns   |
|                       | CIMO in part data hald time                       |                          | 2.2 V           | 10  |     |     |      |
| t <sub>HD,SI</sub>    | SIMO input data hold time                         |                          | 3 V             | 10  |     |     | ns   |
|                       | COMI sustant data valid times                     | UCLK edge to SOMI valid, | 2.2 V           |     | 75  | 110 |      |
| t <sub>VALID,SO</sub> | SOMI output data valid time                       | C <sub>L</sub> = 20 pF   | 3 V             |     | 50  | 75  | ns   |

 $<sup>\</sup>begin{array}{ll} \text{(1)} & f_{\text{UCxCLK}} = 1/2 t_{\text{LO/HI}} \text{ with } t_{\text{LO/HI}} \geq \text{max}(t_{\text{VALID,MO}(\text{Master})} + t_{\text{SU,SI}(\text{USCI})}, t_{\text{SU,MI}(\text{Master})} + t_{\text{VALID,SO}(\text{USCI})}). \\ & \text{For the master's parameters } t_{\text{SU,MI}(\text{Master})} \text{ and } t_{\text{VALID,MO}(\text{Master})} \text{ refer to the SPI parameters of the attached slave}. \\ \end{array}$ 





Figure 20. SPI Master Mode, CKPH = 0



Figure 21. SPI Master Mode, CKPH = 1





Figure 22. SPI Slave Mode, CKPH = 0



Figure 23. SPI Slave Mode, CKPH = 1



# **USCI (I2C Mode)**

|                     | PARAMETER                                        | TEST CONDITIONS                                                   | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|---------------------|--------------------------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                       | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                              |                                                                   | 2.2 V/3 V       | 0   |     | 400                 | kHz  |
|                     | Hold time (repeated) CTART                       | f <sub>SCL</sub> ≤ 100 kHz                                        | 2.2 V/3 V       | 4   |     |                     |      |
| t <sub>HD,STA</sub> | Hold time (repeated) START                       | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V/3 V       | 0.6 |     |                     | μs   |
| +                   | Setup time for a repeated START                  | f <sub>SCL</sub> ≤ 100 kHz                                        | 2.2 V/3 V       | 4.7 |     |                     |      |
| t <sub>SU,STA</sub> | Setup time for a repeated START                  | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V/3 V       | 0.6 |     |                     | μs   |
| t <sub>HD,DAT</sub> | Data hold time                                   |                                                                   | 2.2 V/3 V       | 0   |     |                     | ns   |
| t <sub>SU,DAT</sub> | Data setup time                                  |                                                                   | 2.2 V/3 V       | 250 |     |                     | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP                              |                                                                   | 2.2 V/3 V       | 4   |     |                     | μs   |
| +                   | Dulco width of anikog gunnragged by input filter |                                                                   | 2.2 V           | 50  | 150 | 600                 | 20   |
| t <sub>SP</sub>     | Pulse width of spikes suppressed by input filter |                                                                   | 3 V             | 50  | 100 | 600                 | ns   |



Figure 24. I2C Mode Timing

NSTRUMENTS

# SLAS504F -JULY 2006-REVISED JULY 2011

# 10-Bit ADC, Power Supply and Input Range Conditions<sup>(1)</sup>

|                     | PARAMETER                                  | TEST CONDITIONS                                                                      | T <sub>A</sub>                        | V <sub>cc</sub> | MIN | TYP  | MAX             | UNIT |
|---------------------|--------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------|-----------------|-----|------|-----------------|------|
| V <sub>CC</sub>     | Analog supply voltage range                | V <sub>SS</sub> = 0 V                                                                |                                       |                 | 2.2 |      | 3.6             | V    |
| V <sub>Ax</sub>     | Analog input voltage range (2)             | All Ax terminals,<br>Analog inputs selected in<br>ADC10AE register                   |                                       |                 | 0   |      | V <sub>CC</sub> | V    |
|                     |                                            | f <sub>ADC10CLK</sub> = 5 MHz,                                                       |                                       | 2.2 V           |     | 0.52 | 1.05            |      |
| I <sub>ADC10</sub>  | ADC10 supply current <sup>(3)</sup>        | ADC10ON = 1, REFON = 0,<br>ADC10SHT0 = 1,<br>ADC10SHT1 = 0,<br>ADC10DIV = 0          | I: -40°C to 85°C<br>T: -40°C to 105°C | 3 V             |     | 0.6  | 1.2             | mA   |
|                     | Reference supply current, reference buffer | f <sub>ADC10CLK</sub> = 5 MHz,<br>ADC10ON = 0, REF2_5V = 0,<br>REFON = 1, REFOUT = 0 | I: -40°C to 85°C                      | 2.2 V/3 V       |     | 0.25 | 0.4             | A    |
| I <sub>REF+</sub>   | disabled (4)                               | f <sub>ADC10CLK</sub> = 5 MHz,<br>ADC10ON = 0, REF2_5V = 1,<br>REFON = 1, REFOUT = 0 | T: -40°C to 105°C                     | 3 V             |     | 0.25 | 0.4             | mA   |
|                     | Reference buffer supply                    | f <sub>ADC10CLK</sub> = 5 MHz                                                        | -40°C to 85°C                         | 2.2 V/3 V       |     | 1.1  | 1.4             |      |
| I <sub>REFB,0</sub> | current with<br>ADC10SR = 0 <sup>(4)</sup> | ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR = 0                   | 105°C                                 | 2.2 V/3 V       |     |      | 1.8             | mA   |
|                     | Reference buffer supply                    | f <sub>ADC10CLK</sub> = 5 MHz,                                                       | -40°C to 85°C                         | 2.2 V/3 V       |     | 0.5  | 0.7             |      |
| I <sub>REFB,1</sub> | current with<br>ADC10SR = 1 <sup>(4)</sup> | ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR = 1                   | 105°C                                 | 2.2 V/3 V       |     |      | 0.8             | mA   |
| Cı                  | Input capacitance                          | Only one terminal Ax selected at a time                                              | I: -40°C to 85°C<br>T: -40°C to 105°C |                 |     |      | 27              | pF   |
| R <sub>I</sub>      | Input MUX ON resistance                    | $0 \text{ V} \leq V_{Ax} \leq V_{CC}$                                                | I: -40°C to 85°C<br>T: -40°C to 105°C | 2.2 V/3 V       | ·   |      | 2000            | Ω    |

The leakage current is defined in the leakage current table with Px.x/Ax parameter.

The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results.

The internal reference supply current is not included in current consumption parameter  $I_{ADC10}$ . The internal reference current is supplied via terminal  $V_{CC}$ . Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables the built-in reference to settle before starting an A/D conversion.



# 10-Bit ADC, Built-In Voltage Reference

| P                     | PARAMETER                                                         | TEST CONDIT                                                                         | IONS        | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT   |
|-----------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------|-----------------|------|------|------|--------|
|                       | Positive built-in                                                 | $I_{VREF+} \le 1 \text{ mA}, REF2\_5V = 0$                                          | 1           |                 | 2.2  |      |      |        |
| V <sub>CC,REF+</sub>  | reference analog                                                  | I <sub>VREF+</sub> ≤ 0.5 mA, REF2_5V =                                              | 1           |                 | 2.8  |      |      | V      |
|                       | supply voltage range                                              | I <sub>VREF+</sub> ≤ 1 mA, REF2_5V = 1                                              |             |                 | 2.9  |      |      |        |
| \ /                   | Positive built-in                                                 | I <sub>VREF+</sub> ≤ I <sub>VREF+</sub> max, REF2_5                                 | V = 0       | 2.2 V/3 V       | 1.41 | 1.5  | 1.59 |        |
| $V_{REF+}$            | reference voltage                                                 | I <sub>VREF+</sub> ≤ I <sub>VREF+</sub> max, REF2_5                                 | V = 1       | 3 V             | 2.35 | 2.5  | 2.65 | V      |
|                       | Maximum V <sub>RFF+</sub>                                         |                                                                                     |             | 2.2 V           |      |      | ±0.5 | A      |
| I <sub>LD,VREF+</sub> | load current                                                      |                                                                                     |             | 3 V             |      |      | ±1   | mA     |
|                       | V <sub>RFF+</sub> load                                            | $I_{VREF+}$ = 500 μA ± 100 μA,<br>Analog input voltage $V_{Ax}$ ≈ 0<br>REF2_5V = 0  | 75 V,       | 2.2 V/3 V       |      |      | ±2   | LCD    |
|                       | regulation                                                        | $I_{VREF+}$ = 500 μA ± 100 μA,<br>Analog input voltage $V_{Ax}$ ≈ 1<br>REF2_5V = 1  | 25 V,       | 3 V             |      |      | ±2   | LSB    |
|                       | V <sub>REF+</sub> load                                            | $I_{VREF+} = 100 \ \mu A \text{ to } 900 \ \mu A,$                                  | ADC10SR = 0 |                 |      |      | 400  |        |
|                       | regulation response time                                          | V <sub>Ax</sub> ≈ 0.5 x V <sub>REF+</sub> ,<br>Error of conversion result<br>≤1 LSB | ADC10SR = 1 | 3 V             |      | 2000 |      | ns     |
| C <sub>VREF+</sub>    | Maximum<br>capacitance at pin<br>V <sub>REF+</sub> <sup>(1)</sup> | I <sub>VREF+</sub> ≤ ±1 mA,<br>REFON = 1, REFOUT = 1                                |             | 2.2 V/3 V       |      |      | 100  | pF     |
| T <sub>CREF+</sub>    | Temperature coefficient                                           | $I_{VREF+}$ = constant with 0 mA $\leq I_{VREF+} \leq$ 1 mA                         |             | 2.2 V/3 V       |      |      | ±100 | ppm/°C |
| t <sub>REFON</sub>    | Settling time of internal reference voltage <sup>(2)</sup>        | I <sub>VREF+</sub> = 0.5 mA, REF2_5V = REFON = 0 to 1                               | 0,          | 3.6 V           |      |      | 30   | μs     |
|                       |                                                                   | $I_{VREF+} = 0.5 \text{ mA},$                                                       | ADC10SR = 0 |                 |      |      | 1    |        |
|                       | Settling time of                                                  | REF2_5V = 0,<br>REFON = 1,<br>REFBURST = 1                                          | ADC10SR = 1 | 2.2 V           |      |      | 2.5  |        |
| <sup>t</sup> REFBURST | reference buffer <sup>(2)</sup>                                   | $I_{VREF+} = 0.5 \text{ mA},$                                                       | ADC10SR = 0 |                 |      |      | 2    | μs     |
|                       |                                                                   | REF2_5V = 1,<br>REFON = 1,<br>REFBURST = 1                                          | ADC10SR = 1 | 3 V             |      |      | 4.5  | 5      |

<sup>(1)</sup> The capacitance applied to the internal buffer operational amplifier, if switched to terminal P2.4/TA 2/A4/V<sub>REF+</sub>/ V<sub>eREF+</sub> (REFOUT = 1), must be limited; the reference buffer may become unstable otherwise.

<sup>(2)</sup> The condition is that the error in a conversion started after  $t_{REFON}$  or  $t_{RefBuf}$  is less than  $\pm 0.5$  LSB.



# 10-Bit ADC, External Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                                                                                           | TEST CONDITIONS                                                                                                                                    | V <sub>cc</sub> | MIN | MAX             | UNIT |
|---------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------|------|
|                     | Positive external reference input                                                                                   | V <sub>eREF+</sub> > V <sub>eREF-</sub> ,<br>SREF1 = 1, SREF0 = 0                                                                                  |                 | 1.4 | V <sub>CC</sub> | V    |
| V <sub>eREF+</sub>  | voltage range (2)                                                                                                   | $V_{\text{eREF-}} \le V_{\text{eREF+}} \le V_{\text{CC}} - 0.15 \text{ V},$<br>SREF1 = 1, SREF0 = 1 <sup>(3)</sup>                                 |                 | 1.4 | 3               | V    |
| V <sub>eREF</sub> - | Negative external reference input voltage range (4)                                                                 | V <sub>eREF+</sub> > V <sub>eREF-</sub>                                                                                                            |                 | 0   | 1.2             | V    |
| $\Delta V_{eREF}$   | Differential external reference input voltage range<br>ΔV <sub>eREF</sub> = V <sub>eREF+</sub> - V <sub>eREF-</sub> | $V_{\text{eREF+}} > V_{\text{eREF-}}^{(5)}$                                                                                                        |                 | 1.4 | V <sub>CC</sub> | V    |
|                     | Ctatic imput aureant into V                                                                                         | $0 \text{ V} \leq \text{V}_{\text{eREF+}} \leq \text{V}_{\text{CC}},$<br>SREF1 = 1, SREF0 = 0                                                      | 2.2 V/3 V       |     | ±1              |      |
| I <sub>VeREF+</sub> | Static input current into V <sub>eREF+</sub>                                                                        | $0 \text{ V} \le \text{V}_{\text{eREF+}} \le \text{V}_{\text{CC}} - 0.15 \text{ V} \le 3 \text{ V},$<br>$\text{SREF1} = 1, \text{SREF0} = 1^{(3)}$ | 2.2 V/3 V       |     | 0               | μA   |
| I <sub>VeREF-</sub> | Static input current into VeREF-                                                                                    | 0 V ≤ V <sub>eREF-</sub> ≤ V <sub>CC</sub>                                                                                                         | 2.2 V/3 V       |     | ±1              | μΑ   |

- (1) The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, CI, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.
- (2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.
- (3) Under this condition, the external reference is internally buffered. The reference buffer is active and requires the reference buffer supply current I<sub>REFB</sub>. The current consumption can be limited to the sample and conversion period with REBURST = 1.
- (4) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.
- (5) The accuracy limits the minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

#### 10-Bit ADC, Timing Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                       | TEST CONDITION                                                                    | NS          | V <sub>CC</sub> | MIN  | TYP MAX                             | UNIT    |
|-----------------------|-------------------------------------------------|-----------------------------------------------------------------------------------|-------------|-----------------|------|-------------------------------------|---------|
|                       | ADC10 input clock                               | For specified performance of                                                      | ADC10SR = 0 | 0.07//07/       | 0.45 | 6.3                                 | N 41 1- |
| <sup>†</sup> ADC10CLK | frequency                                       | ADC10 linearity parameters                                                        | ADC10SR = 1 | 2.2 V/3 V       | 0.45 | 1.5                                 | MHz     |
| f <sub>ADC10OSC</sub> | ADC10 built-in oscillator frequency             | ADC10DIVx = 0, ADC10SSELx = fADC10CLK = fADC10OSC                                 | = 0,        | 2.2 V/3 V       | 3.7  | 6.3                                 | MHz     |
| •                     | Conversion time                                 | ADC10 built-in oscillator, ADC10<br>f <sub>ADC10CLK</sub> = f <sub>ADC10OSC</sub> | SSELx = 0,  | 2.2 V/3 V       | 2.06 | 3.51                                |         |
| <sup>t</sup> CONVERT  | Conversion time                                 | $f_{ADC10CLK}$ from ACLK, MCLK or SMCLK, ADC10SSELx $\neq 0$                      |             |                 | -    | DC10DIVx ×<br>f <sub>ADC10CLK</sub> | μs      |
| t <sub>ADC10ON</sub>  | Turn on settling time of the ADC <sup>(1)</sup> |                                                                                   |             |                 |      | 100                                 | ns      |

(1) The condition is that the error in a conversion started after t<sub>ADC100N</sub> is less than ±0.5 LSB. The reference and input signal are already settled.



# 10-Bit ADC, Linearity Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                    | TEST CONDITIONS                                                                             | V <sub>cc</sub> | MIN TYP | MAX | UNIT |
|----------------|------------------------------|---------------------------------------------------------------------------------------------|-----------------|---------|-----|------|
| E <sub>I</sub> | Integral linearity error     |                                                                                             | 2.2 V/3 V       |         | ±1  | LSB  |
| E <sub>D</sub> | Differential linearity error |                                                                                             | 2.2 V/3 V       |         | ±1  | LSB  |
| Eo             | Offset error                 | Source impedance $R_S$ < 100 $\Omega$                                                       | 2.2 V/3 V       |         | ±1  | LSB  |
|                |                              | SREFx = 010, unbuffered external reference,<br>$V_{eREF+} = 1.5 \text{ V}$                  | 2.2 V           | ±1.1    | ±2  |      |
| _              | Cair area                    | SREFx = 010, unbuffered external reference,<br>$V_{eREF+} = 2.5 \text{ V}$                  | 3 V             | ±1.1    | ±2  | LCD  |
| E <sub>G</sub> | Gain error                   | SREFx = 011, buffered external reference <sup>(1)</sup> , $V_{eREF+} = 1.5 \text{ V}$ 2.2 V | 2.2 V           | ±1.1    | ±4  | LSB  |
|                |                              | SREFx = 011, buffered external reference <sup>(1)</sup> , $V_{eREF+} = 2.5 \text{ V}$       | 3 V             | ±1.1    | ±3  |      |
|                |                              | SREFx = 010, unbuffered external reference, V <sub>eREF+</sub> = 1.5 V                      | 2.2 V           | ±2      | ±5  |      |
| _              | Total was divisted assess    | SREFx = 010, unbuffered external reference,<br>$V_{eREF+} = 2.5 \text{ V}$                  | 3 V             | ±2      | ±5  | LCD  |
| E <sub>T</sub> | Total unadjusted error       | SREFx = 011, buffered external reference <sup>(1)</sup> , $V_{eREF+} = 1.5 \text{ V}$       | 2.2 V           | ±2      | ±7  | LSB  |
|                |                              | SREFx = 011, buffered external reference <sup>(1)</sup> , $V_{eREF+} = 2.5 \text{ V}$       | 3 V             | ±2      | ±6  |      |

<sup>(1)</sup> The reference buffer offset adds to the gain and total unadjusted error.

# 10-Bit ADC, Temperature Sensor and Built-In V<sub>MID</sub> (1)

|                             | PARAMETER                                          | TEST CONDITIONS                                                       | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT  |
|-----------------------------|----------------------------------------------------|-----------------------------------------------------------------------|-----------------|------|------|------|-------|
| 1                           | Temperature sensor supply                          | REFON = 0, INCHx = 0Ah,                                               | 2.2 V           |      | 40   | 120  |       |
| SENSOR                      | current <sup>(1)</sup>                             | $T_A = 25^{\circ}C$                                                   | 3 V             |      | 60   | 160  | μA    |
| TC <sub>SENSOR</sub>        |                                                    | ADC10ON = 1, INCHx = 0Ah <sup>(2)</sup>                               | 2.2 V/3 V       | 3.44 | 3.55 | 3.66 | mV/°C |
| V <sub>Offset,Sensor</sub>  | Sensor offset voltage                              | ADC10ON = 1, INCHx = 0Ah <sup>(2)</sup>                               |                 | -100 |      | 100  | mV    |
|                             |                                                    | Temperature sensor voltage at T <sub>A</sub> = 105°C (T version only) |                 | 1265 | 1365 | 1465 |       |
| V <sub>SENSOR</sub>         | Sensor output voltage (3)                          | Temperature sensor voltage at T <sub>A</sub> = 85°C                   | 2.2 V/3 V       | 1195 | 1295 | 1395 | mV    |
| SENSOR                      |                                                    | Temperature sensor voltage at T <sub>A</sub> = 25°C                   |                 | 985  | 1085 | 1185 | +     |
|                             |                                                    | Temperature sensor voltage at $T_A = 0$ °C                            |                 | 895  | 995  | 1095 |       |
| t <sub>SENSOR(sample)</sub> | Sample time required if channel 10 is selected (4) | ADC10ON = 1, INCHx = 0Ah,<br>Error of conversion result ≤ 1 LSB       | 2.2 V/3 V       | 30   |      |      | μs    |
|                             | Current into divider at                            | ADCAGONI A INCLIN ORI                                                 | 2.2 V           |      |      | N/A  |       |
| I <sub>VMID</sub>           | channel 11 (4)                                     | ADC10ON = 1, $INCHx = 0Bh$                                            | 3 V             |      |      | N/A  | μA    |
| V                           | V divider et channel 11                            | ADC10ON = 1, $INCHx = 0Bh$ ,                                          | 2.2 V           | 1.06 | 1.1  | 1.14 | V     |
| $V_{MID}$                   | V <sub>CC</sub> divider at channel 11              | V <sub>MID</sub> ≈ 0.5 × V <sub>CC</sub>                              | 3 V             | 1.46 | 1.5  | 1.54 |       |
|                             | Sample time required if                            | ADC10ON = 1, $INCHx = 0Bh$ ,                                          | 2.2 V           | 1400 |      |      | 20    |
| t <sub>VMID</sub> (sample)  | channel 11 is selected (5)                         | Error of conversion result ≤ 1 LSB                                    | 3 V             | 1220 |      |      | ns    |

<sup>(1)</sup> The sensor current  $I_{SENSOR}$  is consumed if (ADC10ON = 1 and REFON = 1), or (ADC10ON = 1 and INCH = 0Ah and sample signal is high). When REFON = 1, I<sub>SENSOR</sub> is included in I<sub>REF+</sub>. When REFON = 0, I<sub>SENSOR</sub> applies during conversion of the temperature sensor input (INCH = 0Ah).

The following formula can be used to calculate the temperature sensor output voltage: 
$$\begin{split} &V_{Sensor,typ} = TC_{Sensor} \left( \begin{array}{c} 273 + T \left[ ^{\circ}C \right] \right) + V_{Offset,sensor} \left[ mV \right] \text{ or } \\ &V_{Sensor,typ} = TC_{Sensor} T \left[ ^{\circ}C \right] + V_{Sensor} (T_{A} = 0 ^{\circ}C) \left[ mV \right] \\ &Results \text{ based on characterization and/or production test, not } TC_{Sensor} \text{ or } V_{Offset,sensor} \\ &No \text{ additional current is needed. The } V_{MID} \text{ is used during sampling.} \end{split}$$

The on time,  $t_{VMID(on)}$ , is included in the sampling time,  $t_{VMID(sample)}$ ; no additional on time is needed.

#### SLAS504F -JULY 2006-REVISED JULY 2011



# Operational Amplifier (OA) Supply Specifications (MSP430F22x4 Only)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                     | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------|-----------------|-----------------|-----|-----|-----|------|
| $V_{CC}$        | Supply voltage range          |                 |                 | 2.2 |     | 3.6 | >    |
|                 |                               | Fast Mode       |                 |     | 180 | 290 |      |
| I <sub>CC</sub> | Supply current <sup>(1)</sup> | Medium Mode     | 2.2 V/3 V       |     | 110 | 190 | μΑ   |
|                 |                               | Slow Mode       |                 |     | 50  | 80  |      |
| PSRR            | Power-supply rejection ratio  | Noninverting    | 2.2 V/3 V       |     | 70  |     | dB   |

<sup>(1)</sup> Corresponding pins configured as OA inputs and outputs, respectively.

#### Operational Amplifier (OA) Input/Output Specifications (MSP430F22x4 Only)

| ı                     | PARAMETER                                    | TEST                                                                                                                                  | CONDITIONS                    | V <sub>CC</sub> | MIN                   | TYP  | MAX                   | UNIT               |
|-----------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------|-----------------------|------|-----------------------|--------------------|
| V <sub>I/P</sub>      | Input voltage range                          |                                                                                                                                       |                               |                 | -0.1                  |      | V <sub>CC</sub> - 1.2 | V                  |
|                       |                                              | $T_A = -40 \text{ to } +55^{\circ}\text{C}$                                                                                           |                               |                 | -5                    | ±0.5 | 5                     |                    |
| $I_{lkg}$             | Input leakage<br>current <sup>(1)</sup> (2)  | $T_A = +55 \text{ to } +85^{\circ}\text{C}$                                                                                           | ;                             | 2.2 V/3 V       | -20                   | ±5   | 20                    | nA                 |
|                       | ourion                                       | $T_A = +85 \text{ to } +105^\circ$                                                                                                    | С                             |                 | -50                   |      | 50                    |                    |
|                       |                                              | Fast Mode                                                                                                                             |                               |                 |                       | 50   |                       |                    |
|                       |                                              | Medium Mode                                                                                                                           | $f_{V(I/P)} = 1 \text{ kHz}$  |                 |                       | 80   |                       |                    |
|                       | Voltage noise                                | Slow Mode                                                                                                                             |                               |                 |                       | 140  |                       | nV/√ <del>Hz</del> |
| V <sub>n</sub>        | density, I/P                                 | Fast Mode                                                                                                                             |                               |                 |                       | 30   |                       | NV/√HZ             |
|                       |                                              | Medium Mode                                                                                                                           | $f_{V(I/P)} = 10 \text{ kHz}$ |                 |                       | 50   |                       |                    |
|                       |                                              | Slow Mode                                                                                                                             |                               |                 |                       | 65   |                       |                    |
| V <sub>IO</sub>       | Offset voltage, I/P                          |                                                                                                                                       |                               | 2.2 V/3 V       |                       |      | ±10                   | mV                 |
|                       | Offset temperature drift, I/P <sup>(3)</sup> |                                                                                                                                       |                               | 2.2 V/3 V       |                       | ±10  |                       | μV/°C              |
|                       | Offset voltage drift with supply, I/P        | $0.3 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{CC}}$ $\Delta \text{V}_{\text{CC}} \leq \pm 10\%, \text{ T}_{\text{A}}$ |                               | 2.2 V/3 V       |                       |      | ±1.5                  | mV/V               |
|                       | High-level output                            | Fast Mode, I <sub>SOURO</sub>                                                                                                         | <sub>CE</sub> ≤ -500 µA       | 0.034/034       | V <sub>CC</sub> - 0.2 |      | $V_{CC}$              | V                  |
| $V_{OH}$              | voltage, O/P                                 | Slow Mode, I <sub>SOUR</sub>                                                                                                          | <sub>CE</sub> ≤ -150 µA       | 2.2 V/3 V       | V <sub>CC</sub> - 0.1 |      | $V_{CC}$              | V                  |
|                       | Low-level output                             | Fast Mode, I <sub>SOURO</sub>                                                                                                         | <sub>CE</sub> ≤ 500 µA        | 2 2 1/2 1/      | $V_{SS}$              |      | 0.2                   | V                  |
| $V_{OL}$              | voltage, O/P                                 | Slow Mode, I <sub>SOUR</sub>                                                                                                          | <sub>CE</sub> ≤ 150 µA        | 2.2 V/3 V       | $V_{SS}$              |      | 0.1                   | V                  |
|                       |                                              | $R_{Load} = 3 k\Omega, C_{Loa}$<br>$V_{O/P(OAx)} < 0.2 V$                                                                             | ad = 50 pF,                   |                 |                       | 150  | 250                   |                    |
| R <sub>O/P(OAx)</sub> | Output resistance (4) (see Figure 25)        | $R_{Load} = 3 k\Omega, C_{Loa}$<br>$V_{O/P(OAx)} > V_{CC} - 1$                                                                        |                               | 2.2 V/3 V       |                       | 150  | 250                   | Ω                  |
|                       |                                              | $R_{Load} = 3 k\Omega, C_{Loa}$<br>0.2 V $\leq$ V <sub>O/P(OAx)</sub> $\leq$                                                          |                               |                 |                       | 0.1  | 4                     |                    |
| CMRR                  | Common-mode rejection ratio                  | Noninverting                                                                                                                          |                               | 2.2 V/3 V       |                       | 70   |                       | dB                 |

ESD damage can degrade input current leakage. The input bias current is overridden by the input leakage current.

Calculated using the box method

Specification valid for voltage-follower OAx configuration





Figure 25. OAx Output Resistance Tests

# Operational Amplifier (OA) Dynamic Specifications (MSP430F22x4 Only)

|                      | PARAMETER                                            | TEST CONDITIONS                                                                        | V <sub>CC</sub> | MIN TYP | MAX | UNIT |
|----------------------|------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------|---------|-----|------|
|                      |                                                      | Fast Mode                                                                              |                 | 1.2     |     |      |
| SR                   | Slew rate                                            | Medium Mode                                                                            |                 | 0.8     |     | V/µs |
|                      |                                                      | Slow Mode                                                                              |                 | 0.3     |     |      |
|                      | Open-loop voltage gain                               |                                                                                        |                 | 100     |     | dB   |
| φm                   | Phase margin                                         | C <sub>L</sub> = 50 pF                                                                 |                 | 60      |     | deg  |
|                      | Gain margin                                          | C <sub>L</sub> = 50 pF                                                                 |                 | 20      |     | dB   |
|                      |                                                      | Noninverting, Fast Mode, $R_L = 47 \text{ k}\Omega$ , $C_L = 50 \text{ pF}$            |                 | 2.2     |     |      |
| GBW                  | Gain-bandwidth product (see Figure 26 and Figure 27) | Noninverting, Medium Mode,<br>R <sub>L</sub> = 300 k $\Omega$ , C <sub>L</sub> = 50 pF | 2.2 V/3 V       | 1.4     |     | MHz  |
|                      |                                                      | Noninverting, Slow Mode, $R_L = 300 \ k\Omega, \ C_L = 50 \ pF$                        |                 | 0.5     |     |      |
| t <sub>en(on)</sub>  | Enable time on                                       | t <sub>on</sub> , noninverting, Gain = 1                                               | 2.2 V/3 V       | 10      | 20  | μs   |
| t <sub>en(off)</sub> | Enable time off                                      |                                                                                        | 2.2 V/3 V       |         | 1   | μs   |





# Operational Amplifier OA Feedback Network, Resistor Network (MSP430F22x4 Only)<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                            | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------------|-----------------|-----------------|-----|-----|-----|------|
| R <sub>total</sub> | Total resistance of resistor string  |                 |                 | 76  | 96  | 128 | kΩ   |
| R <sub>unit</sub>  | Unit resistor of resistor string (2) |                 |                 | 4.8 | 6   | 8   | kΩ   |

# Operational Amplifier (OA) Feedback Network, Comparator Mode (OAFCx = 3) (MSP430F22x4

|                                        | PARAMETER                                 | TEST CONDITIONS               | V <sub>CC</sub> | MIN   | TYP                | MAX   | UNIT     |  |
|----------------------------------------|-------------------------------------------|-------------------------------|-----------------|-------|--------------------|-------|----------|--|
|                                        |                                           | OAFBRx = 1, OARRIP = 0        |                 | 0.245 | 0.25               | 0.255 |          |  |
|                                        |                                           | OAFBRx = 2, OARRIP = 0        |                 | 0.495 | 0.5                | 0.505 |          |  |
|                                        |                                           | OAFBRx = 3, OARRIP = 0        |                 | 0.619 | 0.625              | 0.631 |          |  |
|                                        |                                           | OAFBRx = 4, OARRIP = 0        |                 |       | N/A <sup>(1)</sup> |       |          |  |
|                                        |                                           | OAFBRx = 5, OARRIP = 0        |                 |       | N/A <sup>(1)</sup> |       |          |  |
|                                        |                                           | OAFBRx = 6, OARRIP = 0        |                 |       | N/A <sup>(1)</sup> |       |          |  |
|                                        | One and an level                          | OAFBRx = 7, OARRIP = 0        | 0.0.1/0.1/      |       | N/A <sup>(1)</sup> |       | .,       |  |
| V <sub>Level</sub>                     | Comparator level                          | OAFBRx = 1, OARRIP = 1        | 2.2 V/3 V       | 0.061 | 0.0625             | 0.065 | $V_{CC}$ |  |
|                                        |                                           | OAFBRx = 2, OARRIP = 1        |                 | 0.122 | 0.125              | 0.128 |          |  |
|                                        |                                           | OAFBRx = 3, OARRIP = 1        |                 | 0.184 | 0.1875             | 0.192 |          |  |
|                                        |                                           | OAFBRx = 4, OARRIP = 1        |                 | 0.245 | 0.25               | 0.255 |          |  |
|                                        |                                           | OAFBRx = 5, OARRIP = 1        |                 | 0.367 | 0.375              | 0.383 |          |  |
|                                        |                                           | OAFBRx = 6, OARRIP = 1        |                 | 0.495 | 0.5                | 0.505 |          |  |
|                                        |                                           | OAFBRx = 7, OARRIP = 1        |                 |       | N/A <sup>(1)</sup> |       |          |  |
|                                        |                                           | Fast Mode, Overdrive 10 mV    |                 |       | 40                 |       |          |  |
|                                        |                                           | Fast Mode, Overdrive 100 mV   |                 |       | 4                  |       |          |  |
|                                        |                                           | Fast Mode, Overdrive 500 mV   |                 |       | 3                  |       |          |  |
|                                        |                                           | Medium Mode, Overdrive 10 mV  |                 |       | 60                 |       |          |  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay (low-high and high-low) | Medium Mode, Overdrive 100 mV | 2.2 V/3 V       |       | 6                  |       | μs       |  |
| PHL                                    | (ion riight and riight low)               | Medium Mode, Overdrive 500 mV |                 |       | 5                  |       |          |  |
|                                        |                                           | Slow Mode, Overdrive 10 mV    |                 |       | 160                |       |          |  |
|                                        |                                           | Slow Mode, Overdrive 100 mV   |                 |       | 20                 |       | 1        |  |
|                                        |                                           | Slow Mode, Overdrive 500 mV   |                 |       | 15                 |       |          |  |

<sup>(1)</sup> The level is not available due to the analog input voltage range of the operational amplifier.

 <sup>(1)</sup> A single resistor string is composed of 4 R<sub>unit</sub> + 4 R<sub>unit</sub> + 2 R<sub>unit</sub> + 2 R<sub>unit</sub> + 1 R<sub>unit</sub> = 16 R<sub>unit</sub> = R<sub>total</sub>.
 (2) For the matching (that is, the relative accuracy) of the unit resistors on a device, see the gain and level specifications of the respective configurations.



# Operational Amplifier (OA) Feedback Network, Noninverting Amplifier Mode (OAFCx = 4) (MSP430F22x4 Only)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                              | TEST CONDITIONS | V <sub>cc</sub> | MIN   | TYP   | MAX   | UNIT |
|---------------------|----------------------------------------|-----------------|-----------------|-------|-------|-------|------|
|                     |                                        | OAFBRx = 0      |                 | 0.998 | 1     | 1.002 |      |
|                     |                                        | OAFBRx = 1      |                 | 1.328 | 1.334 | 1.340 |      |
|                     |                                        | OAFBRx = 2      |                 | 1.985 | 2.001 | 2.017 |      |
| G (                 | Cain                                   | OAFBRx = 3      | 0.0.1/0.1/      | 2.638 | 2.667 | 2.696 |      |
|                     | Gain                                   | OAFBRx = 4      | 2.2 V/3 V       | 3.94  | 4     | 4.06  |      |
|                     |                                        | OAFBRx = 5      |                 | 5.22  | 5.33  | 5.44  |      |
|                     |                                        | OAFBRx = 6      |                 | 7.76  | 7.97  | 8.18  | 1    |
|                     |                                        | OAFBRx = 7      |                 | 15    | 15.8  | 16.6  |      |
| TUD                 | Total bassassis distantian/applicantia | All mains       | 2.2 V           |       | -60   |       | 4D   |
| THD                 | Total harmonic distortion/nonlinearity | All gains       | 3 V             |       | -70   |       | dB   |
| t <sub>Settle</sub> | Settling time <sup>(1)</sup>           | All power modes | 2.2 V/3 V       |       | 7     | 12    | μs   |

<sup>(1)</sup> The settling time specifies the time until an ADC result is stable. This includes the minimum required sampling time of the ADC. The settling time of the amplifier itself might be faster.

# Operational Amplifier (OA) Feedback Network, Inverting Amplifier Mode (OAFCx = 6) $(MSP430F22x4 Only)^{(1)}$

|                     | PARAMETER                                   | TEST CONDITIONS | V <sub>CC</sub> | MIN    | TYP    | MAX    | UNIT |
|---------------------|---------------------------------------------|-----------------|-----------------|--------|--------|--------|------|
|                     |                                             | OAFBRx = 1      |                 | -0.345 | -0.335 | -0.325 |      |
|                     |                                             | OAFBRx = 2      |                 | -1.023 | -1.002 | -0.979 |      |
| G                   |                                             | OAFBRx = 3      |                 | -1.712 | -1.668 | -1.624 |      |
|                     | Gain                                        | OAFBRx = 4      | 2.2 V/3 V       | -3.1   | -3     | -2.9   |      |
|                     |                                             | OAFBRx = 5      |                 | -4.51  | -4.33  | -4.15  |      |
|                     |                                             | OAFBRx = 6      |                 | -7.37  | -6.97  | -6.57  |      |
|                     |                                             | OAFBRx = 7      |                 | -16.3  | -14.8  | -13.1  |      |
| TUD                 | Total bases of a distantian for all and the | All series      | 2.2 V           |        | -60    |        | j    |
| THD 1               | Total harmonic distortion/nonlinearity      | All gains       | 3 V             |        | -70    |        | dB   |
| t <sub>Settle</sub> | Settling time <sup>(2)</sup>                | All power modes | 2.2 V/3 V       |        | 7      | 12     | μs   |

<sup>(1)</sup> This includes the 2 OA configuration "inverting amplifier with input buffer". Both OA needs to be set to the same power mode OAPMx.

<sup>(2)</sup> The settling time specifies the time until an ADC result is stable. This includes the minimum required sampling time of the ADC. The settling time of the amplifier itself might be faster.



#### **Flash Memory**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                           | TEST CONDITIONS     | V <sub>CC</sub> | MIN             | TYP             | MAX | UNIT             |
|-----------------------------|-----------------------------------------------------|---------------------|-----------------|-----------------|-----------------|-----|------------------|
| V <sub>CC</sub> (PGM/ERASE) | Program and erase supply voltage                    |                     |                 | 2.2             |                 | 3.6 | V                |
| f <sub>FTG</sub>            | Flash timing generator frequency                    |                     |                 | 257             |                 | 476 | kHz              |
| I <sub>PGM</sub>            | Supply current from V <sub>CC</sub> during program  |                     | 2.2 V/3.6 V     |                 | 1               | 5   | mA               |
| I <sub>ERASE</sub>          | Supply current from V <sub>CC</sub> during erase    |                     | 2.2 V/3.6 V     |                 | 1               | 7   | mA               |
| t <sub>CPT</sub>            | Cumulative program time <sup>(1)</sup>              |                     | 2.2 V/3.6 V     |                 |                 | 10  | ms               |
| t <sub>CMErase</sub>        | Cumulative mass erase time                          |                     | 2.2 V/3.6 V     | 20              |                 |     | ms               |
|                             | Program/Erase endurance                             |                     |                 | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles           |
| t <sub>Retention</sub>      | Data retention duration                             | $T_J = 25^{\circ}C$ |                 | 100             |                 |     | years            |
| t <sub>Word</sub>           | Word or byte program time                           | (2)                 |                 |                 | 30              |     | t <sub>FTG</sub> |
| t <sub>Block, 0</sub>       | Block program time for first byte or word           | (2)                 |                 |                 | 25              |     | t <sub>FTG</sub> |
| t <sub>Block, 1-63</sub>    | Block program time for each additional byte or word | (2)                 |                 |                 | 18              |     | t <sub>FTG</sub> |
| t <sub>Block, End</sub>     | Block program end-sequence wait time                | (2)                 |                 |                 | 6               |     | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>     | Mass erase time                                     | (2)                 |                 |                 | 10593           |     | t <sub>FTG</sub> |
| t <sub>Seg Erase</sub>      | Segment erase time                                  | (2)                 |                 |                 | 4819            |     | t <sub>FTG</sub> |

<sup>(1)</sup> The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.

#### **RAM**

|                     | PARAMETE                         | TEST CONDITIONS | MIN MAX | UNIT |
|---------------------|----------------------------------|-----------------|---------|------|
| V <sub>(RAMh)</sub> | RAM retention supply voltage (1) | CPU halted      | 1.6     | V    |

<sup>(1)</sup> This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in RAM remains unchanged. No program execution should happen during this supply voltage condition.

<sup>(2)</sup> These values are hardwired into the flash controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ).



# JTAG and Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                             | TEST CONDITIONS | $v_{cc}$  | MIN   | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------------------|-----------------|-----------|-------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                                           |                 | 2.2 V/3 V | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse length                                                    |                 | 2.2 V/3 V | 0.025 |     | 15  | μs   |
| t <sub>SBW,En</sub>   | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge <sup>(1)</sup> ) |                 | 2.2 V/3 V |       |     | 1   | μs   |
| t <sub>SBW,Ret</sub>  | Spy-Bi-Wire return to normal operation time                                           |                 | 2.2 V/3 V | 15    |     | 100 | μs   |
|                       | TCK input frequency <sup>(2)</sup>                                                    |                 | 2.2 V     | 0     |     | 5   | MHz  |
| f <sub>TCK</sub>      | TCK input frequency (=)                                                               |                 | 3 V       | 0     |     | 10  | MHz  |
| R <sub>Internal</sub> | Internal pulldown resistance on TEST                                                  |                 | 2.2 V/3 V | 25    | 60  | 90  | kΩ   |

<sup>(1)</sup> Tools accessing the Spy-Bi-Wire interface need to wait for the maximum t<sub>SBW,En</sub> time after pulling the TEST/SBWCLK pin high before applying the first SBWCLK clock edge.

# JTAG Fuse<sup>(1)</sup>

|                     | PARAMETER                                 | TEST CONDITIONS       | MIN | MAX | UNIT |
|---------------------|-------------------------------------------|-----------------------|-----|-----|------|
| V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition | T <sub>A</sub> = 25°C | 2.5 |     | V    |
| $V_{FB}$            | Voltage level on TEST for fuse blow       |                       | 6   | 7   | V    |
| I <sub>FB</sub>     | Supply current into TEST during fuse blow |                       |     | 100 | mA   |
| t <sub>FB</sub>     | Time to blow fuse                         |                       |     | 1   | ms   |

<sup>(1)</sup> Once the fuse is blown, no further access to the JTAG/Test, Spy-Bi-Wire, and emulation feature is possible, and JTAG is switched to bypass mode.

<sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



#### **APPLICATION INFORMATION**

# Port P1 Pin Schematic: P1.0 to P1.3, Input/Output With Schmitt Trigger



Table 21. Port P1 (P1.0 to P1.3) Pin Functions

| DIN NAME (D4 ×)     | ., | FUNCTION                  | CONTROL B  | TS/SIGNALS |
|---------------------|----|---------------------------|------------|------------|
| PIN NAME (P1.x)     | X  | P1                        |            | P1SEL.x    |
|                     |    | P1.0 <sup>(1)</sup>       | I: 0; O: 1 | 0          |
| P1.0/TACLK/ADC10CLK | 0  | Timer_A3.TACLK            | 0          | 1          |
|                     |    | ADC10CLK                  | 1          | 1          |
| P1.1/TA0            |    | P1.1 <sup>(1)</sup> (I/O) | I: 0; O: 1 | 0          |
|                     | 1  | Timer_A3.CCI0A            | 0          | 1          |
|                     |    | Timer_A3.TA0              | 1          | 1          |
|                     |    | P1.2 <sup>(1)</sup> (I/O) | I: 0; O: 1 | 0          |
| P1.2/TA1            | 2  | Timer_A3.CCI1A            | 0          | 1          |
|                     |    | Timer_A3.TA1              | 1          | 1          |
|                     |    | P1.3 <sup>(1)</sup> (I/O) | I: 0; O: 1 | 0          |
| P1.3/TA2            | 3  | Timer_A3.CCI2A            | 0          | 1          |
|                     |    | Timer_A3.TA2              | 1          | 1          |

<sup>(1)</sup> Default after reset (PUC/POR)



# Port P1 Pin Schematic: P1.4 to P1.6, Input/Output With Schmitt Trigger and In-System Access Features



Table 22. Port P1 (P1.4 to P1.6) Pin Functions

| DINI NAME (D4)    |   | FUNCTION                  | CONT       | ROL BITS/SIGN | ALS <sup>(1)</sup> |
|-------------------|---|---------------------------|------------|---------------|--------------------|
| PIN NAME (P1.x)   | X | FUNCTION                  | P1DIR.x    | P1SEL.x       | 4-Wire JTAG        |
|                   |   | P1.4 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0             | 0                  |
| P1.4/SMCLK/TCK    | 4 | SMCLK                     | 1          | 1             | 0                  |
|                   |   | тск                       | Х          | Х             | 1                  |
|                   |   | P1.5 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0             | 0                  |
| P1.5/TA0/TMS      | 5 | Timer_A3.TA0              | 1          | 1             | 0                  |
|                   |   | TMS                       | Х          | Х             | 1                  |
|                   |   | P1.6 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0             | 0                  |
| P1.6/TA1/TDI/TCLK | 6 | Timer_A3.TA1              | 1          | 1             | 0                  |
|                   |   | TDI/TCLK <sup>(3)</sup>   | X          | X             | 1                  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default after reset (PUC/POR)

<sup>(3)</sup> Function controlled by JTAG



# Port P1 Pin Schematic: P1.7, Input/Output With Schmitt Trigger and In-System Access Features



Table 23. Port P1 (P1.7) Pin Functions

| PIN NAME (P1.x)  | v | FUNCTION                  | CONTROL BITS/SIGNALS <sup>(1)</sup> |         |             |  |
|------------------|---|---------------------------|-------------------------------------|---------|-------------|--|
| PIN NAME (P1.X)  | Х |                           | P1DIR.x                             | P1SEL.x | 4-Wire JTAG |  |
| P1.7/TA2/TDO/TDI |   | P1.7 <sup>(2)</sup> (I/O) | I: 0; O: 1                          | 0       | 0           |  |
|                  | 7 | Timer_A3.TA2              | 1                                   | 1       | 0           |  |
|                  |   | TDO/TDI <sup>(3)</sup>    | Х                                   | Х       | 1           |  |

- 1) X = Don't care
- (2) Default after reset (PUC/POR)
- (3) Function controlled by JTAG



# Port P2 Pin Schematic: P2.0, P2.2, Input/Output With Schmitt Trigger



Table 24. Port P2 (P2.0, P2.2) Pin Functions

| Din Name (D2 v)    |   | v | FUNCTION                  | CON        | CONTROL BITS/SIGNALS <sup>(1)</sup> |            |  |  |
|--------------------|---|---|---------------------------|------------|-------------------------------------|------------|--|--|
| Pin Name (P2.x)    | X | У |                           | P2DIR.x    | P2SEL.x                             | ADC10AE0.y |  |  |
|                    |   |   | P2.0 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0                                   | 0          |  |  |
| P2.0/ACLK/A0/OA0I0 | 0 | 0 | ACLK                      | 1          | 1                                   | 0          |  |  |
|                    |   |   | A0/OA0I0 <sup>(3)</sup>   | Х          | Х                                   | 1          |  |  |
|                    |   | 2 | P2.2 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0                                   | 0          |  |  |
| D2 2/TA0/A2/OA0I4  | 2 |   | Timer_A3.CCI0B            | 0          | 1                                   | 0          |  |  |
| P2.2/TA0/A2/OA0I1  | 2 |   | Timer_A3.TA0              | 1          | 1                                   | 0          |  |  |
|                    |   |   | A2/OA0I1 (3)              | Х          | Х                                   | 1          |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default after reset (PUC/POR)

<sup>(3)</sup> Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# Port P2 Pin Schematic: P2.1, Input/Output With Schmitt Trigger



Table 25. Port P2 (P2.1) Pin Functions

| PIN NAME (P2.x)     |   |   | FUNCTION                  | CONTROL BITS/SIGNALS <sup>(1)</sup> |         |            |  |
|---------------------|---|---|---------------------------|-------------------------------------|---------|------------|--|
| PIN NAME (P2.X)     | х | У |                           | P2DIR.x                             | P2SEL.x | ADC10AE0.y |  |
|                     |   |   | P2.1 <sup>(2)</sup> (I/O) | I: 0; O: 1                          | 0       | 0          |  |
| P2.1/TAINCLK/SMCLK/ | , | , | Timer_A3.INCLK            | 0                                   | 1       | 0          |  |
| A1/OA0O             | 1 | 1 | SMCLK                     | 1                                   | 1       | 0          |  |
|                     |   |   | A1/OA0O <sup>(3)</sup>    | Х                                   | Х       | 1          |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default after reset (PUC/POR)

<sup>(3)</sup> Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



Copyright © 2006-2011, Texas Instruments Incorporated

# Port P2 Pin Schematic: P2.3, Input/Output With Schmitt Trigger





# Table 26. Port P2 (P2.3) Pin Functions

| PIN NAME (P2.x) x              |   | у | FUNCTION                                                            | CONTROL BITS/SIGNALS <sup>(1)</sup> |         |            |  |
|--------------------------------|---|---|---------------------------------------------------------------------|-------------------------------------|---------|------------|--|
| PIN NAME (P2.X)                | X |   | FUNCTION                                                            | P2DIR.x                             | P2SEL.x | ADC10AE0.y |  |
|                                |   |   | P2.3 <sup>(2)</sup> (I/O)                                           | I: 0; O: 1                          | 0       | 0          |  |
| P2.3/TA1/A3/V <sub>RFF-</sub>  | 2 | 2 | Timer_A3.CCI1B                                                      | 0                                   | 1       | 0          |  |
| N <sub>eREF</sub> J OA1I1/OA10 | 3 |   | Timer_A3.TA1                                                        | 1                                   | 1       | 0          |  |
|                                |   |   | A3/V <sub>REF</sub> _/V <sub>eREF</sub> _/OA1I1/OA1O <sup>(3)</sup> | Х                                   | Х       | 1          |  |

 <sup>(1)</sup> X = Don't care
 (2) Default after reset (PUC/POR)
 (3) Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# Port P2 Pin Schematic: P2.4, Input/Output With Schmitt Trigger



Table 27. Port P2 (P2.4) Pin Functions

| DIN MAME (DO)                                                 |   | T., | FUNCTION                                                       | CONTROL BITS/SIGNALS <sup>(1)</sup> |         |            |
|---------------------------------------------------------------|---|-----|----------------------------------------------------------------|-------------------------------------|---------|------------|
| PIN NAME (P2.x)                                               | X | У   | FUNCTION                                                       |                                     | P2SEL.x | ADC10AE0.y |
| P2.4/TA2/A4/V <sub>REF+</sub> /<br>V <sub>eREF+</sub> / OA1I0 |   |     | P2.4 <sup>(2)</sup> (I/O)                                      | I: 0; O: 1                          | 0       | 0          |
|                                                               | 4 | 4   | Timer_A3.TA2                                                   | 1                                   | 1       | 0          |
| Vereff OATIO                                                  |   |     | A4/V <sub>REF+</sub> /V <sub>eREF+</sub> /OA1I0 <sup>(3)</sup> | Х                                   | Х       | 1          |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default after reset (PUC/POR)

<sup>(3)</sup> Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# Port P2 Pin Schematic: P2.5, Input/Output With Schmitt Trigger and External Rosc for DCO



Table 28. Port P2 (P2.5) Pin Functions

| DIN NAME (D2 v)       |   | FUNCTION                  | CONTROL BITS/SIGNALS <sup>(1)</sup>    |      |   |
|-----------------------|---|---------------------------|----------------------------------------|------|---|
| PIN NAME (P2.x)       | Х | FUNCTION                  | CONTROL BITS/SIGNA   P2DIR.x   P2SEL.x | DCOR |   |
| D2 5/D                |   | P2.5 <sup>(2)</sup> (I/O) | I: 0; O: 1                             | 0    | 0 |
|                       | _ | N/A <sup>(3)</sup>        | 0                                      | 1    | 0 |
| P2.5/R <sub>OSC</sub> | 5 | DV <sub>SS</sub>          | 1                                      | 1    | 0 |
|                       |   | Rosc                      | X                                      | Х    | 1 |

- (1) X = Don't care
- (2) Default after reset (PUC/POR)
- (3) N/A = Not available or not applicable



# Port P2 Pin Schematic: P2.6, Input/Output With Schmitt Trigger and Crystal Oscillator Input



Table 29. Port P2 (P2.6) Pin Functions

| PIN NAME (P2.x) | x | FUNCTION           | CONTROL BITS/SIGNALS <sup>(1)</sup> |         |
|-----------------|---|--------------------|-------------------------------------|---------|
|                 |   | FUNCTION           | P2DIR.x P2SEL.                      | P2SEL.x |
| P2.6/XIN        | 6 | P2.6 (I/O)         | I: 0; O: 1                          | 0       |
|                 |   | XIN <sup>(2)</sup> | Х                                   | 1       |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default after reset (PUC/POR)



# Port P2 Pin Schematic: P2.7, Input/Output With Schmitt Trigger and Crystal Oscillator Output



Table 30. Port P2 (P2.7) Pin Functions

| PIN NAME (P2.x) | x | FUNCTION                | CONTROL BITS/SIGNALS <sup>(1)</sup> |         |
|-----------------|---|-------------------------|-------------------------------------|---------|
|                 |   | FUNCTION                | P2DIR.x P2SEL.x                     | P2SEL.x |
| XOUT/P2.7       | 7 | P2.7 (I/O)              | I: 0; O: 1                          | 0       |
|                 |   | XOUT <sup>(2) (3)</sup> | X                                   | 1       |

- (1) X = Don't care
- (2) Default after reset (PUC/POR)
- (3) If the pin XOUT/P2.7 is used as an input a current can flow until P2SEL.7 is cleared due to the oscillator output driver connection to this pin after reset.



#### Port P3 Pin Schematic: P3.0, Input/Output With Schmitt Trigger



Table 31. Port P3 (P3.0) Pin Functions

| DINI NIA ME (D4)            |   |   | FUNCTION                             | CONTROL BITS/SIGNALS <sup>(1)</sup> |             |            |
|-----------------------------|---|---|--------------------------------------|-------------------------------------|-------------|------------|
| PIN NAME (P1.x)             | × | У | FUNCTION                             | P3DIR.x                             | P3SEL.x 0 1 | ADC10AE0.y |
| P3.0/UCB0STE/<br>UCA0CLK/A5 |   |   | P3.0 <sup>(2)</sup> (I/O)            | I: 0; O: 1                          | 0           | 0          |
|                             | 0 | 5 | UCB0STE/UCA0CLK <sup>(3)</sup> (4) X | 1                                   | 0           |            |
|                             |   |   | A5 <sup>(5)</sup>                    | Х                                   | Х           | 1          |

- (1) X = Don't care
- (2) Default after reset (PUC/POR)
- (3) The pin direction is controlled by the USCI module.
- (4) UCAOCLK function takes precedence over UCBOSTE function. If the pin is required as UCAOCLK input or output, USCI\_B0 is forced to 3-wire SPI mode if 4-wire SPI mode is selected.
- (5) Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# Port P3 Pin Schematic: P3.1 to P3.5, Input/Output With Schmitt Trigger



Table 32. Port P3 (P3.1 to P3.5) Pin Functions

| DIN NAME (D2)           |   | FUNCTION                        | CONTROL BI | CONTROL BITS/SIGNALS <sup>(1)</sup> |  |  |
|-------------------------|---|---------------------------------|------------|-------------------------------------|--|--|
| PIN NAME (P3.x)         | X | FUNCTION                        | P3DIR.x    | P3SEL.x                             |  |  |
| DO 4/LICROCIMO/LICROCDA |   | P3.1 <sup>(2)</sup> (I/O)       | I: 0; O: 1 | 0                                   |  |  |
| P3.1/UCB0SIMO/UCB0SDA   | 1 | UCB0SIMO/UCB0SDA <sup>(3)</sup> | Х          | 1                                   |  |  |
| P3.2/UCB0SOMI/UCB0SCL   | 2 | P3.2 <sup>(2)</sup> (I/O)       | I: 0; O: 1 | 0                                   |  |  |
|                         | 2 | UCB0SOMI/UCB0SCL <sup>(3)</sup> | X          | 1                                   |  |  |
| D2 2/1/CD2CL1////CA2CTE | _ | P3.3 <sup>(2)</sup> (I/O)       | I: 0; O: 1 | 0                                   |  |  |
| P3.3/UCB0CLK/UCA0STE    | 3 | UCB0CLK/UCA0STE(3) (4)          | X          | 1                                   |  |  |
| D2 4/LICAOTYD/LICAOCIMO | 4 | P3.4 <sup>(2)</sup> (I/O)       | I: 0; O: 1 | 0                                   |  |  |
| P3.4/UCA0TXD/UCA0SIMO   | 4 | UCA0TXD/UCA0SIMO <sup>(3)</sup> | Х          | 1                                   |  |  |
| DO E/LICAODYD/LICAOCOMI | _ | P3.5 <sup>(2)</sup> (I/O)       | I: 0; O: 1 | 0                                   |  |  |
| P3.5/UCA0RXD/UCA0SOMI   | 5 | UCA0RXD/UCA0SOMI(3)             | Х          | 1                                   |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default after reset (PUC/POR)

<sup>(3)</sup> The pin direction is controlled by the USCI module.

<sup>(4)</sup> UCBOCLK function takes precedence over UCAOSTE function. If the pin is required as UCBOCLK input or output, USCI\_A0 is forced to 3-wire SPI mode even if 4-wire SPI mode is selected.



# Port P3 Pin Schematic: P3.6 to P3.7, Input/Output With Schmitt Trigger



Table 33. Port P3 (P3.6, P3.7) Pin Functions

| DIN NAME (DO)   |   |     | FUNCTION                  | CONTROL BITS/SIGNALS <sup>(1)</sup> |                           |            |   |   |
|-----------------|---|-----|---------------------------|-------------------------------------|---------------------------|------------|---|---|
| PIN NAME (P3.x) | X | У   | FUNCTION                  | P3DIR.x                             | P3SEL.x                   | ADC10AE0.y |   |   |
| P3.6/A6/OA0I2   | _ |     | P3.6 <sup>(2)</sup> (I/O) | I: 0; O: 1                          | 0                         | 0          |   |   |
|                 | 6 | 6   | A6/OA0I2 <sup>(3)</sup>   | Х                                   | Х                         | 1          |   |   |
| D0 7/47/0 44/0  | 7 | , , | 7 7                       | 7                                   | P3.7 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0 | 0 |
| P3.7/A7/OA1I2   | / | /   | A7/OA1I2 <sup>(3)</sup>   | Х                                   | Х                         | 1          |   |   |

X = Don't care

Default after reset (PUC/POR)

<sup>(2)</sup> (3) Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# Port P4 Pin Schematic: P4.0 to P4.2, Input/Output With Schmitt Trigger



Table 34. Port P4 (P4.0 to P4.2) Pin Functions

| PIN NAME (P4.x) |   | FUNCTION                  | CONTROL BITS/SIGNALS |         |  |
|-----------------|---|---------------------------|----------------------|---------|--|
| PIN NAME (P4.X) | X |                           | P4DIR.x              | P4SEL.x |  |
|                 |   | P4.0 <sup>(1)</sup> (I/O) | I: 0; O: 1           | 0       |  |
| P4.0/TB0        | 0 | Timer_B3.CCI0A            | 0                    | 1       |  |
|                 |   | Timer_B3.TB0              | 1                    | 1       |  |
|                 |   | P4.1 <sup>(1)</sup> (I/O) | I: 0; O: 1           | 0       |  |
| P4.1/TB1        | 1 | Timer_B3.CCI1A            | 0                    | 1       |  |
|                 |   | Timer_B3.TB1              | 1                    | 1       |  |
|                 |   | P4.2 <sup>(1)</sup> (I/O) | I: 0; O: 1           | 0       |  |
| P4.2/TB2        | 2 | Timer_B3.CCI2A            | 0                    | 1       |  |
|                 |   | Timer_B3.TB2              | 1                    | 1       |  |

(1) Default after reset (PUC/POR)



## Port P4 Pin Schematic: P4.3 to P4.4, Input/Output With Schmitt Trigger



<sup>†</sup>If OAADCx = 11 and not OAFCx = 000, the ADC input A12 or A13 is internally connected to the OA0 or OA1 output, respectively, and the connections from the ADC and the operational amplifiers to the pad are disabled.



## Table 35. Port P4 (P4.3 to P4.4) Pin Functions

| DIN NAME (D4)     |   |   | FUNCTION                  | CON        | CONTROL BITS/SIGNALS <sup>(1)</sup> |            |  |  |  |  |
|-------------------|---|---|---------------------------|------------|-------------------------------------|------------|--|--|--|--|
| PIN NAME (P4.x)   | X | У | FUNCTION                  | P4DIR.x    | P4SEL.x                             | ADC10AE1.y |  |  |  |  |
|                   |   |   | P4.3 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0                                   | 0          |  |  |  |  |
| D4 2/TD0/A42/OA0O | 3 | 4 | Timer_B3.CCI0B            | 0          | 1                                   | 0          |  |  |  |  |
| P4.3/TB0/A12/OA0O | 3 | 4 | Timer_B3.TB0              | 1          | 1                                   | 0          |  |  |  |  |
|                   |   |   | A12/OA0O <sup>(3)</sup>   | Х          | Х                                   | 1          |  |  |  |  |
|                   |   |   | P4.4 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0                                   | 0          |  |  |  |  |
| D4 4/TD4/A42/OA4O | 1 | _ | Timer_B3.CCI1B            | 0          | 1                                   | 0          |  |  |  |  |
| P4.4/TB1/A13/OA1O | 4 | 5 | Timer_B3.TB1              | 1          | 1                                   | 0          |  |  |  |  |
|                   |   |   | A13/OA1O <sup>(3)</sup>   | Х          | Х                                   | 1          |  |  |  |  |

<sup>(1)</sup> X = Don't care

Default after reset (PUC/POR)
Setting the ADC10AE1.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



## Port P4 Pin Schematic: P4.5, Input/Output With Schmitt Trigger



Table 36. Port P4 (P4.5) Pin Functions

| DIN NAME (D4)      |                 | ., | FUNCTION                  | CONTROL BITS/SIGNALS <sup>(1)</sup> |         |            |  |  |  |
|--------------------|-----------------|----|---------------------------|-------------------------------------|---------|------------|--|--|--|
| PIN NAME (P4.x)    | NAME (P4.x) x y |    | FUNCTION                  | P4DIR.x                             | P4SEL.x | ADC10AE1.y |  |  |  |
|                    |                 | 6  | P4.5 <sup>(2)</sup> (I/O) | I: 0; O: 1                          | 0       | 0          |  |  |  |
| P4.5/TB3/A14/OA0I3 | 5               |    | Timer_B3.TB2              | 1                                   | 1       | 0          |  |  |  |
|                    |                 |    | A14/OA0I3 <sup>(3)</sup>  | Х                                   | Х       | 1          |  |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default after reset (PUC/POR)

<sup>(3)</sup> Setting the ADC10AE1.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



## Port P4 Pin Schematic: P4.6, Input/Output With Schmitt Trigger



Table 37. Port P4 (P4.6) Pin Functions

| DIN NAME (D4 x)       | v |   | FUNCTION                  | CONTROL BITS/SIGNALS <sup>(1)</sup> |         |            |  |  |  |
|-----------------------|---|---|---------------------------|-------------------------------------|---------|------------|--|--|--|
| PIN NAME (P4.x)       | X | У | FUNCTION                  | P4DIR.x                             | P4SEL.x | ADC10AE1.y |  |  |  |
|                       |   |   | P4.6 <sup>(2)</sup> (I/O) | I: 0; O: 1                          | 0       | 0          |  |  |  |
| D4 6/TDOUTU/A45/OA412 |   | 7 | TBOUTH                    | 0                                   | 1       | 0          |  |  |  |
| P4.6/TBOUTH/A15/OA1I3 | 6 | ′ | DV <sub>SS</sub>          | 1                                   | 1       | 0          |  |  |  |
|                       |   |   | A15/OA1I3 <sup>(3)</sup>  | Х                                   | Х       | 1          |  |  |  |

X = Don't care

Default after reset (PUC/POR)
Setting the ADC10AE1.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



## Port P4 Pin Schematic: P4.7, Input/Output With Schmitt Trigger



Table 38. Port P4 (Pr.7) Pin Functions

| DIN NAME (D4 x) |   | FUNCTION                  | CONTROL BITS/SIGNALS |         |  |  |  |
|-----------------|---|---------------------------|----------------------|---------|--|--|--|
| PIN NAME (P4.x) | X | FUNCTION                  | P4DIR.x              | P4SEL.x |  |  |  |
|                 |   | P4.7 <sup>(1)</sup> (I/O) | I: 0; O: 1           | 0       |  |  |  |
| P4.7/TBCLK      | 7 | Timer_B3.TBCLK            | 0                    | 1       |  |  |  |
|                 |   | DV <sub>SS</sub>          | 1                    | 1       |  |  |  |

(1) Default after reset (PUC/POR)



#### **JTAG Fuse Check Mode**

MSP430 devices that have the fuse on the TEST terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current,  $I_{TF}$ , of 1 mA at 3 V, 2.5 mA at 5 V can flow from the TEST pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption.

When the TEST pin is again taken low after a test or programming session, the fuse check mode and sense currents are terminated.

Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated.

The fuse check current flows only when the fuse check mode is active and the TMS pin is in a low state (see Figure 28). Therefore, the additional current flow can be prevented by holding the TMS pin high (default condition).



Figure 28. Fuse Check Mode Current

#### NOTE

The CODE and RAM data protection is ensured if the JTAG fuse is blown and the 256-bit bootloader access key is used. Also, see the Bootstrap Loader section for more information.



## **REVISION HISTORY**

| Literature<br>Number | Summary                                                                                                           |
|----------------------|-------------------------------------------------------------------------------------------------------------------|
| SLAS504              | Preliminary data sheet release                                                                                    |
| SLAS504A             | Production data sheet release                                                                                     |
|                      | Updated specification and added characterization graphs                                                           |
|                      | Updated/corrected port pin schematics                                                                             |
| SLAS504B             | Maximum low-power mode supply current limits decreased                                                            |
|                      | Added note concerning f <sub>UCxCLK</sub> to USCI SPI parameters                                                  |
| SLAS504C             | Changed T <sub>stg</sub> for programmed devices from "-40°C to 105°C" to "-55°C to 105°C" (page 23)               |
|                      | Added Development Tool Support section (page 2)                                                                   |
| SLAS504D             | Corrected pin names in "Port P3 pin schematic: P3.0" and "Port P3 (P3.0) pin functions" (page 68)                 |
|                      | Corrected pin names in "Port P3 pin schematic: P3.1 to P3.5" and "Port P3 (P3.1 to P3.5) pin functions" (page 69) |
|                      | Corrected signal names in "Port P2 pin schematic: P2.5, input/output" (page 65) (D1)                              |
|                      | Corrected values in "x" column in "Port P3 (P3.1 to P3.5) pin functions" (page 69) (D2)                           |
| SLAS504E             | Added information for YFF package                                                                                 |
| SLAS504F             | Correct signal names for P3.6 and P3.7 in MSP430F22x2 pinouts - DA package, RHA package                           |
|                      | Changed Storage temperature range limit in Absolute Maximum Ratings                                               |
|                      | Corrected Test Conditions in Crystal Oscillator LFXT1, High-Frequency Mode                                        |
|                      | Corrected signal names in Port P1 (P1.0 to P1.3) Pin Functions                                                    |
|                      | Corrected typo in note 1 on Crystal Oscillator LFXT1, High-Frequency Mode table                                   |

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| MSP430F2232IDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2232IDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2232IRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2232IRHAT | ACTIVE     | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2232IYFFR | PREVIEW    | DSBGA        | YFF                | 49   | 2500        | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2232IYFFT | PREVIEW    | DSBGA        | YFF                | 49   | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2232TDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2232TDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2232TRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2232TRHAT | ACTIVE     | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2234IDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2234IDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2234IRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2234IRHAT | ACTIVE     | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2234IYFFR | PREVIEW    | DSBGA        | YFF                | 49   | 2500        | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2234IYFFT | PREVIEW    | DSBGA        | YFF                | 49   | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2234TDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |



| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| MSP430F2234TDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2234TRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2234TRHAT | ACTIVE     | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2252IDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2252IDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2252IRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2252IRHAT | ACTIVE     | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2252IYFFR | PREVIEW    | DSBGA        | YFF                | 49   | 2500        | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2252IYFFT | PREVIEW    | DSBGA        | YFF                | 49   | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2252TDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2252TDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2252TRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2252TRHAT | ACTIVE     | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2254IDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2254IDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2254IRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2254IRHAT | ACTIVE     | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2254IYFFR | PREVIEW    | DSBGA        | YFF                | 49   | 2500        | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |



| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| MSP430F2254IYFFT | PREVIEW    | DSBGA        | YFF                | 49   | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2254TDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2254TDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2254TRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2254TRHAT | ACTIVE     | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2272IDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2272IDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2272IRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2272IRHAT | ACTIVE     | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2272IYFFR | ACTIVE     | DSBGA        | YFF                | 49   | 2500        | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2272IYFFT | ACTIVE     | DSBGA        | YFF                | 49   | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2272TDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2272TDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2272TRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2272TRHAT | ACTIVE     | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2274IDA   | ACTIVE     | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2274IDAR  | ACTIVE     | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2274IRHAR | ACTIVE     | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |





www.ti.com 5-Jan-2012

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| MSP430F2274IRHAT | ACTIVE                | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2274IYFFR | ACTIVE                | DSBGA        | YFF                | 49   | 2500        | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2274IYFFT | ACTIVE                | DSBGA        | YFF                | 49   | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| MSP430F2274TDA   | ACTIVE                | TSSOP        | DA                 | 38   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2274TDAR  | ACTIVE                | TSSOP        | DA                 | 38   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| MSP430F2274TRHAR | ACTIVE                | VQFN         | RHA                | 40   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| MSP430F2274TRHAT | ACTIVE                | VQFN         | RHA                | 40   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.





In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF MSP430F2232, MSP430F2234, MSP430F2252, MSP430F2254, MSP430F2272, MSP430F2274:

- Automotive: MSP430F2232-Q1, MSP430F2234-Q1, MSP430F2252-Q1, MSP430F2254-Q1, MSP430F2272-Q1, MSP430F2274-Q1
- Enhanced Product: MSP430F2274-EP

NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 28-Jan-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430F2232IDAR  | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430F2232IRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2232IRHAT | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2232TRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2232TRHAT | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2234IDAR  | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430F2234IRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2234TRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2252IDAR  | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430F2252IRHAT | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2254IDAR  | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430F2254IRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2254TRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2254TRHAT | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2272IDAR  | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430F2272IRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2272IRHAT | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2272TRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Jan-2012

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430F2272TRHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2274IDAR  | TSSOP           | DA                 | 38 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430F2274IRHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2274IRHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F2274TRHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430F2232IDAR  | TSSOP        | DA              | 38   | 2000 | 346.0       | 346.0      | 41.0        |
| MSP430F2232IRHAR | VQFN         | RHA             | 40   | 2500 | 346.0       | 346.0      | 33.0        |
| MSP430F2232IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2232TRHAR | VQFN         | RHA             | 40   | 2500 | 346.0       | 346.0      | 33.0        |
| MSP430F2232TRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2234IDAR  | TSSOP        | DA              | 38   | 2000 | 346.0       | 346.0      | 41.0        |
| MSP430F2234IRHAR | VQFN         | RHA             | 40   | 2500 | 346.0       | 346.0      | 33.0        |
| MSP430F2234TRHAR | VQFN         | RHA             | 40   | 2500 | 346.0       | 346.0      | 33.0        |
| MSP430F2252IDAR  | TSSOP        | DA              | 38   | 2000 | 346.0       | 346.0      | 41.0        |
| MSP430F2252IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2254IDAR  | TSSOP        | DA              | 38   | 2000 | 346.0       | 346.0      | 41.0        |
| MSP430F2254IRHAR | VQFN         | RHA             | 40   | 2500 | 346.0       | 346.0      | 33.0        |



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Jan-2012

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430F2254TRHAR | VQFN         | RHA             | 40   | 2500 | 346.0       | 346.0      | 33.0        |
| MSP430F2254TRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2272IDAR  | TSSOP        | DA              | 38   | 2000 | 346.0       | 346.0      | 41.0        |
| MSP430F2272IRHAR | VQFN         | RHA             | 40   | 2500 | 346.0       | 346.0      | 33.0        |
| MSP430F2272IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2272TRHAR | VQFN         | RHA             | 40   | 2500 | 346.0       | 346.0      | 33.0        |
| MSP430F2272TRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2274IDAR  | TSSOP        | DA              | 38   | 2000 | 346.0       | 346.0      | 41.0        |
| MSP430F2274IRHAR | VQFN         | RHA             | 40   | 2500 | 346.0       | 346.0      | 33.0        |
| MSP430F2274IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2274TRHAR | VQFN         | RHA             | 40   | 2500 | 346.0       | 346.0      | 33.0        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Package complies to JEDEC MO-220 variation VJJD-2.



## RHA (S-PVQFN-N40)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters

B. The Pin 1 Identification mark is an optional feature that may be present on some devices In addition, this Pin 1 feature if present is electrically connected to the center thermal pad and therefore should be considered when routing the board layout.



## RHA (S-PVQFN-N40)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



## DA (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

38 PIN SHOWN



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- ⚠ Falls within JEDEC MO−153, except 30 pin body length.



# DA (R-PDSO-G38)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Contact the board fabrication site for recommended soldermask tolerances.



YFF (R-XBGA-N49)

DIE-SIZE BALL GRID ARRAY



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. NanoFree™ package configuration.
  - The package size (Dimension D and E) of a particular device is specified in the device Product Data Sheet version of this drawing, in case it cannot be found in the product data sheet please contact a local TI representative.
  - E. Reference Product Data Sheet for array population. 7 x 7 matrix pattern is shown for illustration only.
  - F. This package contains Pb-free balls.

NanoFree is a trademark of Texas Instruments



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

**Applications** 

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products** 

Wireless Connectivity

#### Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications dataconverter.ti.com Computers and Peripherals www.ti.com/computers **Data Converters DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt www.ti.com/space-avionics-defense power.ti.com Space, Avionics and Defense Microcontrollers Video and Imaging microcontroller.ti.com www.ti.com/video www.ti-rfid.com **OMAP Mobile Processors** www.ti.com/omap

TI E2E Community Home Page

www.ti.com/wirelessconnectivity

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated

e2e.ti.com