# Lab 2 Report

Name: Frank Le

UT EID: fpl227

**Section: Tuesday 2 – 3 p.m. (16100)** 

# **Checklist:**

#### Part 1 -

 Simulation waveforms for Part 1 for Structural as well as Behavioral modelling (Screenshots)

#### Part 2 -

- ii. Truth table of the function
- iii. Algebraic expression of the logic function
- iv. Logic circuit schematic
- v. Verilog codes for module and testbench for structural modelling
- vi. Simulation waveform for structural modelling (Screenshot)
- vii. Verilog codes for module and testbench for behavioral modelling
- viii. Simulation waveform for behavioral modelling (Screenshot)

**Note** —> The Verilog codes should be copied in your lab report, and the actual Verilog (.v) files need to be zipped and submitted as well on Canvas. You are not allowed to change your Verilog codes after final submission as the TAs may download the submitted codes from Canvas during checkouts. For the truth table, algebraic expression and circuit schematic, you are free to draw it on paper and then put the pictures in your lab report, but please make sure it is legible for the TAs to grade it properly.

# Part 1)

## i) <u>Decoder Structural Waveform</u>



#### i) <u>Decoder Behavioral Waveform</u>



Part 2)

|       | Frank Le fp1227 EE316 Dr. Orshansky  Lab 2 Part 2  Iruth Table 51 50 d 0 0 i0 0 i1 1 0 i2 1 i3 |
|-------|------------------------------------------------------------------------------------------------|
| (111) | Algebraic Expression                                                                           |
| (v)   | d = \$1'\$0'; 0 + \$1'\$0;1 + \$1\$0';2 + \$1\$0;3  Logic Circuit schematic  i3                |
|       |                                                                                                |
|       | d.                                                                                             |

#### v) Mux Structural Module Verilog code

```
| Mary | State | Mary |
```

### v) <u>Mux Structural Testbench Verilog Code</u>

```
| Construction | Cons
```

```
| Colorador | Colo
```

#### vi) Mux Structural Waveform



vii) Mux Behavioral Module Verilog code



vii) Mux Behavioral Testbench Verilog code

```
| Substitution | Sub
```

```
| Description |
```

#### viii) Mux Behavioral Waveform

