# Revision Unit – I Chapter - 1

**Register Transfer Language:** Register transfer language, bus and memory transfer, bus architecture using multiplexer and tri-state buffer, micro-operation: arithmetic, logical, shift micro-operation with hardware implementation, arithmetic logic shift unit.

#### **REGISTER TRANSFER LANGUAGE**

**Figure 4-1** Block diagram of register.

The internal hardware organization of a digital computer is best defined by specifying:

R17 6 5 4 3 2 1 0

(a) Register R

(b) Showing individual bits

- 1. The set of registers it contains and their function.
- 2. The sequence of microoperations performed on the binary information  $\frac{15}{15}$ stored in the registers.
- R2PC(H)

The control that initiates the sequence of microoperations.

(c) Numbering of bits

(d) Divided into two parts

PC(L)

The symbolic notation used to describe the microoperation transfers among registers is called a register transfer language.

If 
$$(P=1)$$
 then  $(R2 \leftarrow R1)$   $P: R2 \leftarrow R1$ 

$$P: R2 \leftarrow R1$$

**Figure 4-2** Transfer from **R**1 to **R**2 when p = 1.



**TABLE 4-1** Basic Symbols for Register Transfers

| Symbol                 | Description                     | Examples                             |
|------------------------|---------------------------------|--------------------------------------|
| Letters (and numerals) | Denotes a register              | MAR, R2                              |
| Parentheses ()         | Denotes a part of a register    | R2(0-7), R2(L)                       |
| $Arrow \leftarrow$     | Denotes transfer of information | $R2 \leftarrow R1$                   |
| Comma ,                | Separates two microoperations   | $R2 \leftarrow R1, R1 \leftarrow R2$ |



#### **BUS AND MEMORY TRANSFER, BUS ARCHITECTURE USING MULTIPLEXER**

**TABLE 4-2** Function Table for Bus of Fig. 4-3

| $S_1$ | $S_0$ | Register selected |
|-------|-------|-------------------|
| 0     | 0     | A                 |
| 0     | 1     | B                 |
| 1     | 0     | C                 |
| 1     | 1     | D                 |

$$BUS \leftarrow C, \qquad R1 \leftarrow BUS$$

$$R1 \leftarrow C$$

In general,

A bus system will multiplex **k registers** of **n bits** each to produce an **n-line common bus**.

The **number of multiplexers needed** to construct the bus is **equal to n.** 

The size of each multiplexer must be kX1.

**Figure 4-3** Bus system for four registers.



#### BUS AND MEMORY TRANSFER, BUS ARCHITECTURE USING TRI-STATE BUFFER

**Figure 4-4** Graphic symbols for three-state buffer.



Read:  $DR \leftarrow M[AR]$ 

Write:  $M[AR] \leftarrow R1$ 



**Figure 4-5** Bus line with three state-buffers.

#### **MICRO-OPERATION: ARITHMETIC**

TABLE 4-3 Arithmetic Microoperations



**Figure 4-7** 4-bit adder-subtractor.

**Figure 4-8** 4-bit binary incrementer.



Figure 4-9 4-bit arithmetic circuit.

TABLE 4-4 Arithmetic Circuit Function Table

|                  | Select |             |                  | 0                           |                      |
|------------------|--------|-------------|------------------|-----------------------------|----------------------|
| $\overline{S_1}$ | $S_0$  | $C_{ m in}$ | Input $Y$        | Output $D = A + Y + C_{in}$ | Microoperation       |
| 0                | 0      | 0           | В                | D = A + B                   | Add                  |
| 0                | 0      | 1           | $\boldsymbol{B}$ | D = A + B + 1               | Add with carry       |
| 0                | 1      | 0           | $\overline{B}$   | $D = A + \overline{B}$      | Subtract with borrow |
| 0                | 1      | 1           | $\overline{B}$   | $D = A + \overline{B} + 1$  | Subtract             |
| 1                | 0      | 0           | 0                | D = A                       | Transfer A           |
| 1                | 0      | 1           | 0                | D = A + 1                   | Increment A          |
| 1                | 1      | 0           | 1                | D = A - 1                   | Decrement A          |
| 1                | 1      | 1           | 1                | D = A                       | Transfer A           |

#### **MICRO-OPERATION: LOGICAL**

TABLE 4-6 Sixteen Logic Microoperations

TABLE 4-5 Truth Tables for 16 Functions of Two Variables

| Boolean fu                        | inction             | Microoperation                                 | Name           | x                      | y           | $F_0$ | $F_1$                                                                       | $F_2$          | $F_3$    | $F_4$     | $F_5$       | $F_6$ | $F_7$  | $F_8$ | $F_9$   | $F_{10}$   | $F_{11}$       | $F_{12}$ | $F_{13}$ | $F_{14}$ | $F_{15}$ |
|-----------------------------------|---------------------|------------------------------------------------|----------------|------------------------|-------------|-------|-----------------------------------------------------------------------------|----------------|----------|-----------|-------------|-------|--------|-------|---------|------------|----------------|----------|----------|----------|----------|
| $F_0 = 0$                         |                     | $F \leftarrow 0$                               | Clear          |                        | 0           | 0     | 0                                                                           | 0              | 0        | 0         | 0           | 0     | 0      | 1     | 1       | 1          | 1              | 1        | 1        | 1        | 1        |
| $F_1 = xy$                        | ,                   | $F \leftarrow A \land B$                       | AND            | 0                      | 1           | 0     | 0                                                                           | 0              | 0        | 1         | 1           | 1     | 1      | 0     | 0       | 0          | 0              | 1        | 1        | 1        | 1        |
| $F_2 = xy$                        |                     | $F \leftarrow A \wedge \overline{B}$           |                | 1                      | 0           | 0     | 0                                                                           | 1              | 1        | 0         | 0           | 1     | 1      | 0     | 0       | 1          | 1              | 0        | 0        | 1        | 1        |
| $F_3 = x$                         |                     | $F \leftarrow A$                               | Transfer A     | 1                      | 1           | 0     | 1                                                                           | 0              | 1        | 0         | 1           | 0     | 1      | 0     | 1       | 0          | 1              | 0        | 1        | 0        | 1        |
| $F_4 = x'$                        | y                   | $F \leftarrow \overline{A} \wedge B$           |                | _                      |             | l     |                                                                             |                | Fig      | nire 4    | <b>1-10</b> | One   | stage  | of lo | ogic ci | ircuit.    |                |          |          |          |          |
| $F_5 = y$                         |                     | $F \leftarrow B$                               | Transfer $B$   |                        |             |       |                                                                             |                | 1 ig     | ,ure 7    | 1-10        | One   | stage  | or ic | gie ei  | ircuit.    |                |          |          |          |          |
| $F_6 = x$                         |                     | $F \leftarrow A \oplus B$                      | Exclusive-OR   |                        |             |       |                                                                             | ~              |          |           |             |       |        |       |         |            |                |          |          |          |          |
| $F_7 = x$                         |                     | $F \leftarrow A \vee B$                        | OR             |                        |             |       |                                                                             | $S_1$          |          |           |             |       |        |       |         |            |                |          |          |          |          |
| $F_8 = (x$                        |                     | $F \leftarrow A \vee B$                        | NOR            |                        |             |       |                                                                             | S <sub>0</sub> | $\dashv$ | 4.5       |             |       |        |       |         |            |                |          |          |          |          |
| $F_9 = (x$                        |                     | $F \leftarrow \overline{A \oplus B}$           | Exclusive-NOR  |                        |             |       |                                                                             |                |          | 4 ><br>MU |             |       |        |       |         |            |                |          |          |          |          |
| $F_{10} = y'$                     |                     | $F \leftarrow \overline{B}$                    | Complement B   |                        | 4.          |       |                                                                             |                |          | 141       | 021         |       |        |       |         |            |                |          |          |          |          |
| $F_{11} = x$                      |                     | $F \leftarrow \underline{A} \vee \overline{B}$ |                |                        | $A_i$ $B_i$ |       |                                                                             | )—             | 0        |           |             |       |        | S     | $S_0$   | On         | tput           | One      | eration  |          |          |
| $F_{12}=x$                        |                     | $F \leftarrow \overline{A}$                    | Complement A   |                        | ,           |       |                                                                             |                |          |           |             |       |        | _     |         | +          |                | -        |          | _        |          |
| $F_{13}=x'$                       |                     | $F \leftarrow \overline{A} \vee B$             | NIANID         |                        |             | +     | $\neg \neg$                                                                 |                | 1        |           |             |       | $-E_i$ | 0     | 0       | <i>E</i> = | $=A \wedge B$  | ANI      | D        |          |          |
| $F_{14} = (x_1, x_2, \dots, x_n)$ |                     | $F \leftarrow A \wedge B$                      | NAND           |                        |             | +     | $-\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ |                | 1        |           |             |       |        | 0     | 1       | E =        | $=A\vee B$     | OR       |          |          |          |
| $F_{15} = 1$                      |                     | $F \leftarrow \text{all 1's}$                  | Set to all 1's | _                      |             |       | 1                                                                           |                |          |           |             |       |        |       | •       |            | II VD          |          |          |          |          |
| selective-set                     | 1010                | A before                                       |                |                        |             | Ц     | _))                                                                         | $\rightarrow$  | - 2      |           |             |       |        | 1     | 0       | <i>E</i> = | $=A \oplus B$  | XO       | R        |          |          |
| Scientife Sci                     | 1100                | B (logic operand)                              |                |                        |             |       | /                                                                           |                |          |           |             |       |        | 1     | 1       | <i>E</i> = | = <del>A</del> | Con      | npleme   | ent      |          |
|                                   | 1110                | A after                                        |                |                        |             | L     | _                                                                           | ×>—            | 3        |           |             |       |        | _     |         |            |                |          | Picini   | _        |          |
| and another a                     | 1010                |                                                | 0110 1010      | A befor                | e           |       |                                                                             |                |          |           |             |       |        |       |         | (b) F      | unction        | nal tabl | le       |          |          |
| selective-                        | 1010                | A before                                       | 0000 1111      | B (mas)                | c)          |       |                                                                             | (a             | a) Log   | ric dia   | agram       |       |        |       |         | (5)        |                |          |          |          |          |
| complement                        | $\frac{1100}{0110}$ | B (logic operand)                              | 0000 1010      | $\boldsymbol{A}$ after | mask        | ing   |                                                                             | (-             | ,        | ,         | 0           |       |        |       |         |            |                |          |          |          |          |
|                                   | 0110                | A after                                        | 0000 1010      | 41 0                   |             |       |                                                                             |                |          |           |             |       |        |       |         |            |                |          |          |          |          |
| selective-clear                   | 1010                | A before                                       |                | A befor                |             |       |                                                                             |                |          |           |             |       |        |       |         |            |                |          |          |          |          |
|                                   | 1100                | B (logic operand)                              |                | B (inser               |             |       |                                                                             |                |          |           |             |       |        |       |         |            |                |          |          |          |          |
|                                   | 0010                | A after                                        | 1001 1010      | A after                | nser        | tion  |                                                                             |                |          |           |             |       |        |       |         |            |                |          |          |          |          |

#### **MICRO-OPERATION: SHIFT**

$$R1 \leftarrow \text{shl } R1$$
  
 $R2 \leftarrow \text{shr } R2$ 

**TABLE 4-7** Shift Microoperations

| Symbolic designation                | Description                     |
|-------------------------------------|---------------------------------|
| $R \leftarrow \operatorname{shl} R$ | Shift-left register R           |
| $R \leftarrow \text{shr}R$          | Shift-right register R          |
| $R \leftarrow \operatorname{cil} R$ | Circular shift-left register R  |
| $R \leftarrow \operatorname{cir} R$ | Circular shift-right register R |
| $R \leftarrow \text{ashl } R$       | Arithmetic shift-left R         |
| $R \leftarrow \text{ashr } R$       | Arithmetic shift-right R        |



Figure 4-12 4-bit combinational circuit shifter.

#### **ARITHMETIC LOGIC SHIFT UNIT**

Figure 4-13 One stage of arithmetic logic shift unit.



**4-1.** Show the block diagram of the hardware (similar to Fig. 4-2a) that implements the following register transfer statement:

$$yT_2$$
:  $R2 \leftarrow R1$ ,  $R1 \leftarrow R2$ 

**4-3.** Represent the following conditional control statement by two register transfer statements with control functions.

If 
$$(P = 1)$$
 then  $(R1 \leftarrow R2)$  else if  $(Q = 1)$  then  $(R1 \leftarrow R3)$ 

- 4-7. The following transfer statements specify a memory. Explain the memory operation in each case.
  - **a.**  $R2 \leftarrow M[AR]$
  - **b.**  $M[AR] \leftarrow R3$
  - c.  $R5 \leftarrow M[R5]$
- **4-18.** Register A holds the 8-bit binary 11011001. Determine the *B* operand and the logic microoperation to be performed in order to change the value in *A* to:
  - **a.** 01101101
  - **b.** 111111101

# Revision Unit – I Chapter - 2

Computer Organization and Design: Instruction codes, general computer registers with common bus system, computer instructions: memory reference, register reference, input-output instructions, timing and control, instruction cycle, input-output configuration, and interrupt cycle. Levels of programming languages: Machine language, Assembly language, High level language.

#### **INSTRUCTION CODES, GENERAL COMPUTER REGISTERS**



Figure 5-1 Stored program organization.





Figure 5-2 Demonstration of direct and indirect address.



Figure 5-3 Basic computer registers and memory.

#### **COMMON BUS SYSTEM, COMPUTER INSTRUCTIONS**



Figure 5-5 Basic computer instruction formats.



TABLE 5-2 Basic Computer Instructions

|                                                 | Hexadeci                                                                  | mal code                                             |                                                                                                                                                                                                                                                                    |
|-------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                                          | I=0                                                                       | I=1                                                  | Description                                                                                                                                                                                                                                                        |
| AND<br>ADD<br>LDA<br>STA<br>BUN<br>BSA<br>ISZ   | 0xxx<br>1xxx<br>2xxx<br>3xxx<br>4xxx<br>5xxx<br>6xxx                      | 8xxx<br>9xxx<br>Axxx<br>Bxxx<br>Cxxx<br>Dxxx<br>Exxx | AND memory word to AC Add memory word to AC Load memory word to AC Store content of AC in memory Branch unconditionally Branch and save return address Increment and skip if zero                                                                                  |
| CLA CLE CMA CME CIR CIL INC SPA SNA SZA SZE HLT | 780<br>740<br>720<br>710<br>708<br>704<br>702<br>700<br>700<br>700<br>700 | 00<br>00<br>00<br>80<br>40<br>20<br>10<br>08<br>04   | Clear AC Clear E Complement AC Complement E Circulate right AC and E Circulate left AC and E Increment AC Skip next instruction if AC positive Skip next instruction if AC negative Skip next instruction if AC zero Skip next instruction if E is 0 Halt computer |
| INP<br>OUT<br>SKI<br>SKO<br>ION<br>IOF          | F80<br>F40<br>F20<br>F10<br>F00<br>F00                                    | 00<br>00<br>00<br>80                                 | Input character to AC Output character from AC Skip on input flag Skip on output flag Interrupt on Interrupt off                                                                                                                                                   |

#### **TIMING AND CONTROL**



Figure 5-6 Control unit of basic computer.

$$D_3T_4$$
:  $SC \leftarrow 0$ 



Figure 5-7 Example of control timing signals.

#### **TIMING AND CONTROL**

Figure 5-8 Register transfers for the fetch phase.



- **1.** Fetch an instruction from memory.
- 2. Decode the instruction.
- 3. Read the effective address from memory if the instruction has an indirect address.
- **4.** Execute the instruction.

$$T_0$$
:  $AR \leftarrow PC$ 

$$T_1: IR \leftarrow M[AR], PC \leftarrow PC + 1$$

$$T_1$$
:  $IR \leftarrow M[AR], PC \leftarrow PC + 1$ 
 $T_2$ :  $D_0, \ldots, D_7 \leftarrow \text{Decode } IR(12-14), AR \leftarrow IR(0-11), I \leftarrow IR(15)$ 

- 1. Place the content of *PC* onto the bus by making the bus selection inputs  $S_2S_1S_0$  equal to 010.
- 2. Transfer the content of the bus to AR by enabling the LD input of AR.
- **1.** Enable the read input of memory.
- **2.** Place the content of memory onto the bus by making  $S_2S_1S_0 = 111$ .
- **3.** Transfer the content of the bus to *IR* by enabling the LD input of *IR*.
- **4.** Increment PC by enabling the INR input of PC.

#### **INSTRUCTION CYCLE**

 $D_7'IT_3$ :  $AR \leftarrow M[AR]$ 

 $D_7'IT_3$ : Nothing

 $D_7 I'T_3$ : Execute a register-reference instruction

 $D_7 IT_3$ : Execute an input-output instruction



Figure 5-9 Flowchart for instruction cycle (initial configuration).

#### INPUT-OUTPUT CONFIGURATION, AND INTERRUPT CYCLE



Figure 5-14 Demonstration of the interrupt cycle.

Figure 5-13 Flowchart for interrupt cycle.

#### LEVELS OF PROGRAMMING LANGUAGES: MACHINE LANGUAGE, ASSEMBLY

#### LANGUAGE, HIGH LEVEL LANGUAGE.

TABLE 6-2 Binary Program to Add Two Numbers

| Location | Ins    | struct | ion co | de   |
|----------|--------|--------|--------|------|
| 0        | 0010 0 | 0000   | 0000   | 0100 |
| 1        | 0001 0 | 0000   | 0000   | 0101 |
| 10       | 0011 0 | 0000   | 0000   | 0110 |
| 11       | 0111 0 | 0000   | 0000   | 0001 |
| 100      | 0000 0 | 0000   | 0101   | 0011 |
| 101      | 1111 1 | 1111   | 1110   | 1001 |
| 110      | 0000   | 0000   | 0000   | 0000 |

 TABLE 6-3
 Hexadecimal Program to Add Two Numbers

| Location | Instruction |
|----------|-------------|
| 000      | 2004        |
| 001      | 1005        |
| 002      | 3006        |
| 003      | 7001        |
| 004      | 0053        |
| 005      | FFE9        |
| 006      | 0000        |

TABLE 6-4 Program with Symbolic Operation Codes

| Location                                      | Instruction                                                  | Comments                                                                                                                                           |
|-----------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 000<br>001<br>002<br>003<br>004<br>005<br>006 | LDA 004<br>ADD 005<br>STA 006<br>HLT<br>0053<br>FFE9<br>0000 | Load first operand into AC Add second operand to AC Store sum in location 006 Halt computer First operand Second operand (negative) Store sum here |

TABLE 6-5 Assembly Language Program to Add Two Numbers

| A,<br>B,<br>C, | ORG 0<br>LDA A<br>ADD B<br>STA C<br>HLT<br>DEC 83<br>DEC -23<br>DEC 0<br>END | /Origin of program is location 0 /Load operand from location <i>A</i> /Add operand from location <i>B</i> /Store sum in location <i>C</i> /Halt computer /Decimal operand /Decimal operand /Sum stored in location <i>C</i> /End of symbolic program |
|----------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|----------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

TABLE 6-6 Fortran Program to Add Two Numbers

| INTEGER A, | В, С     |
|------------|----------|
| DATA A, 83 | B, $-23$ |
| C = A + B  |          |
| END        |          |

# Revision Unit – 2 Chapter - 1

**Central processing Unit:** Introduction, general register organization, stack organization, instruction format, addressing modes. Overview of GPU, CPU vs GPU computing difference.

### Introduction

- The part of the computer that performs the bulk of data-processing operations is called the central processing unit and is referred to as the CPU.
- The arithmetic logic unit (ALU) performs the required microoperations for executing the instructions. The control unit supervises the transfer of information among the registers and instructs the ALU as to which operation to perform.



Figure 8-1 Major components of CPU.

### General register organization



(a) Block diagram



(b) Control word

Figure 8-2 Register set with common ALU.

TABLE 8-2 Encoding of ALU Operations

| OPR<br>Select                                                                                   | Operation                                                                                                                                           | Symbol                                           |
|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| 00000<br>00001<br>00010<br>00101<br>00110<br>01000<br>01010<br>01110<br>01110<br>10000<br>11000 | Transfer $A$ Increment $A$ Add $A + B$ Subtract $A - B$ Decrement $A$ AND $A$ and $B$ OR $A$ and $B$ XOR $A$ and $B$ Complement $A$ Shift right $A$ | TSFA INCA ADD SUB DECA AND OR XOR COMA SHRA SHLA |

Example – If the following microoperation is to be implemented, identify the corresponding control word.



## Stack organization

#### Register Stack



Figure 8-3 Block diagram of a 64-word stack.

$$SP \leftarrow SP + 1$$
 Increment stack pointer  $M[SP] \leftarrow DR$  Write item on top of the stack If  $(SP = 0)$  then  $(FULL \leftarrow 1)$  Check if stack is full Mark the stack not empty 
$$DR \leftarrow M[SP]$$
 Read item from the top of stack  $SP \leftarrow SP - 1$  Decrement stack pointer If  $(SP = 0)$  then  $(EMTY \leftarrow 1)$  Check if stack is empty  $FULL \leftarrow 0$  Mark the stack not full

# Stack organization

#### Memory Stack

We assume that the items in the stack communicate with a data register *DR*. A new item is inserted with the push operation as follows:

$$SP \leftarrow SP - 1$$

 $M[SP] \leftarrow DR$ 

The stack pointer is decremented so that it points at the address of the next word. A memory write operation inserts the word from DR into the top of the stack. A new item is deleted with a pop operation as follows:

$$DR \leftarrow M[SP]$$
  
 $SP \leftarrow SP + 1$ 



Figure 8-4 Computer memory with program, data, and stack segments.

The following numerical example may clarify this procedure. Consider the arithmetic expression  $\,$ 

$$(3*4) + (5*6)$$

In reverse Polish notation, it is expressed as

Figure 8-5 Stack operations to evaluate  $3 \cdot 4 + 5 \cdot 6$ .



#### Instruction format

- The most common fields found in instruction formats are:
  - 1. An operation code field that specifies the operation to be performed.
  - 2. An address field that designates a memory address or a processor register.
  - 3. A mode field that specifies the way the operand or the effective address is determined.

- The number of address fields in the instruction format of a computer depends on the internal organization of its registers. Most computers fall into one of three types of CPU organizations:
  - 1. Single accumulator organization.
  - 2. General register organization.
  - 3. Stack organization.

2 Address Instructions

Code for computation of X = (A+B)\*(C+D) using 3 Address, 2 Address, 1 Address amd 0 Address Instructions are as follows

2 Address Instructions

Address Instructions

|                   | 3 Address | s ilisti uctions                                                                | 2 /                                    | Address in                                          | structions                                                                                                                               | 3 Auc              | ו ככס ו                    | 113ti uctions                                                                                                                                                                                                                                                                   | U Aut                           | ו ככם וג         | 113ti uctions                                                                                                                                                    |
|-------------------|-----------|---------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADD<br>ADD<br>MUL | R2, C, D  | $R1 \leftarrow M[A] + M[B]$ $R2 \leftarrow M[C] + M[D]$ $M[X] \leftarrow R1*R2$ | MOV<br>ADD<br>MOV<br>ADD<br>MUL<br>MOV | R1, A<br>R1, B<br>R2, C<br>R2, D<br>R1, R2<br>X, R1 | $R1 \leftarrow M[A]$ $R1 \leftarrow R1 + M[B]$ $R2 \leftarrow M[C]$ $R2 \leftarrow R2 + M[D]$ $R1 \leftarrow R1*R2$ $M[X] \leftarrow R1$ | LOAD<br>ADD<br>MUL | A<br>B<br>T<br>C<br>D<br>T | $\begin{array}{l} AC \;\leftarrow\; M[A] \\ AC \;\leftarrow\; AC \;+\; M[B] \\ M[T] \;\leftarrow\; AC \\ AC \;\leftarrow\; M[C] \\ AC \;\leftarrow\; AC \;+\; M[D] \\ AC \;\leftarrow\; AC \;+\; M[T] \\ AC \;\leftarrow\; AC \;+\; M[T] \\ M[X] \;\leftarrow\; AC \end{array}$ | PUSH PUSH ADD PUSH PUSH ADD MUL | A<br>B<br>C<br>D | $TOS \leftarrow A$ $TOS \leftarrow B$ $TOS \leftarrow (A + B)$ $TOS \leftarrow C$ $TOS \leftarrow D$ $TOS \leftarrow (C + D)$ $TOS \leftarrow (C + D) * (A + B)$ |
|                   |           |                                                                                 |                                        |                                                     |                                                                                                                                          |                    |                            |                                                                                                                                                                                                                                                                                 | POP                             | X                | $M[X] \leftarrow TOS$                                                                                                                                            |

### Addressing modes

- 1. Implied Mode
- 2. Immediate Mode
- 3. Register Mode
- 4. Register Indirect Mode
- 5. Autoincrement or autodecrement
- 6. Direct Address Mode
- 7. Indirect Address Mode
- 8. Relative Address Mode
- 9. Indexed Address Mode
- 10. Base Register Addressing Mode

# Overview of GPU, CPU vs GPU computing difference

|              | Central Processing Unit                                                                                                                                                                                                                                                                                      | Graphical Processing Unit                                                                                                                                                                                                                                                                                                                         |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overview     | <ul> <li>Brain of a computer and is designed for general-purpose computing tasks.</li> <li>Has a few powerful cores optimized for sequential processing.</li> <li>They are excellent for tasks that require high single-threaded performance, such as operating systems and general applications.</li> </ul> | <ul> <li>It is specialized for parallel processing and is designed primarily for rendering graphics.</li> <li>Consist of thousands of small, efficient cores optimized for parallelism.</li> <li>They excel at tasks that can be parallelized, making them valuable for scientific simulations, deep learning, and graphics rendering.</li> </ul> |
| Architecture | <ul> <li>A few powerful cores with large caches.</li> <li>Execution units are optimized for sequential instruction execution.</li> <li>High single-threaded performance with complex instruction sets.</li> </ul>                                                                                            | <ul> <li>Have thousands of simpler cores, organized into streaming multiprocessors (SMs).</li> <li>Execution units are optimized for parallel execution.</li> <li>Lower clock speeds per core but high parallel throughput.</li> </ul>                                                                                                            |
| Parallelism  | <ul> <li>Have 2-64 cores, suitable for multi-threaded tasks.</li> <li>Limited parallelism compared to GPUs.</li> <li>Performance improvements in multi-threaded applications are modest.</li> </ul>                                                                                                          | <ul> <li>Have thousands of cores, designed for massively parallel tasks.</li> <li>Ideal for tasks involving large data sets or complex calculations.</li> <li>Significant performance boost in parallel applications.</li> </ul>                                                                                                                  |

# Overview of GPU, CPU vs GPU computing difference

|                     | Central Processing Unit                                                                                                                                                                                                                                     | Graphical Processing Unit                                                                                                                                                                                                                                |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Memory<br>Hierarchy | <ul> <li>Have complex memory hierarchies with caches (L1, L2, L3) and main memory.</li> <li>Latency-optimized for fast access to a small amount of data.</li> <li>Suitable for tasks with small memory footprints and irregular access patterns.</li> </ul> | <ul> <li>GPUs have a simpler memory hierarchy with global memory, shared memory, and local memory.</li> <li>Designed for high-throughput data access and transfer.</li> <li>Ideal for tasks with large data sets and regular access patterns.</li> </ul> |  |  |  |
| Applications        | <ul> <li>CPUs are suitable for tasks that require strong single-threaded performance.</li> <li>Examples include web browsing, office applications, and general-purpose software.</li> </ul>                                                                 | <ul> <li>GPUs excel in tasks that can be parallelized, such as scientific simulations, 3D rendering, video processing, and deep learning.</li> <li>They are widely used in artificial intelligence and machine learning.</li> </ul>                      |  |  |  |

# Revision Unit – 2 Chapter - 2

**Memory Hierarchy:** Introduction, basics of cache, measuring and improving of cache performance, cache memory: associative mapping, direct mapping, setassociative mapping, cache writing and initialization, virtual memory, common framework for memory hierarchies. Case study of PIV and AMD opteron memory hierarchies.

#### Introduction

- The memory unit is an essential component in any digital computer since it is needed for storing programs and data.
- The memory unit that communicates directly with the CPU is called the *main memory*. Devices that provide backup storage are called *auxiliary memory*.

Figure 12-1 Memory hierarchy in a computer system.



# Basics of cache, measuring and improving of cache performance

- A special very-high-speed memory called a *cache* is sometimes used to increase the speed of processing by making current programs and data available to the CPU at a rapid rate.
- Analysis of a large number of typical programs has shown that the references to memory at any given interval of time tend to be confined within a few localized areas in memory. This phenomenon is known as the property of *locality of reference*.
- The performance of cache memory is frequently measured in terms of a quantity called *hit ratio*.
- When the CPU refers to memory and finds the word in cache, it is said to produce a hit.
- If the word is not found in cache, it is in main memory and it counts as a *miss*.
- The ratio of the number of hits divided by the total CPU references to memory (hits plus misses) is the hit ratio. The

Figure 12-10 Example of cache memory.

Cache memory  $512 \times 12$ 

**CPU** 

Main memory

 $32K \times 12$ 

# Cache memory: Associative Mapping

Figure 12-11 Associative mapping cache (all numbers in octal).



# Cache memory: Direct mapping

Figure 12-12 Addressing relationships between main and cache memories.





Figure 12-13 Direct mapping cache organization.

# Cache memory: Set-associative mapping

| Index | Tag | Data    | Tag | Data    |  |
|-------|-----|---------|-----|---------|--|
| 000   | 0 1 | 3 4 5 0 | 0 2 | 5 6 7 0 |  |
|       |     |         |     |         |  |
|       |     |         |     |         |  |
|       |     |         |     |         |  |
|       |     |         |     |         |  |
|       |     |         |     |         |  |
|       |     |         |     |         |  |
|       |     |         |     |         |  |
|       |     |         |     |         |  |
| 777   | 0 2 | 6710    | 0.0 | 2 3 4 0 |  |

Figure 12-15 Two-way set-associative mapping cache.

### Cache writing and initialization

- Writing into the cache can be done with the help of two mechanisms
  - Write through
  - Write back
- The cache is initialized when power is applied to the computer or when the main memory is loaded with a complete set of programs from auxiliary memory. After initialization the cache is considered to be empty, but in effect it contains some nonvalid data.

# Virtual memory, common framework for

memory hierarchies.



Figure 12-16 Relation between address and memory space in a virtual memory system.



Figure 12-18 Address space and memory space split into groups of 1K words.

Figure 12-17 Memory table for mapping a virtual address.



Figure 12-19 Memory table in a paged system.



Memory page table

# Case study of PIV and AMD opteron memory hierarchies

#### **Intel Pentium IV (PIV):**

- 1. Registers: PIV had a set of general-purpose and specialized registers for rapid data access.
- 2. Level 1 Cache (L1): The PIV had separate instruction and data caches, each with 8 KB.
- 3. Level 2 Cache (L2): The PIV included a larger unified L2 cache, which varied in size between 256 KB and 2 MB, depending on the specific model.
- 4. Main Memory (RAM): Data not found in the caches was retrieved from RAM, which was typically DDR SDRAM at the time.

#### **AMD Opteron:**

- 1. Registers: Like the PIV, the AMD Opteron had a set of registers for fast data access.
- 2. Level 1 Cache (L1): The L1 cache was divided into two parts: a 64 KB instruction cache and a 64 KB data cache.
- 3. Level 2 Cache (L2): The Opteron featured a unified L2 cache ranging from 512 KB to 2 MB, depending on the specific model.
- 4. Main Memory (RAM): Main memory was typically DDR SDRAM or later variants, similar to the PIV.