



Summit Node Overview

Multi-GPU Programming Models

Multi-GPU Programming with OpenACC and CUDA

GPUDirect, CUDA Aware MPI, and CUDA IPC

SpectrumMPI & Jsrun Tips and Tricks



## SUMMIT NODE

(2) IBM POWER9 + (6) NVIDIA VOLTA V100



#### UNDER THE HOOD

Summit has fat nodes!

Many connections

Many devices

Many stacks



HBM & DRAM speeds are aggregate (Read+Write). All other speeds (X-Bus, NVLink, PCIe, IB) are bi-directional.



## **MULTI-GPU PROGRAMMING MODELS**

#### Single Thread, Multiple GPUs

- A single thread will change devices as-needed to send data and kernels to different GPUs
   Multiple Threads, Multiple GPUs
- Using OpenMP, Pthreads, or similar, each thread can manage its own GPU
   Multiple Ranks, Single GPU
- Each rank acts as-if there's just 1 GPU, but multiple ranks per node use all GPUs Multiple Ranks, Multiple GPUs
- Each rank manages multiple GPUs, multiple ranks/node. Gets complicated quickly!

## **MULTI-GPU PROGRAMMING MODELS**

#### Trade-offs Between Approaches

- Conceptually Simple
- Requires additional loops
- CPU can become a bottleneck
- Remaining CPU cores often underutilized

Single Thread, Multiple GPUs

- Conceptually Very Simple
- Set and forget the device numbers
- Relies on external Threading API
- Can see improved utilization
- Watch affinity

Multiple Threads, Multiple GPUs

- Little to no code changes required
- Re-uses existing domain decomposition
- Probably already using MPI
- Watch affinity

Multiple Ranks, Single GPU

- Easily share data between peer devices
- Coordinating between GPUs extremely tricky

Multiple Ranks, Multiple GPUs

## **MULTI-DEVICE CUDA**

CUDA by default exposes all devices, numbered 0 - (N-1), if devices are not all the same, it will reorder the "best" to device 0.

Each device has its own pool of streams.

If you do nothing, *all* work will go to Device #0.

Developer must change the current device explicitly

## **MULTI-DEVICE OPENACC**

OpenACC presents devices numbered 0 - (N-1) for each device type available.

The order of the devices comes from the runtime, almost certainly the same as CUDA

By default all data and work go to the *current* device

Developers must change the current device and maybe the current device type using an API

## **MULTI-DEVICE OPENMP**

OpenMP devices numbered 0 - (N-1) for *ALL* devices on the machine, including the host.

The order is determined by the runtime, but devices of the same type are contiguous.

To change the device for data and compute a clause is added to directives.

Device API routines include a devicenum



## MULTI-GPU W/ CUDA AND OPENACC

The CUDA and OpenACC approaches are sufficiently similar, that I will demonstrate using OpenACC.

#### Decoder Ring:

| OpenACC               | CUDA                 |
|-----------------------|----------------------|
| acc_get_device_type() | N/A                  |
| acc_set_device_type() | N/A                  |
| acc_set_device_num()  | cudaSetDevice()      |
| acc_get_device_num()  | cudaGetDevice()      |
| acc_get_num_devices() | cudaGetDeviceCount() |

## Multi-Device Pipeline

A Case Study

We'll use a simple image filter to demonstrate these techniques.

No inter-GPU communication required

Pipelining: Breaking a large operation into smaller parts so that independent operations can overlap.

Since each part is independent, they can easily be run on different devices. We will extend the filter to run on more than one device.





## Pipelining in a Nutshell



# Multi-device Pipelining in a Nutshell

| H2D kernel | D2H | H2D | kernel | D2H |
|------------|-----|-----|--------|-----|
|------------|-----|-----|--------|-----|



## Pipelined Code

```
#pragma acc data create(imgData[w*h*ch],out[w*h*ch])
                 copyin(filter)
for (long blocky = 0; blocky < nblocks; blocky++)
  long starty = MAX(0,blocky * blocksize - filtersize/2);
  long endy = MIN(h,starty + blocksize + filtersize/2);
#pragma acc update device(imgData[starty*step:blocksize*step]) async(block%3)
  starty = blocky * blocksize;
 endy = starty + blocksize;
#pragma acc parallel loop collapse(2) gang vector async(block%3)
 for (y=starty; y<endy; y++) for ( x=0; x<w; x++ ) {
   <filter code ommitted>
   out[y * step + x * ch] = 255 - (scale * blue);
   out[y * step + x * ch + 1 ] = 255 - (scale * green);
   out[v * step + x * ch + 2 ] = 255 - (scale * red);
#pragma acc update self(out[starty*step:blocksize*step]) async(block%3)
#pragma acc wait
```

Cycle between 3 async queues by blocks.

## Pipelined Code

```
#pragma acc data create(imgData[w*h*ch],out[w*h*ch])
                 copyin(filter)
for ( long blocky = 0; blocky < nblocks; blocky++)
  long starty = MAX(0,blocky * blocksize - filtersize/2);
  long endy = MIN(h,starty + blocksize + filtersize/2);
#pragma acc update device(imgData[starty*step:blocksize*step]) async(block%3)
  starty = blocky * blocksize;
 endy = starty + blocksize;
#pragma acc parallel loop collapse(2) gang vector async(block%3)
 for (y=starty; y<endy; y++) for ( x=0; x<w; x++ ) {
    <filter code ommitted>
   out[y * step + x * ch] = 255 - (scale * blue);
   out[y * step + x * ch + 1 ] = 255 - (scale * green);
   out[v * step + x * ch + 2 ] = 255 - (scale * red);
#pragma acc update self(out[starty*step:blocksize*step]) async(block%3)
#pragma acc wait
```

Cycle between 3 async queues by blocks.

Wait for all blocks to complete.

# **NVPROF** Timeline of Pipeline



## Extending to multiple devices

Create 1 OpenMP thread on the CPU per-device. This is not strictly necessary, but simplifies the code.

Within each thread, set the device number.

Divide the blocks as evenly as possible among the CPU threads.

# Multi-GPU Pipelined Code (OpenMP)

```
#pragma omp parallel num threads(acc get num devices(acc device default)
    acc set device num(omp get thread num(),acc device default);
    int queue = 1;
#pragma acc data create(imgData[w*h*ch],out[w*h*ch])
#pragma omp for schedule(static)
 for ( long blocky = 0; blocky < nblocks; blocky++) {</pre>
    // For data copies we need to include the ghost zones for the filter
    long starty = MAX(0,blocky * blocksize - filtersize/2);
    long endy = MIN(h,starty + blocksize + filtersize/2);
#pragma acc update device(imgData[starty*step:(endy-starty)*step]) async(queue)
    starty = blocky * blocksize;
    endy = starty + blocksize;
#pragma acc parallel loop collapse(2) gang vector async(queue)
    for (long y = starty; y < endy; y++) { for (long x = 0; x < w; x++) {
        <filter code removed for space>
    }}
#pragma acc update self(out[starty*step:blocksize*step]) async(queue)
    queue = (queue%3)+1;
#pragma acc wait
```

Spawn 1 thread per device.

Set the device number per-thread.

Divide the work among threads.

Wait for each device in its thread.

## Multi-GPU Pipelined Performance



## OpenACC with MPI

Domain decomposition is performed using MPI ranks

Each rank should set its own device

- Maybe acc\_set\_device\_num
- Maybe handled by environment variable (CUDA\_VISIBLE\_DEVICES)

GPU affinity can be handled by standard MPI task placement

Multiple MPI Ranks/GPU (using MPS) can work in place of OpenACC work queues/CUDA Streams

# Setting a device by local rank

Determine a unique ID for each rank on the same node.

Use this unique ID to select a device per rank.

You may also try using MPI\_Comm\_split\_type() using MPI\_COMM\_TYPE\_SHARED or OMPI\_COMM\_TYPE\_SOCKET.

In the end, you need to understand how jsrun/mpirun is placing your ranks.

# MPI Image Filter (pseudocode)

```
if (rank == 0 ) read image();
                                                                      Decompose image
// Distribute the image to all ranks
                                                                       across processes
MPI_Scatterv(image);
                                                                           (ranks)
MPI_Barrier(); // Ensures all ranks line up for timing
omp get wtime();
blur_filter(); // Contains OpenACC filter
MPI_Barrier(); // Ensures all ranks complete before timing
omp get wtime();
                                                                      Receive final parts
                                                                       from all ranks.
MPI Gatherv(out);
if (rank == 0 ) write_image();
                                                                      Launch with good
$ jsrun -n 6 -a 1 -c 1 -g 1 ...
                                                                     GPU/process affinity
```

There's a variety of ways to do MPI decomposition, this is what I used for this particular example.

# Multi-GPU Pipelined Performance (MPI)



## Multi-GPU Pipelined Performance (MPI)



#### **MULTI-DEVICE CUDA**

#### Same Pattern, Different API

```
#pragma omp parallel
                                                  MPI Comm rank(local comm, &local rank);
  cudaSetDevice(idx);
                                                  cudaSetDevice(local rank);
  #pragma omp for
  for (int b=0; b < nblocks; b++)
                                                  for (int b=0; b < nblocks; b++)
    cudaMemcpyAsync(..., streams[b%3]);
                                                    cudaMemcpyAsync(..., streams[b%3]);
    blur kernel <<<griddim, blockdim,</pre>
                                                    blur kernel <<<griddim, blockdim,</pre>
                    0, streams[b%31>>>();
                                                                      0, streams[b%3]>>>();
    cudaMemcpyAsync(..., streams[b%3]);
                                                    cudaMemcpyAsync(..., streams[b%3]);
  cudaDeviceSynchronize();
                                                  cudaDeviceSynchronize();
```

## **MULTI-DEVICE OPENMP 4.5**

#### Same Pattern, Different API

```
#pragma omp parallel num threads(num dev)
  #pragma omp for
  for ( int b=0; b < nblocks; b++)
    #pragma omp target update map(to:...) \
            device(dev) depend(inout:A) \
            nowait
    #pragma omp target teams distribute \
            parallel for simd device (dev) \
            depend(inout:A)
    for(...) { ... }
    #pragma omp target update map(from:...) \
            device(dev) depend(inout:A) \
            nowait
  #pragma omp taskwait
```

```
MPI Comm rank(local comm, &local rank);
int dev = local rank;
for (int b=0; b < nblocks; b++)
  #pragma omp target update map(to:...) \
          device(dev) depend(inout:A) \
          nowait
  #pragma omp target teams distribute \
          parallel for simd device (dev) \
          depend(inout:A)
  for(...) { ... }
  #pragma omp target update map(from:...) \
          device(dev) depend(inout:A) \
          nowait
#pragma omp taskwait
```

## Multi-GPU Approaches

#### Choosing an approach

Single-Threaded, Multiple-GPUs - Requires additional loops to manage devices, likely undesirable.

Multi-Threaded, Multiple-GPUs - Very convenient set-and-forget the device. Could possibly conflict with existing threading.

Multiple-Ranks, Single-GPU each - Probably the simplest if you already have MPI, he decomposition is done. Must get your MPI placement correct

Multiple-Ranks, Multiple-GPUs - Can allow all GPUs to share common data structures. Only do this is you absolutely need to, difficult to get right.



## **NVIDIA GPUDIRECT™**

#### Accelerated Communication with Network & Storage Devices



## **NVIDIA GPUDIRECT™**

#### Peer to Peer Transfers



## **NVIDIA GPUDIRECT™**

#### Support for RDMA





## REGULAR MPI GPU TO REMOTE GPU



```
cudaMemcpy(s_buf_h,s_buf_d,size,cudaMemcpyDeviceToHost);
MPI_Send(s_buf_h,size,MPI_CHAR,1,tag,MPI_COMM_WORLD);

MPI_Recv(r_buf_h,size,MPI_CHAR,0,tag,MPI_COMM_WORLD,&stat);
cudaMemcpy(r_buf_d,r_buf_h,size,cudaMemcpyHostToDevice);
```



## REGULAR MPI GPU TO REMOTE GPU



#### without GPUDirect



```
MPI_Send(s_buf_d,size,MPI_CHAR,1,tag,MPI_COMM_WORLD);
MPI_Recv(r_buf_d,size,MPI_CHAR,0,tag,MPI_COMM_WORLD,&stat);
```



#### without GPUDirect



```
#pragma acc host_data use_device (s_buf, r_buf)
MPI_Send(s_buf,size,MPI_CHAR,1,tag,MPI_COMM_WORLD);
MPI_Recv(r_buf,size,MPI_CHAR,0,tag,MPI_COMM_WORLD,&stat);
```

without GPUDirect





```
MPI_Send(s_buf_d,size,MPI_CHAR,1,tag,MPI_COMM_WORLD);
MPI_Recv(r_buf_d,size,MPI_CHAR,0,tag,MPI_COMM_WORLD,&stat);
```



```
#pragma acc host_data use_device (s_buf, r_buf)
MPI_Send(s_buf,size,MPI_CHAR,1,tag,MPI_COMM_WORLD);
MPI_Recv(r_buf,size,MPI_CHAR,0,tag,MPI_COMM_WORLD,&stat);
```



```
MPI_Send(s_buf,size,MPI_CHAR,1,tag,MPI_COMM_WORLD);
MPI_Recv(r_buf,size,MPI_CHAR,0,tag,MPI_COMM_WORLD,&stat);
```

Support for RDMA





## SINGLE THREADED MULTI GPU PROGRAMMING

```
while ( 12 norm > tol && iter < iter max ) {</pre>
   for ( int dev id = 0; dev id < num devices; ++dev id ) {</pre>
        const int top = dev id > 0 ? dev id - 1 : (num devices-1); const int bottom = (dev id+1)%num devices;
        cudaSetDevice( dev id );
        cudaMemsetAsync(12 norm d[dev id], 0 , sizeof(real) );
        jacobi kernel<<<dim grid,dim block>>>( a new[dev id], a[dev id], 12 norm d[dev id],
                                                iy start[dev id], iy end[dev id], nx );
        cudaMemcpyAsync( 12 norm h[dev id], 12 norm d[dev id], sizeof(real), cudaMemcpyDeviceToHost );
        cudaMemcpyAsync( a new[top]+(iy end[top]*nx), a new[dev id]+iy start[dev id]*nx, nx*sizeof(real), ...);
        cudaMemcpyAsync( a new[bottom], a new[dev id]+(iy end[dev id]-1)*nx, nx*sizeof(real), ...);
    12 norm = 0.0;
    for ( int dev id = 0; dev id < num devices; ++dev id ) {</pre>
        cudaSetDevice( dev id ); cudaDeviceSynchronize();
        12 norm += *(12 norm h[dev id]);
    }
   12 norm = std::sqrt( 12 norm );
    for ( int dev id = 0; dev id < num devices; ++dev id ) std::swap(a new[dev id],a[dev id]);</pre>
    iter++;
```

#### **Enable P2P**

```
for ( int dev id = 0; dev id < num devices; ++dev id ) {</pre>
    cudaSetDevice( dev id );
    const int top = dev id > 0 ? dev id - 1 : (num devices-1);
    int canAccessPeer = 0;
    cudaDeviceCanAccessPeer ( &canAccessPeer, dev id, top );
    if ( canAccessPeer )
        cudaDeviceEnablePeerAccess ( top, 0 );
    const int bottom = (dev id+1)%num devices;
    if ( top != bottom ) {
        cudaDeviceCanAccessPeer ( &canAccessPeer, dev id, bottom );
        if ( canAccessPeer )
           cudaDeviceEnablePeerAccess ( bottom, 0 );
```

```
cudaMemcpyAsync (
 a_new[top]+(iy_end[top]*nx),
 a_new[dev_id]+iy_start[dev_id]*nx, nx*sizeof(real), ...);
```







```
cudaMemcpyAsync (
 a new[top]+(iy end[top]*nx),
 a_new[dev_id]+iy_start[dev_id]*nx,
                                      nx*sizeof(real), ...);
```



```
cudaMemcpyAsync (
 a new[top]+(iy end[top]*nx),
 a new[dev id]+iy start[dev id]*nx,
                                      nx*sizeof(real), ...);
cudaMemcpyAsync (
 a new[bottom],
 a_new[dev_id]+(iy_end[dev_id]-1)*nx, nx*sizeof(real), ...);
```



# MULTIPLE PROCESS, SINGLE GPU W/O MPI!

```
while ( 12 norm > tol && iter < iter max ) {</pre>
    const int top = dev id > 0 ? dev id - 1 : (num devices-1); const int bottom = (dev id+1)%num devices;
    cudaSetDevice( dev id );
    cudaMemsetAsync(12 norm d[dev id], 0 , sizeof(real) );
    jacobi kernel<<<dim grid,dim block>>>( a new[dev id], a[dev id], 12 norm d[dev id],
                                           iy start[dev id], iy end[dev id], nx );
    cudaMemcpyAsync( 12 norm h[dev id], 12 norm d[dev id], sizeof(real), cudaMemcpyDeviceToHost );
    cudaMemcpyAsync( a new[top]+(iy end[top]*nx), a new[dev id]+iy start[dev id]*nx, nx*sizeof(real), ...);
    cudaMemcpyAsync( a new[bottom], a new[dev id]+(iy end[dev id]-1)*nx, nx*sizeof(real), ...);
   12 norm = 0.0;
    for ( int dev id = 0; dev id < num devices; ++dev id ) {</pre>
       12 norm += *(12 norm h[dev id]);
    }
    12 norm = std::sqrt( 12 norm );
    std::swap(a new[dev id],a[dev id]);
    iter++;
```

```
cudaSetDevice( dev_id );
// Allocate and fill my device buffer
cudaMalloc((void **) &myBuf, nbytes);
cudaMemcpy((void *) myBuf, (void*) buf, nbytes, cudaMemcpyHostToDevice);
// Get my IPC handle
cudaIpcMemHandle_t myIpc;
cudaIpcGetMemHandle(&myIpc, myBuf);
```

```
cudaSetDevice( dev_id );
// Allocate and fill my device buffer
cudaMalloc((void **) &myBuf, nbytes);
cudaMemcpy((void *) myBuf, (void*) buf, nbytes, cudaMemcpyHostToDevice);
// Get my IPC handle
cudaIpcMemHandle_t myIpc;
cudaIpcGetMemHandle(&myIpc, myBuf);
```



```
cudaSetDevice( dev_id );

// Allocate and fill my device buffer

cudaMalloc((void **) &myBuf, nbytes);

cudaMemcpy((void *) myBuf, (void*) buf, nbytes, cudaMemcpyHostToDevice);

// Get my IPC handle

cudaIpcMemHandle_t myIpc;

cudaIpcGetMemHandle(&myIpc, myBuf);
```



```
cudaSetDevice( dev_id );
// Allocate and fill my device buffer
cudaMalloc((void **) &myBuf, nbytes);
cudaMemcpy((void *) myBuf, (void*) buf, nbytes, cudaMemcpyHostToDevice);
// Get my IPC handle
cudaIpcMemHandle_t myIpc;
cudaIpcGetMemHandle(&myIpc, myBuf);
```



```
cudaSetDevice( dev_id );

// Allocate and fill my device buffer
cudaMalloc((void **) &myBuf, nbytes);
cudaMemcpy((void *) myBuf, (void*) buf, nbytes, cudaMemcpyHostToDevice);

// Get my IPC handle
cudaIpcMemHandle_t myIpc;
cudaIpcGetMemHandle(&myIpc, myBuf);
```



```
// Open their Ipc Handle onto a pointer
cudaIpcOpenMemHandle((void **) &a_new[top], topIpc,
    cudaIpcMemLazyEnablePeerAccess); cudaCheckError();
cudaMemcpyAsync (
 a new[top]+(iy end[top]*nx),
 a new[dev id]+iy start[dev id]*nx, nx*sizeof(real), ...);
```







```
cudaIpcOpenMemHandle((void **) &a_new[top], topIpc,
    cudaIpcMemLazyEnablePeerAccess); cudaCheckError();
cudaMemcpyAsync (
 a new[top]+(iy end[top]*nx),
 a_new[dev_id]+iy_start[dev_id]*nx,
                                     nx*sizeof(real), ...);
```



```
cudaIpcOpenMemHandle((void **) &a new[top], topIpc,
    cudaIpcMemLazyEnablePeerAccess); cudaCheckError();
cudaMemcpyAsync (
  a new[top]+(iy end[top]*nx),
 a new[dev id]+iy start[dev id]*nx, nx*sizeof(real), ...);
cudaIpcOpenMemHandle((void **) &a new[bottom], bottomIpc,
    cudaIpcMemLazyEnablePeerAccess); cudaCheckError();
cudaMemcpyAsync (
  a new[bottom],
 a_new[dev_id]+(iy_end[dev_id]-1)*nx, nx*sizeof(real), ...);
```



### GPU TO GPU COMMUNICATION

- CUDA aware MPI functionally portable
  - OpenACC/MP interoperable
  - Performance may vary between on/off node, socket, HW support for GPU Direct
  - WARNING: Unified memory support varies wildly between implementations!
- Single-process, multi-GPU
  - Enable peer access for straight forward on-node transfers
- Multi-process, single-gpu
  - Pass CUDA IPC handles for on-node copies
- Combine for more flexibility/complexity!



#### UNDER THE HOOD

Summit has fat nodes!

Many connections
Many devices
Many stacks



HBM & DRAM speeds are aggregate (Read+Write). All other speeds (X-Bus, NVLink, PCIe, IB) are bi-directional.



# OLCF JSRUN VISUALIZER

For (most of) your layout needs!

https://jsrunvisualizer.olcf.ornl.gov/index.html





## JSRUN/SMPI GPU OPTIONS

To enable CUDA aware MPI, use jsrun --smpiargs="-gpu"

To run GPU code without MPI, use jsrun --smpiargs="off"

## PROFILING MPI+CUDA APPLICATIONS

#### Using nvprof+NVVP

New since CUDA 9

Embed MPI rank in output filename, process name, and context name (OpenMPI)

Alternatives:

Only save the textual output (--log-file)

MVAPICH2: MV2\_COMM\_WORLD\_RANK
--annotate-mpi mpich

Collect data from all processes that run on a node (--profile-all-processes)

## PROFILING MPI+CUDA APPLICATIONS



#### Using nvprof+NVVP

Run nvprof multiple times to collect metrics

Use `--query-metrics` and `--query-events` for full list of metrics (-m) or events (-e)

Combine with an MPI annotated timeline file for full picture











### SIMPLE MPI PING-PONG CODE

```
start = MPI_Wtime();
for (i = 0; i < NLOOPS; i++) {
    send_func(cubuf, buf, nbytes, 1, 1000 + i);
    recv_func(cubuf, buf, nbytes, 1, 2000 + i);
}
stop = MPI_Wtime();</pre>
```

```
void
stagedSend(void *cubuf, void *hostbuf, size_t nbytes, int dest, int tag)
{
   cudaMemcpy(hostbuf, cubuf, nbytes, cudaMemcpyDeviceToHost); cudaCheckError();
   MPI_Send(hostbuf, nbytes, MPI_BYTE, dest, tag, MPI_COMM_WORLD);
}

void
nakedSend(void *cubuf, void *hostbuf, size_t nbytes, int dest, int tag)
{
   MPI_Send(cubuf, nbytes, MPI_BYTE, dest, tag, MPI_COMM_WORLD);
}
```

# **ON SOCKET TRANSFERS**

jsrun -n 1 -c 2 -g 2 -a 2 -d packed -b packed:1 [--smpiargs="-gpu"]





### WHAT DOES DATA MOVEMENT LOOK LIKE?

#### NVLinks provide alternate paths







Staged through the host

CUDA Aware MPI With CUDA IPC

CUDA Aware MPI Without CUDA IPC

# **ON SOCKET TRANSFERS**

jsrun -n 1 -c 2 -g 2 -a 2 -d packed -b packed:1 [--smpiargs="-gpu"]





# OFF SOCKET, ON NODE TRANSFERS

export CUDA\_VISIBLE\_DEVICES=0,3 jsrun -n 1 -c 42 -g 6 -a 2 -d packed -b packed:21 [--smpiargs="-gpu"]





#### OFF NODE TRANSFERS

jsrun -n 2 -c 42 -g 6 -a 1 -d packed -b packed:42[--smpiargs="-gpu"]





### **KNOWN ISSUES**

#### Things to watch out for

No CUDA IPC across resource sets:

[1] Error opening IPC Memhandle from peer:0, invalid argument

One WAR: set PAMI\_DISABLE\_IPC=1

One (more complicated) WAR: bsub -step\_cgroup n and

`swizzle`CUDA\_VISIBLE\_DEVICES [0,1,2] & [1,0,2] & [2,1,0]

Avoid CUDA Managed Memory or MPI Derived Types in GPU sends!



#### **MULTI-GPU APPROACHES**

#### Choosing an approach

Single-Threaded, Multiple-GPUs - Requires additional loops to manage devices, likely undesirable.

Multi-Threaded, Multiple-GPUs - Very convenient set-and-forget the device. Could possibly conflict with existing threading.

Multiple-Ranks, Single-GPU each - Probably the simplest if you already have MPI, he decomposition is done. Must get your MPI placement correct

Multiple-Ranks, Multiple-GPUs - Can allow all GPUs to share common data structures. Only do this is you absolutely need to, difficult to get right.

### GPU TO GPU COMMUNICATION

- CUDA aware MPI functionally portable
  - OpenACC/MP interoperable
  - Performance may vary between on/off node, socket, HW support for GPU Direct
  - WARNING: Unified memory support varies wildly between implementations!
- Single-process, multi-GPU
  - Enable peer access for straight forward on-node transfers
- Multi-process, single-gpu
  - Pass CUDA IPC handles for on-node copies
- Combine for more flexibility/complexity!

### **ESSENTIAL TOOLS AND TRICK**

- Pick on-node layout with OLCF jsrun visualizer
  - https://jsrunvisualizer.olcf.ornl.gov/index.html
- Select MPI/GPU interaction with jsrun --smpiargs
  - "-gpu" for CUDA aware, "off" for pure GPU without MPI
- Profile MPI and NVLinks with nvprof
- Good performance will require experimentation!

