

| Pin | Signal | Description         |
|-----|--------|---------------------|
| 1   | CS     | Chip Select         |
| 2   | NC     | Not Connected       |
| 3   | SDO    | Master-In-Slave-Out |
| 4   | SCK    | Serial Clock        |
| 5   | GND    | Power Supply Ground |
| 6   | VCC    | Power Supply        |

Table 1. Connector J1- Pin Descriptions as labeled on the Pmod.

The PmodALS reports to the host board when the ADC081S021 is placed in normal mode by bringing the CS pin low, and delivers a single reading in 16 SCLK clock cycles. The PmodALS requires the frequency of the SCLK to be between 1 MHz and 4 MHz. The bits of information, placed on the falling edge of the SCLK and valid on the subsequent rising edge of SCLK, consist of three leading zeroes, the eight bits of information with the MSB first, and four trailing zeroes.

Any external power applied to the PmodALS must be within 2.7V and 5.25V; however, it is recommended that Pmod is operated at 3.3V.

# 3 Physical Dimensions

The pins on the pin header are spaced 100 mil apart. The PCB is 0.8 inches long on the sides parallel to the pins on the pin header and 0.8 inches long on the sides perpendicular to the pin header.

## 4 Additional Information

The schematics of the PmodALS are available for download from the <u>product page</u>. Additional information about the ADC, including communication modes and specific timings of the chip, can be found by checking out its datasheet available from <u>Texas Instruments</u>. Similarly, the datasheet for the ambient light sensor can be found on the website for <u>Vishay</u>.

More specific information about how to use the PmodALS can be found by checking out our <u>user guide</u>. Example code demonstrating how to get information from the PmodALS can be found <u>here</u>.

If you have any questions or comments about the PmodALS, feel free to post them under the appropriate section ("Add-on Boards") of the <u>Digilent Forum</u>.

SNAS308F - APRIL 2005 - REVISED JANUARY 2014



www.ti.com

# ADC081S021 Single Channel, 50 to 200 ksps, 8-Bit A/D Converter

Check for Samples: ADC081S021

### **FEATURES**

- · Specified Over a Range of sample Rates.
- 6-lead WSON and SOT-23 Packages
- · Variable Power Management
- Single Power Supply with 2.7V 5.25V Range
- SPI™/QSPI™/MICROWIRE/DSP Compatible

### **KEY SPECIFICATIONS**

DNL: +0.04/-0.03 LSB (typ)

• INL: +0.04/-0.03 LSB (typ)

SNR: 49.6 dB (typ)Power Consumption

3.6V Supply: 1.3 mW (typ)5.25V Supply: 7.7 mW (typ)

## **APPLICATIONS**

- Portable Systems
- · Remote Data Acquisition
- Instrumentation and Control Systems

### DESCRIPTION

The ADC081S021 is a low-power, single channel CMOS 8-bit analog-to-digital converter with a high-speed serial interface. Unlike the conventional practice of specifying performance at a single sample rate only, the ADC081S021 is fully specified over a sample rate range of 50 ksps to 200 ksps. The converter is based upon a successive-approximation register architecture with an internal track-and-hold circuit.

The output serial data is straight binary, and is compatible with several standards, such as SPI, QSPI, MICROWIRE, and many common DSP serial interfaces.

The ADC081S021 operates with a single supply that can range from +2.7V to +5.25V. Normal power consumption using a +3.6V or +5.25V supply is 1.3 mW and 7.7 mW, respectively. The power-down feature reduces the power consumption to as low as 2.6 µW using a +5.25V supply.

The ADC081S021 is packaged in 6-lead WSON and SOT-23 packages. Operation over the industrial temperature range of -40°C to +85°C is ensured.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Pin-Compatible Alternatives by Resolution and Speed (1)

| Resolution | Specified for Sample Rate Range of: |                   |                    |  |
|------------|-------------------------------------|-------------------|--------------------|--|
|            | 50 to 200 ksps                      | 200 to 500 ksps   | 500 ksps to 1 Msps |  |
| 12-bit     | ADC081S021121S021                   | ADC081S021121S051 | ADC081S021121S101  |  |
| 10-bit     | ADC081S021101S021                   | ADC081S021101S051 | ADC081S021101S101  |  |
| 8-bit      | ADC081S021                          | ADC081S021081S051 | ADC081S021081S101  |  |

(1) All devices are fully pin and function compatible.

#### **Connection Diagram**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



#### **Block Diagram**



#### PIN DESCRIPTIONS AND EQUIVALENT CIRCUITS

| Pin No.     | Symbol          | Description                                                                                                                                                                                                                                           |
|-------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ANALOG I/O  |                 |                                                                                                                                                                                                                                                       |
| 3           | V <sub>IN</sub> | Analog input. This signal can range from 0V to V <sub>A</sub> .                                                                                                                                                                                       |
| DIGITAL I/O |                 |                                                                                                                                                                                                                                                       |
| 4           | SCLK            | Digital clock input. This clock directly controls the conversion and readout processes.                                                                                                                                                               |
| 5           | SDATA           | Digital data output. The output samples are clocked out of this pin on falling edges of the SCLK pin.                                                                                                                                                 |
| 6           | CS              | Chip select. On the falling edge of CS, a conversion process begins.                                                                                                                                                                                  |
| POWER SUP   | PLY             |                                                                                                                                                                                                                                                       |
| 1           | V <sub>A</sub>  | Positive supply pin. This pin should be connected to a quiet $\pm 2.7 \text{V}$ to $\pm 5.25 \text{V}$ source and bypassed to GND with a 1 $\mu\text{F}$ capacitor and a 0.1 $\mu\text{F}$ monolithic capacitor located within 1 cm of the power pin. |
| 2           | GND             | The ground return for the supply and signals.                                                                                                                                                                                                         |
| PAD         | GND             | For package suffix CISD(X) only, it is recommended that the center pad should be connected to ground                                                                                                                                                  |

Absolute Maximum Ratings (1)(2)(3)

| Analog Supply Voltage V <sub>A</sub>       |                  | -0.3V to 6.5V                   |
|--------------------------------------------|------------------|---------------------------------|
| Voltage on Any Analog Pin to GND           |                  | -0.3V to (V <sub>A</sub> +0.3V) |
| Voltage on Any Digital Pin to GND          |                  | -0.3V to 6.5V                   |
| Input Current at Any Pin <sup>(4)</sup>    |                  | ±10 mA                          |
| Package Input Current <sup>(4)</sup>       |                  | ±20 mA                          |
| Power Consumption at T <sub>A</sub> = 25°C |                  | See (5)                         |
| ESD Susceptibility (6)                     | Human Body Model | 3500V                           |
| ,                                          | Machine Model    | 300V                            |
| Junction Temperature                       |                  | +150°C                          |
| Storage Temperature                        |                  | −65°C to +150°C                 |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) All voltages are measured with respect to GND = 0V, unless otherwise specified.
- (3) If Military/Aerospace specified devices are required, please contact the TI Office/Distributors for availability and specifications.
- (4) When the input voltage at any pin exceeds the power supply (that is, V<sub>IN</sub> < GND or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to 10 mA. The 20 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to two. The Absolute Maximum Rating specification does not apply to the V<sub>A</sub> pin. The current into the V<sub>A</sub> pin is limited by the Analog Supply Voltage specification.
- (5) The absolute maximum junction temperature (T<sub>J</sub>max) for this device is 150°C. The maximum allowable power dissipation is dictated by T<sub>J</sub>max, the junction-to-ambient thermal resistance (θ<sub>JA</sub>), and the ambient temperature (T<sub>A</sub>), and can be calculated using the formula P<sub>D</sub>MAX = (T<sub>J</sub>max ¬ T<sub>A</sub>)/θ<sub>JA</sub>. The values for maximum power dissipation listed above will be reached only when the device is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions should always be avoided.
- (6) Human body model is 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is 220 pF discharged through zero ohms

SNAS308F - APRIL 2005 - REVISED JANUARY 2014



# ADC081S021 Converter Electrical Characteristics (1)(2) (continued)

The following specifications apply for  $V_A$  = +2.7V to 5.25V,  $f_{SCLK}$  = 1 MHz to 4 MHz,  $f_{SAMPLE}$  = 50 ksps to 200 ksps,  $C_L$  = 15 pF, unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}:** all other limits  $T_A$  = 25°C.

| Symbol                              | Parameter                                                                                   | Conditions                                                                         | Typical               | Limits (2)           | Units                 |
|-------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------|----------------------|-----------------------|
| DIGITAL                             | OUTPUT CHARACTERISTICS                                                                      |                                                                                    |                       |                      |                       |
| V <sub>OH</sub>                     | Output High Voltage                                                                         | I <sub>SOURCE</sub> = 200 µA                                                       | V <sub>A</sub> - 0.07 | V <sub>A</sub> - 0.2 | V (min)               |
|                                     |                                                                                             | I <sub>SOURCE</sub> = 1 mA                                                         | V <sub>A</sub> - 0.1  |                      | V                     |
| M                                   | 0.4.41                                                                                      | I <sub>SINK</sub> = 200 μA                                                         | 0.03                  | 0.4                  | V (max)               |
| V <sub>OL</sub>                     | Output Low Voltage                                                                          | I <sub>SINK</sub> = 1 mA                                                           | 0.1                   |                      | V                     |
| I <sub>OZH</sub> , I <sub>OZL</sub> | TRI-STATE Leakage Current                                                                   |                                                                                    | ±0.1                  | ±10                  | μA (max)              |
| C <sub>OUT</sub>                    | TRI-STATE Output Capacitance                                                                |                                                                                    | 2                     | 4                    | pF (max)              |
|                                     | Output Coding                                                                               |                                                                                    | Str                   | aight (Natura        | al) Binary            |
| POWER S                             | SUPPLY CHARACTERISTICS                                                                      |                                                                                    |                       |                      |                       |
| V <sub>A</sub>                      | Supply Voltage                                                                              |                                                                                    |                       | 2.7                  | V (min)               |
| VA                                  |                                                                                             |                                                                                    |                       | 5.25                 | V (max)               |
|                                     | Supply Current, Normal Mode<br>(Operational, CS low)                                        | $V_A = +5.25V$ ,<br>$f_{SAMPLE} = 200 \text{ ksps}$                                | 1.47                  | 2.2                  | mA (max)              |
| la:                                 |                                                                                             | $V_A = +3.6V$ ,<br>$f_{SAMPLE} = 200 \text{ ksps}$                                 | 0.36                  | 0.9                  | mA (max)              |
| la l                                | Supply Current, Shutdown (CS high)                                                          | $f_{SCLK} = 0$ MHz, $V_A = +5.25V$<br>$f_{SAMPLE} = 0$ ksps                        | 500                   |                      | nA                    |
|                                     |                                                                                             | $V_A$ = +5.25V, $f_{SCLK}$ = 4 MHz,<br>$f_{SAMPLE}$ = 0 ksps                       | 60                    |                      | μА                    |
|                                     | Power Consumption, Normal Mode (Operational, CS low)  Power Consumption, Shutdown (CS high) | V <sub>A</sub> = +5.25V                                                            | 7.7                   | 11.6                 | mW (max)              |
|                                     |                                                                                             | V <sub>A</sub> = +3.6V                                                             | 1.3                   | 3.24                 | mW (max)              |
|                                     |                                                                                             | f <sub>SCLK</sub> = 0 MHz, V <sub>A</sub> = +5.25V<br>f <sub>SAMPLE</sub> = 0 ksps | 2.6                   |                      | μW                    |
|                                     |                                                                                             | $f_{SCLK} = 4 \text{ MHz}, V_A = +5.25V,$<br>$f_{SAMPLE} = 0 \text{ ksps}$         | 315                   |                      | μW                    |
| AC ELECT                            | TRICAL CHARACTERISTICS                                                                      |                                                                                    |                       |                      |                       |
| SCLK                                | Clock Frequency                                                                             | See <sup>(3)</sup>                                                                 |                       | 1.0                  | MHz (min)             |
| SCLK                                | Clock Frequency                                                                             | 366.                                                                               |                       | 4.0                  | MHz (max)             |
|                                     | Sample Rate                                                                                 | See <sup>(3)</sup>                                                                 |                       | 50                   | ksps (min)            |
| 5                                   |                                                                                             |                                                                                    |                       | 200                  | ksps (max)            |
| HOLD                                | Hold Time                                                                                   |                                                                                    |                       | 13                   | SCLK Falling<br>Edges |
| oc .                                | SCLK Duty Cycle                                                                             | f <sub>SCLK</sub> = 4 MHz                                                          | 50                    | 40                   | % (min)               |
|                                     |                                                                                             |                                                                                    | 50                    | 60                   | % (max)               |
| CQ                                  | Minimum Timre Required for Acquisition                                                      |                                                                                    |                       | 350                  | ns (max)              |
| QUIET                               | See <sup>(4)</sup>                                                                          |                                                                                    |                       | 50                   | ns (min)              |
| ND .                                | Aperture Delay                                                                              |                                                                                    | 3                     |                      | ns                    |
| AJ .                                | Aperture Jitter                                                                             |                                                                                    | 30                    |                      | ps                    |

This is the frequency range over which the electrical performance is ensured. The device is functional over a wider range which is specified under Operating Ratings.

Minimum Quiet Time required by bus relinquish and the start of the next conversion.



## ADC081S021 Timing Specifications

The following specifications apply for  $V_A$ := +2.7V to 5.25V, GND = 0V,  $f_{SCLK}$  = 1.0 MHz to 4.0 MHz,  $C_L$  = 25 pF,  $f_{SAMPLE}$  = 50 ksps to 200 ksps, Boldface limits apply for  $T_A = T_{MIN}$  to  $T_{MAX}$ : all other limits  $T_A = 25^{\circ}$ C

| Symbol              | Parameter                                        | Conditions                        | Typical | Limits                  | Units    |
|---------------------|--------------------------------------------------|-----------------------------------|---------|-------------------------|----------|
| t <sub>CS</sub>     | Minimum CS Pulse Width                           |                                   |         | 10                      | ns (min) |
| tcssu               | CS Setup Time prior to SCLK Falling Edge (1)     |                                   |         | 10                      | ns (min) |
| t <sub>CSH</sub>    | CS Hold Time after SCLK Falling Edge (1)         |                                   |         | 1                       | ns (min) |
| t <sub>EN</sub>     | Delay from CS Until SDATA TRI-STATE Disabled (2) |                                   |         | 20                      | ns (max) |
| t <sub>ACC</sub>    | Data Access Time after SCLK Falling Edge (3)     | V <sub>A</sub> = +2.7V to +3.6V   |         | 40                      | ns (max) |
|                     |                                                  | $V_A = +4.75V \text{ to } +5.25V$ |         | 20                      | ns (max) |
| t <sub>CL</sub>     | SCLK Low Pulse Width                             |                                   |         | 0.4 x t <sub>SCLK</sub> | ns (min) |
| t <sub>CH</sub>     | SCLK High Pulse Width                            |                                   | 1       | 0.4 x t <sub>SCLK</sub> | ns (min) |
| t <sub>H</sub> SC   | SCLK to Data Valid Hold Time                     | V <sub>A</sub> = +2.7V to +3.6V   |         | 7                       | ns (min) |
|                     |                                                  | $V_A = +4.75V \text{ to } +5.25V$ |         | 5                       | ns (min) |
| t <sub>DIS</sub>    | SCLK Falling Edge to SDATA High Impedance (4)    | 1/ - 10 7//- 10 61/               |         | 25                      | ns (max) |
|                     |                                                  | $V_A = +2.7V \text{ to } +3.6V$   |         | 6                       | ns (min) |
|                     |                                                  | V <sub>A</sub> = +4.75V to +5.25V |         | 25                      | ns (max) |
|                     |                                                  |                                   |         | 5                       | ns (min) |
| t <sub>POWER-</sub> | Power-Up Time from Full Power-Down               |                                   | 1       |                         | μs       |

Data sheet min/max specification limits are specified by design, test, or statistical analysis. Measured with the timing test circuit shown in Figure 1 and defined as the time taken by the output signal to cross 1.0V.

Measured with the timing test circuit shown in Figure 1 and defined as the time taken by the output signal to cross 1.0V or 2.0V.

tolls is derived from the time taken by the outputs to change by 0.5V with the timing test circuit shown in Figure 1. The measured number is then adjusted to remove the effects of charging or discharging the output capacitance. This means that tolls is the true bus relinquish time, independent of the bus loading.

### **Timing Diagrams**



Figure 1. Timing Test Circuit





Figure 2. ADC081S021 Serial Timing Diagram



Figure 3. SCLK and CS Timing Parameters

## **Specification Definitions**

**ACQUISITION TIME** is the time required to acquire the input voltage. That is, it is time required for the hold capacitor to charge up to the input voltage. Acquisition time is measured backwards from the falling edge of CS when the signal is sampled and the part moves from track to hold. The start of the time interval that contains T<sub>ACQ</sub> is the 13th rising edge of SCLK of the previous conversion when the part moves from hold to track. The user must ensure that the time between the 13th rising edge of SCLK and the falling edge of the next CS is not less than T<sub>ACQ</sub> to meet performance specifications.

**APERTURE DELAY** is the time after the falling edge of  $\overline{\text{CS}}$  when the input signal is acquired or held for conversion.

**APERTURE JITTER (APERTURE UNCERTAINTY)** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output.

CONVERSION TIME is the time required, after the input voltage is acquired, for the ADC081S021 to convert the input voltage to a digital word. This is from the falling edge of CS when the input signal is sampled to the 16th falling edge of SCLK when the SDATA output goes into TRI-STATE.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD – 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC081S021 of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

GAIN ERROR is the deviation of the last code transition (111...110) to (111...111) from the ideal (V<sub>REF</sub> - 1 LSB), after adjusting for offset error.

INTEGRAL NON-LINEARITY (INL) is a measure of the deviation of each individual code from a line drawn from



### MODES OF OPERATION

The ADC has two possible modes of operation: normal mode, and shutdown mode. The ADC enters normal mode (and a conversion process is begun) when  $\overline{CS}$  is pulled low. The device will enter shutdown mode if  $\overline{CS}$  is pulled high before the tenth falling edge of SCLK after  $\overline{CS}$  is pulled low, or will stay in normal mode if  $\overline{CS}$  remains low. Once in shutdown mode, the device will stay there until  $\overline{CS}$  is brought low again. By varying the ratio of time spent in the normal and shutdown modes, a system may trade-off throughput for power consumption, with a sample rate as low as zero.

#### **Normal Mode**

The fastest possible throughput is obtained by leaving the ADC in normal mode at all times, so there are no power-up delays. To keep the device in normal mode continuously,  $\overline{\text{CS}}$  must be kept low until after the 10th falling edge of SCLK after the start of a conversion (remember that a conversion is initiated by bringing  $\overline{\text{CS}}$  low).

If  $\overline{\text{CS}}$  is brought high after the 10th falling edge, but before the 16th falling edge, the device will remain in normal mode, but the current conversion will be aborted, and SDATA will return to TRI-STATE (truncating the output word).

Sixteen SCLK cycles are required to read all of a conversion word from the device. After sixteen SCLK cycles have elapsed, CS may be idled either high or low until the next conversion. If CS is idled low, it must be brought high again before the start of the next conversion, which begins when CS is again brought low.

After sixteen SCLK cycles, SDATA returns to TRI-STATE. Another conversion may be started, after  $t_{QUIET}$  has elapsed, by bringing CS low again.

#### Shutdown Mode

Shutdown mode is appropriate for applications that either do not sample continuously, or it is acceptable to trade throughput for power consumption. When the ADC is in shutdown mode, all of the analog circuitry is turned off.

To enter shutdown mode, a conversion must be interrupted by bringing  $\overline{CS}$  high anytime between the second and tenth falling edges of SCLK, as shown in Figure 23. Once  $\overline{CS}$  has been brought high in this manner, the device will enter shutdown mode, the current conversion will be aborted and SDATA will enter TRI-STATE. If  $\overline{CS}$  is brought high before the second falling edge of SCLK, the device will not change mode; this is to avoid accidentally changing mode as a result of noise on the  $\overline{CS}$  line.



Figure 23. Entering Shutdown Mode



Figure 24. Entering Normal Mode

To exit shutdown mode, bring  $\overline{\text{CS}}$  back low. Upon bringing  $\overline{\text{CS}}$  low, the ADC will begin powering up (power-up time is specified in the Timing Specifications table). This microsecond of power-up delay results in the first conversion result being unusable. The second conversion performed after power-up, however, is valid, as shown in Figure 24.

|   | · |   |  |
|---|---|---|--|
|   |   |   |  |
|   |   |   |  |
|   |   |   |  |
| • |   | , |  |
|   |   |   |  |
|   |   |   |  |
|   |   |   |  |
|   |   |   |  |
|   |   |   |  |
|   |   |   |  |