# Arithmetic Operations Implemented with MIPS Logical Operations

Eric Fonseca | San Jose State University | eric.fonseca@sjsu.edu

Abstract—This report details on the implementation of basic mathematical operations (namely addition, subtraction, multiplication, and division) using MIPS normal procedures, in addition to using logical procedures in MIPS Assembler and Runtime Simulator.

#### I. INTRODUCTION

Using MIPS Assembler and Runtime Simulator (MARS), our goal is to be able to perform essential mathematical operations (add, sub, mult, and div). We will accomplish this in two components. **Normal procedures** using built-in MIPS procedures and **logical procedures** using logical procedures (e.g. and, or, xor, etc.). Objectives of the program are as follows:

# Requirements

- 1. Download, install, and set up MARS.
- Implement cs\_proj\_alu\_normal.asm to perform logical operations
- 3. Implement cs\_proj\_alu\_logical.asm to perform built in normal operations.
- 4. Test the implementation of the MIPS procedures.

#### II. INSTALLATION AND SETUP

## A. Download the simulation tool (MARS)

To get started download our simulation tool that we will use called MARS via the link bellow:

 $\frac{http://courses.missouristate.edu/KenVollmar/mars/download.h}{tm}$ 

- Make sure your machine has the latest Java SDK installed.
- If not, then click "Download Java" to download the latest version of Java:

https://www.java.com/en/

#### B. Download Project Files & Loading Project in Simulator

Download the compressed folder containing the files from the link below:

https://sjsu.instructure.com/courses/1228347/assignments/4372408

Unzip the files into your designated project directory. A total of six files should fill your directory. Then, click Mars4\_5.jar file to run it.

- 1. *proj-auto-test.asm* will test our implementation.
- 2. cs47 proj procs.asm includes project procedures.
- 3. *cs47\_proj\_alu\_normal.asm* normal procedures for the arithmetic operations.
- 4. *cs47\_proj\_alu\_logical.asm* logical procedures for the arithmetic operations.
- cs47\_common\_macro.asm macros for printing out the test results
- 6. *cs47\_proj\_macro.asm* macros written by us to use for our logical procedures.

Open MARS, and navigate to settings tab



✓ Show Labels Window (symbol table)
 ✓ Program arguments provided to MIPS program
 ✓ Popup dialog for input syscalls (5,6,7,8,12)
 ✓ Addresses displayed in hexadecimal
 Values displayed in hexadecimal
 ✓ Assemble file upon opening
 ✓ Assemble all files in directory
 Assembler warnings are considered errors

 ✓ Initialize Program Counter to global 'main' if defined
 ✓ Permit extended (pseudo) instructions and formats
 Delayed branching
 Self-modifying code

 Editor...
 Highlighting...
 Exception Handler...
 Memory Configuration...

Figure 1: MARS settings

These settings will help run the project without problems.

1) "Initialize Program Counter to global 'main' if defined" is for the program to begin running at the address defined by a "main" label, as opposed to starting from the first label.

2) "Assemble all files in directory" will allow the tester to run even if a required file is not open in MARS.

Open the six required files in MARS by going to "File" and open, then navigate to your extracted folder.



Figure 2: Opening the files in MARS

Perform this for each of the six files until you have all six opened on your simulator.

#### III. THE MIPS PROCEDURES

As we stated in the introduction, the arithmetic operations will be implemented in two components. First component will utilize MIPS normal procedures, and the second component will be using logical operations. Both components will take three arguments in three registers:

#### A. Normal Procedure

Named cs47\_proj\_alu\_normal.asm will calculate our mathematical expression using built in MIPS procedures (addition, subtraction, multiplication, division). The normal procedures will be implemented in cs47\_proj\_alu\_normal.asm under the au\_normal label.

- 1. Register \$a0 is the first operand in our mathematical operation.
- 2. Register \$a1 is the second number in our mathematical operation.
- Register \$a2 will contain the operator or Opcode of our mathematical operation.
   "+"addition, " " subtraction, " \* " multiplication, " / " division)

The results of the arithmetic operation will be stored in the following registers:

#### 1. Register \$v0:

- a. For addition and subtraction, \$v0 will hold the result of the addition or subtraction operation of \$a0 and \$a1
- b. For multiplication, \$v0 will hold the LO part of the result
- c. For division, \$v0 will hold the quotient.

## 2. Register v1, or \$v1:

- For multiplication, \$v1 will hold the HI part of the result
- For division, \$v1 will hold the remainder of the result.

# B. Logical Procedures

The logical procedure will simulate digital circuits in a MIPS processor. It will be implemented using digital logic gates such as AND, OR, XOR, and NOT. However, we will use add or any of its derivatives to increment numbers for counters and setting certain values. The logical procedures will be implemented in CS47\_proj\_alu\_logical.asm under the au\_logical label. Similar to the normal procedure, the logical procedure will take three arguments:

- 1. \$ao First operand in our mathematical expression
- 2. \$a1 Second operand in our mathematical expression.
- 3. \$a2 The Opcode that will determine what operation will execute.

The results of the arithmetic operation will be stored in the following registers:

## 3. Register \$v0:

- for addition and subtraction, \$v0 will hold the result of the addition or subtraction operation of \$a0 and \$a1.
- e. For multiplication, \$v0 will hold the LO part of the result and \$v1 will contain the HI.
- f. For division, \$v0 will hold the quotient., while \$v1 will contain the remainder

## IV. DESIGNING AND IMPLEMENTING MIPS PROCEDURES

The design behind the procedures is based on operator recognition and branching to a procedure that corresponds to the operator in \$a2.

# A. Normal Procedures

Determine which operator is in \$a2, then we branch to the procedure that will perform the operator's desired operation.

au\_normal:

```
li $t0, '+'
li $t1, '-'
li $t2, '*'
li $t3, '/'

beq $a2, $t0, addition
beq $a2, $t1, subtraction
beq $a2, $t2, multiplication
beq $a2, $t3, division
```

Addition: Figure 3: au normal start and branch

For example "+" in \$a2 will result a branching to the "addition" label and addition between \$a0 and \$a1 will be performed, yielding the result of the addition in \$v0. "-", "\*", or "/" in \$a2 will call the subtraction, multiplication, and

division labels respectively, and yield the result(s) in their respective registers.

```
addition:
                  $v0, $a0, $a1
        add
         ir
                  $ra
subtraction:
                  $v0, $a0, $a1
         sub
         jr
                  ŝra
multiplication:
                 $a0, $a1
        mult
        mflo
                  $v0
        mfhi
                  $v1
         jr
                  $ra
division:
        div
                  $a0, $a1
        mflo
                  $v0
        mfhi
                  $v1
         jr
                  $ra
```

Figure 4: au normal arithmetic procedures

After the procedures are complete, au\_normal will return control back to the label's original caller jr \$ra.

## B. Logical Procedures

The logical procedures in au\_logical uses the concept of branching to different procedures based on the operator in \$a2.

```
au logical:
         #store RTE
                  $sp, $sp, 24
         subi
         sw
                  $fp, 24($sp)
         sw
                  $ra, 20($sp)
         sw
                  $a0, 16($sp)
                  $a1, 12($sp)
         sw
         sw
                  $a2, 8($sp)
                  $fp, $sp, 24
         addi
logic_conditions:
        li
                  $t0,
                 $t1, '-'
$t2, '*'
$t3, '/'
         li
         li
         li
                  $a2, $t0, addition
                  $a2, $t1, subtraction
         beq
         beq
                  $a2, $t2, multiplication
         beq
                  $a2, $t3, division
                 End Logic
```

Figure 5: au logical start and branching

However, unlike the normal procedures, the logical procedures will call additional in-depth arithmetic procedures.

```
addition:
                 add logical
         jal
                 End Logic
subtraction:
                 sub_logical
         jal
                 End Logic
multiplication:
         jal
                 mul_signed
                 End Logic
division:
         ial
                 div signed
                 End Logic
End_Logic:
                 $fp, 24($sp)
         10
         lw
                 $ra, 20($sp)
         1w
                 $a0, 16($sp)
         lw
                 $a1, 12($sp)
         10
                 $a2, 8($sp)
        addi
                 $sp, $sp, 24
```

Figure 6: au logical calling procedures

#### 1. add sub logical

The addition and subtraction labels will call their respective processes of add\_logical and sub\_logical. However, add\_logical and sub\_logical both call a process known as add\_sub\_logical.

add\_logical- This procedure will call add\_sub\_logical procedure to perform addition. Thus, the argument \$a2, which determines the operation, will contain 0x00000000.

*sub\_logical* - This procedure will call add\_sub\_logical procedure to perform subtraction. Thus, the argument \$a2, which determines the operation, will contain 0xFFFFFFF.

```
add_logical:
        subi
                $sp, $sp, 24
                $fp, 24($sp)
        sw
        sw
                $ra, 20($sp)
        sw
                $a0, 16($sp)
                $a1, 12($sp)
        sw
        sw
                $a2, 8($sp)
        addi
                $fp, $sp, 24
        or
                $a2, $zero,
        addi
                $a2, $a2, 0
                add_sub_logical
        ial
                End Logic
**********************
************
sub logical:
        subi
                $sp, $sp, 24
        sw
                $fp, 24($sp)
                $ra, 20($sp)
        sw
                $a0, 16($sp)
        sw
                $a1, 12($sp)
        sw
        sw
                $a2, 8($sp)
        addi
                $fp, $sp, 24
        or
                $a2, $zero, $zero
        addi
                $a2, $a2, 1
        jal
                add sub logical
                End_Logic
```

Figure 7: add\_logical and sub\_logical

The idea behind add\_sub\_logical is the following: use \$a2 to determine the mode (additions or subtraction), if 0x00000000 then branch to addition, if 0xFFFFFFFF then branch to subtraction.

When adding a number in MIPS, we can only add one bit of the operands at a time, and must consider carry-out of the binary adding operations. This is where we implement our half adder.



Figure 8: Half Adder

The Half Adder design adds two binary bits together, and stores a carry-out bit for adding the next bit of the operand. The sum of the binary bits is determined through an AND operation, and its carry-out bit is determined through a XOR operation. To determine a full number addition and consider both the carry-in bit and the carry-out bit we need to use a full adder, a full adder that adds the all of the operands' bits are required.



Figure 9: Full Adder truth table

Using the truth table of the Full Adder, we can simplify our expression and using a Karnaugh map, or K-map we can determine its design.



Figure 10: Full Adder Karnaugh map

The expressions obtained by simplification via K-map will serve as the basis for the logical design of the Full Adder.

Determining the sum that results from adding two numbers involves using a XOR gate that takes the carry-in bit from both numbers. Next, we use a OR gate for our carry-out bits that results from the two half adders.



Figure 11: Full Adder circuit diagram

**add\_sub\_logical** utilizes the Full Adder design and to perform addition and subtraction, as subtraction is also equivalent to the addition of a negative operand ( $\$a0 + \sim (\$a1)$ ) which can be viewed as an addition. So this is why in order to perform subtraction we would need to convert our second operand into two's complement by inverting using NOT \$a1, and adding 1 to it. The following snippet of code illustrates *twos complement* implementation in code.



Figure 12: twos\_complement

By doing these steps, we can determine if \$a1's two's complement is needed. To fully add two 32-bit numbers together, one must loop through the operands' bits, and use the Full Adder to add their bits together and factor in their carry bits.



Figure 13: add\_sub\_logical flowchart<sup>[1]</sup>

This flowchart illustrates the logic behind the Full Adder and the loop to add two 32-bit numbers together. With it we can implement it in code. As shown bellow



# 2. Multiplication

Multiplication is more complicated then addition. There are two cases that we must keep in mind.

- 1. Multiplication of an unsigned integer
  - a. mul\_unsigned for handling unsigned numbers.
- 2. Multiplication of a signed integer
  - a. mul\_signed exclusively used to determine the sign of the result

#### 1. mul signed

For a 32-bit unsigned multiplier, the logical design for it is listed below:



Figure 15: Unsigned Multiplication design<sup>[2]</sup>

The result of the unsigned multiplication multiplicand can be obtained by an AND operation between the multiplicand and the multiplier. However, since this is multiplication, one must shift the multiplier right by 1 to AND the correct bits, similar to how hand-worked multiplication works. Additionally, we must AND the multiplicand and the multiplier's bits in the correct format 32 times, due to the fact that the multiplicand and multiplier occupy \$a0 and \$a1, which are both 32-bit registers.

One must realize that the AND operations between the multiplicand and multiplier will result in this truth table:

1



1

1



Figure 16: Unsigned Multiplication flowchart

In the above flowchart the AND operations will occur 32 times, with the multiplier and multiplicand shifting to ensure the correct bits are AND'ed. Below is the implementation of mul\_unsigned:



Figure 17: mul\_unsigned

In the implementation, there is a loop that occurs 32 times. Inside the loop, once can see add\_logical as the Full Adder can be utilized in this operation. Once can also see the extraction of the product's bits and inserted into the lower bits as a working virtual 64-bit register. This would mimic the shifting that would occur in hand-worked multiplication.

For signed multiplication, this is the implementation:

# 1. mul\_signed

The logical design for signed multiplication is listed below:



Figure 18: Signed Multiplication design<sup>[2]</sup>

First, our operands will be converted to its corresponding two's complement form if they are negative. This will allow us to go into case 1 (mul\_unsigned) and perform unsigned multiplication.

TABLE I AND OPERATION FOR BINARY MULTIPLICATION

| A | В | A AND B | A*B |
|---|---|---------|-----|
| 0 | 0 | 0       | 0   |
| 0 | 1 | 0       | 0   |
| 1 | 0 | 0       | 0   |
| 1 | 1 | 1       | 1   |
|   |   |         |     |

It is important the results of our signed multiplication gives us two 32-bit results in registers \$v0 and \$v1. This can be done via sign extension and converted into its twos\_complement 64 bit form. The results in \$v0 and \$v1 will have their signs determined by a XOR operation between original multiplicand and multiplier's signs.

```
mul_signed:
                                   $sp, $sp, 44

$fp, 44($sp)

$ra, 40($sp)

$a0, 36($sp)

$a1, 32($sp)

$a2, 28($sp)

$a3, 24($sp)

$s4, 20($sp)

$s5, 16($sp)

$s6, 12($sp)

$s7, 8($sp)
                  sw
addi
                                    $fp, $sp,
                                   $s4, $a0
                                                                       # s4 = copy
# Extra cop
# s5 = copy
                                                                       # Extra c
                  move
jal
                                   twos_complement_if_neg
$s5, $v0  # Store
                  jal
                                    mul_unsigned
                                   $s4, $v0
$s5, $v1
                                   $t8, 0x1F
                 extract_nth_bit($s6, $a2, $t8)
extract_nth_bit($s7, $a3, $t8)
                                    $t9, $s6, $s7  # Sign = X0
$t9, $zero, mul_signed_end
                  move
jal
                                    twos_complement_64bit
mul signed end:
                                   $fp, 44($sp)
$ra, 40($sp)
$a0, 36($sp)
$a1, 32($sp)
$a2, 28($sp)
$a3, 24($sp)
$a3, 24($sp)
                                    $s4, 20($sp)
                                    $85, 16($8p)
                                    $s6, 12($sp)
$s7, 8($sp)
$sp, $sp, 44
$ra
               Figure 19: mul_signed
```

To make sure sure that we have \$v0 and \$v1 in their correct form, \$v0 will contain the LO parts of the operation, and \$v1 will contain the HI parts.

this is because multiplying two 32-bit numbers will result in a 64-bit result, which cannot be contained in 1 MIPS register.

twos complement 64bit:

```
$sp, $sp, 36
         $fp, 36($sp)
         $ra, 32($sp)
SW
         $a0, 28($sp)
SW
         $al, 24($sp)
         $a2, 20($sp)
SW
         $s4, 16($sp)
SW
         $s5, 12($sp)
sw
         $s6, 8($sp)
sw
addi
         $fp, $sp, 36
not
         $a0, $a0
not
         $al, $al
         $s4, $al
move
         $al, $zero, Oxl
or
         add_logical
ial
move
         $s5, $v0
         $s6, $v1
move
move
         $a0, $s4
         $al, $s6
move
         add_logical
jal
move
         $v1, $v0
move
         $v0, $s5
        $fp, 36($sp)
lw
        $ra, 32($sp)
1w
lw
        $a0, 28($sp)
lw
        $al, 24($sp)
        $a2, 20($sp)
1w
        $s4, 16($sp)
1 w
1 w
        $s5, 12($sp)
        $s6, 8($sp)
1 w
addi
        $sp, $sp, 36
jr
        $ra
```

Figure 20: twos\_complement\_64bit

This will ensure the results of mul\_signed in \$v0 and \$v1 will be 32-bit, and will be returned by mul\_signed.

## 3. Division

The design for division is very similar to multiplication in that we will have two components, signed procedure and unsigned procedure.

# 1. div unsigned

Procedure similar to mul\_unsigned, it will perform unsigned division, taking as input two arguments \$a0 ( Dividend ) and \$a1 (Divisor ).



Figure 21: Unsigned Division design[3]

Similar to the multiplication part. A loop that occurs for 32 repetitions. To simulate a 64-bit number being divided, the number in the remainder register will be shifted to the left to allow for for insertion of the 31<sup>st</sup> bit of quotient register into 0<sup>th</sup> index. This will eventually happen enough to contain the remainder and quotient.

Here is a flowchart of the unsigned division procedure:



Figure 22: Unsigned Division flowchart<sup>[3]</sup>

The implementation is relatively straightforward. Below is the implementation of the unsigned division process:



Figure 23: div unsigned

And as explained before, the unsigned division results will be plugged in for signed division to determine the quotient and remainder's signs.

# 1. div\_signed

Likewise, this procedure will be used to perform division for all arguments (signed and unsigned). It follows similar steps taken in the mul\_signed procedure.



Figure 24: Signed Division design<sup>[3]</sup>

Once again, we will investigate for the operands sign and if negative, then convert them to their corresponding two's complement. Then we will plug them in div\_unsigned. Finally, the signs of the quotient and remainder will be determined by the dividend and divisor's original signs via a XOR operation.

```
div_signed:
              subi
                           $sp, $sp, 36
$fp, 36($sp)
$ra, 32($sp)
$a0, 28($sp)
                           $a1, 24($sp)
$s1, 20($sp)
$s2, 16($sp)
$s4, 12($sp)
              sw
             SW
SW
SW
                         $fp, $sp, 36
antiate variables to be used
                Inst
             li $t7, 31 # $t7
extract_nth bit($s4, $s1, $t7)
extract_nth_bit($s5, $s2, $t7)
xor $s5, $s4, $s5
             # Make
jal
move
jal
                           twos_complement_if_neg
$a0, $s1
twos_complement_if_neg
              move
                                    Sv0
              ial
                           twos_complement_if_neg
              move
jal
                            $a0, $s2
twos_complement_if_neg
             move
                           $s2, $v0
                           $a0, $s1
             move
jal
                           div_unsigned
             move
                           $s2, $v1
                           $ of Q
$s5, IfZero
$a0, $s1
             beqz
             move
              jal
                            $s1, $v0
IfZero:
              # 584
                        is S of R
                           $s4, elseIF
$a0, $s2
              ial
                            twos complement
elseIF:
             lw
lw
lw
lw
lw
lw
                            $a0, 28($sp)
                            $s2, 16($sp)
                            $84, 12($sp
                            $sp $sp
```

Figure 25: div\_signed start

twos\_complement\_if\_neg\_is called similarly as in mul\_signed.

```
# Make $s1 twos_complement_if_ne
jal
        twos_complement_if_neg
move
        Sa0. Ss1
        twos_complement_if_neg
jal
move
# Make $s2 twos complement if no
        twos_complement_if_neg
move
ial
        twos_complement_if_neg
move
        $s2, $v0
        $a0, $s1
move
move
        $a1, $s2
ial
        div unsigned
move
        $s1, $v0
        $s2, $v1
```

Figure 26: Determining the signs of the quotient and remainder

The signs of the quotient and remainder will be determined, as shown in the snippet above of the XOR operation between the original operands.

#### V. COMMON MISTAKES

A common mistake when writing such code would be to forget to move the results out of \$v0 and \$v1 and store it in another register if one wishes to use those values later. Also, saving and restoring the stack frame is very important.

Another common mistake would be in the restoration of the frame is the absence of jr \$ra. This would cause the procedure to not return to the caller properly and may give incorrect results.

Finally, when dealing with signed and unsigned multiplication and division, one must not forget to take into account of the original sign of the operands.

#### VI. MACROS AND OTHER PROCEDURES USED

```
.macro extract_nth_bit($regD, $regS, $regT)
        $regD, $regS, $regT
srlv
andi
        $regD, 0x1
.end macro
.macro insert_to_nth_bit($regD, $regS, $regT, $maskReg)
addi
        $maskReg, $maskReg, 0x1
sllv
        $maskReg, $maskReg, $regS
        $maskReg, $maskReg
        $regD, $maskReg, $regD
and
sllv
        $regT, $regT, $regS
        $regD, $regD, $regT
```

Figure 27: Bit-inserting and Extracting Macros

These macros are used to extract bits of an operand to be used to AND other operands. This is done in to determine their unsigned bits, as well as their results' signs. extract\_nth\_bit takes as input \$regD, which will result in wither 0 or 1. \$regS is from where we will extract the bit, and \$regT is the index. Similarly, insert\_to\_nth\_bit takes \$regD as input and as register of inserted bit. The source of number to insert is \$regS, The index of the bit from \$regS to insert, and \$maskReg is a temporary register to help shift and save the bit to insert.

```
bit_replicator:
                 frame
         # Store
                 $sp, $sp, 16
$fp, 16($sp)
         subi
         sw
                  $ra, 12($sp)
                  $a0, 8($sp)
         addi
                 $fp, $sp, 16
                  $a0, 0, POSITIVE
         beq
         bea
                 $a0, 1, NEGATIVE
POSITIVE:
                 Sv0, 0x00000000
         li
                 bit replicator end
NEGATIVE:
                 Sv0. Oxfffffff
                 bit replicator end
         j
bit_replicator_end:
                  $fp, 16($sp)
         lw.
                 $ra, 12($sp)
         lw
                 $a0, 8($sp)
                 $sp, $sp, 16
         addi
```

Figure 28: bit\_replicator

A bit replicator is used as sign extension for multiplication's LO and HI results to ensure both results are indeed 32-bit, together forming a 64-bit number in \$v0 and \$v1. It is similar to a mask.

```
twos_complement_if_neg:
           # Store
                    $sp, $sp, 16
$fp, 16($sp)
          subi
                     $ra, 12($sp)
$a0, 8($sp)
          addi
                    $fp, $sp, 16
                     $a0, $zero, twos_complement_if_neg_end
twos_complement
Execute_twos_complement:
                     twos_complement
                                                               # Sa0 =
          move
                    Sa0. Sv0
twos complement if neg end:
                     $fp, 16($sp)
$ra, 12($sp)
                    $a0, 8($sp)
$sp, $sp, 16
```

Figure 29: twos complement if neg

The snippet of code above illustrates how we obtain the two's complement of the operands for signed multiplication and signed division when the operands are negative.

# VII. RESULTS

Once you have all methods implemented then it is time to assemble and run the provided proj-auto-test.asm. The results of the logical procedures will be compared to the normal procedures and if they match then you will see [ matched ] if not then you will instead see [ not matched].

If your implementation is correct, your result should show 40/40 passed with no errors. As shown bellow

#### VIII. CONCLUSION

In completing this project, I gained valuable knowledge of a computers ability to perform complex task with only simple, rudimentary procedures and commands. In the process I gained first hand experience with MIPS simulator (MARS) and its protocols. As well discovered how tedious the work involved with a low level language such as MIPS can be. With so many registers, procedures, and branching methods it is easy to get lost and confused but debugging and keeping track of your registers and procedures is something that helped me enormously. Looking back at the project as a whole it was definitely difficult and at times seemed impossible, but with attention to detail and problem solving skills it was absolutely possible. I now have a better understanding of just how much work a high level language like java does for us, and just how exactly it does those things allows me to better understand what my code is really doing when I create it.

## References:

- [1] CS 47. Class Lecture, Topic: "Addition Subtraction Logic." San Jose State University, San Jose, CA, May 1, 2017.
- [2] CS 47. Class Lecture, Topic: "Multiplication Logic." San Jose State University, San Jose, CA, May 1, 2017.
- [3] CS 47. Class Lecture, Topic: "Division Logic." San Jose State University, San Jose, CA, May 1, 2017.
- [4] [Online].: <a href="http://www.circuitstoday.com/half-adder">http://www.circuitstoday.com/half-adder</a>, San Jose, CA, May 1, 2017.
- [5] [Online]: http://www.electronics-tutorials.ws/combination/comb\_7.html , San Jose, CA, May5 16, 2016.
- [6] [Online]: <a href="https://sub.allaboutcircuits.com/images/04116.png">https://sub.allaboutcircuits.com/images/04116.png</a>, San Jose, CA, November 21, 2016.