بسم الله الرحمن الرحيم

# Three Address Code, Register Allocation

### Three-Address Code IR

#### Where We Are



Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

**Code Generation** 

Optimization



Machine Code

#### TAC

- TAC for expressions
- TAC for function call
- TAC for objects

## Generating TAC

#### TAC commands

- var1 = [constant | var2];
  var1 = [constant | var2] op [constant | var3];
  \*(var1 [ + constant]) = var2
- var1 = \*(var2 [ + constant])

#### Sample TAC Code

```
int a;
int b;
int c;
int d;

a = b + c + d;
b = a * a + b * b;
```

```
_t0 = b + c;
a = _t0 + d;
_t1 = a * a;
_t2 = b * b;
b = _t1 + _t2;
```

### cgen for Basic Expressions

#### cgen for Basic Expressions

```
cgen(k) = { // k is a constant
    Choose a new temporary t
    Emit( t = k );
    Return t
}
```

#### cgen for Basic Expressions

```
cgen(k) = \{ // k \text{ is a constant } \}
   Choose a new temporary t
   Emit( t = k );
    Return t
cgen(id) = { // id is an identifier}
   Choose a new temporary t
   Emit( t = id )
   Return t
```

### cgen for Binary Operators

#### cgen for Binary Operators

```
cgen(e_1 + e_2) = {
    Choose a new temporary t
    Let t_1 = \mathbf{cgen}(e_1)
    Let t_2 = \mathbf{cgen}(e_2)
    Emit(t = t_1 + t_2)
    Return t
```

### cgen for Simple Statements

#### TAC commands

- var1 = [constant | var2];
- var1 = [constant | var2] op [constant | var3];
- \*(var1 [ + constant]) = var2
- var1 = \*(var2 [ + constant])

- Labels,
  - Goto label
  - IfZ var Goto label

### cgen for while loops

```
cgen(while (expr) stmt) = {
    Let L_{before} be a new label.
    Let L_{after} be a new label.
    Emit(L_{before}:)
    Let t = \mathbf{cgen}(expr)
    Emit( IfZ t Goto \mathcal{L}_{after} )
    cgen(stmt)
    Emit(Goto L<sub>before</sub>)
    Emit(L_{after}:)
```

## Compiling Functions

- BeginFunc N
  - Reserves N bytes
- EndFunction
  - Frees N bytes

Call

#### Physical Stack Frames

Param N
...
Param 1

fp of caller
ra of caller
Locals and
Temporaries

Frame Pointer

#### A Complete Decaf Program

```
void main() {
   int x, y;
   int m2 = x * x + y * y;

while (m2 > 5) {
      m2 = m2 - x;
   }
}
```

```
main:
   BeginFunc 24;
   t0 = x * x;
   t1 = y * y;
   m2 = t0 + t1;
LO:
   t2 = 5 < m2;
   IfZ t2 Goto L1;
   m2 = m2 - x;
   Goto L0;
   EndFunc;
```

#### A Complete Decaf Program

```
void f(int a) {
}

void main() {
   int x, y;
   f(x);
}
```

```
BeginFunc 0;
   EndFunc;
main:
   BeginFunc 8;
   PushParam x;
   Call f;
   PopParams 4;
   EndFunc;
```

#### Compiling Function Calls

```
void SimpleFn(int z) {
   int x, y;
   x = x * y * z;
}

void main()
   { SimpleFunction(137);
}
```

```
SimpleFn:
   BeginFunc 16;
   t0 = x * y;
   t1 = t0 * z;
   x = t1;
   EndFunc;
main:
   BeginFunc 4;
   t0 = 137;
   PushParam t0;
   LCall SimpleFn;
   PopParams 4;
   EndFunc;
```

## Objects

#### Dissecting TAC



## Register Allocation

#### Where We Are



Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

**IR Optimization** 

**Code Generation** 

Optimization



Machine Code

#### Where We Are



Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

**Code Generation** 

Optimization



Machine Code

#### Code Generation at a Glance

- At this point, we have optimized IR code that needs to be converted into the target language (e.g. assembly, machine code).
- Goal of this stage:
  - Choose the appropriate machine instructions for each IR instruction.
  - Divvy up finite machine resources (registers, caches, etc.) Implement low-level details of the runtime environment.

 Machine-specific optimizations are often done here, though some are treated as part of a final optimization phase.

#### Overview

- Register Allocation (Today)
  - How to assign variables to finitely many registers?
  - What to do when it can't be done?
  - How to do so efficienty?

### The Memory Hierarchy

• **Idea**: Try to get the best of all worlds by using multiple types of memory.



#### Registers

- Most machines have a set of registers, dedicated memory locations that
  - can be accessed quickly,
  - can have computations performed on them, and
  - exist in small quantity.
- Using registers intelligently is a critical step in any compiler.
  - A good register allocator can generate code orders of magnitude better than a bad register allocator.

#### Register Allocation

- In TAC, there are an unlimited number of variables.
- On a physical machine there are a small number of registers:
  - x86 has four general-purpose registers and a number of specialized registers.
  - MIPS has twenty-four general-purpose registers and eight special-purpose registers.
- Register allocation is the process of assigning variables to registers and managing data transfer in and out of registers.

#### Challenges in Register Allocation

#### Registers are scarce.

Often substantially more IR variables than registers. Need to find a way to reuse registers whenever possible.

#### Registers are complicated.

• x86: Each register made of several smaller registers; can't use a register and its constituent registers at the same time.

x86: Certain instructions must store their results in specific registers; can't store values there if you want to use those

instructions.

MIPS: Some registers reserved for the assembler or operating system.

Most architectures: Some registers must be preserved across function calls.

•

#### Goals for Today

- Introduce register allocation for a MIPSstyle machine:
  - Some number of indivisible, general-purpose registers.
- Explore three algorithms for register allocation:
  - . Naïve ("no") register allocation.
  - Linear scan register allocation.
  - . Graph-coloring register allocation.

#### An Initial Register Allocator

- **Idea**: Store every value in main memory, loading values only when they're needed.
- To generate a code that performs a computation:
  - Generate **load** instructions to pull the values from main memory into registers.
  - Generate code to perform the computation on the registers.
  - Generate **store** instructions to store the result back into main memory.

#### Our Register Allocator In Action

#### Our Register Allocator In Action

```
a = b + c;
d = a;
c = a + d;
```

#### Our Register Allocator In Action

#### Param N

...

Param 1

**Stored fp** 

#### Stored ra

a

b

C

d

fp + 4N

• • •

fp + 4

fp + 0

**fp - 4** 

fp - 8

**fp - 12** 

fp - 16

fp - 20

#### Param N

• • •

Param 1

**Stored fp** 

#### Stored ra

a

b

C

d

fp + 4N

• • •

**fp** + 4

fp + 0

**fp - 4** 

fp - 8

**fp - 12** 

fp - 16

lw \$t0, -12(fp)

Param N

...

Param 1

**Stored fp** 

Stored ra

a

b

C

d

fp + 4N

• • •

fp + 4

fp + 0

fp - 4

fp - 8

**fp - 12** 

fp - 16

#### Param N

...

Param 1

**Stored fp** 

Stored ra

a

b

C

d

fp + 4N

• • •

fp + 4

fp + 0

fp - 4

fp - 8

**fp** - 12

fp - 16

#### Param N

...

Param 1

**Stored fp** 

**Stored ra** 

a

b

C

d

fp + 4N

• • •

fp + 4

fp + 0

fp - 4

**fp - 8** 

**fp** - 12

**fp - 16** 

**Param N** 

• • •

Param 1

**Stored fp** 

**Stored ra** 

a

b

C

d

fp + 4N

• • •

fp + 4

fp + 0

fp - 4

fp - 8

fp - 12

fp - 16

fp - 20

lw \$t0, -12(fp)
lw \$t1, -16(fp)
add \$t2, \$t0, \$t1
sw \$t2, -8(fp)

Param N

• • •

Param 1

**Stored fp** 

**Stored ra** 

a

b

C

d

fp + 4N

•••

**fp** + **4** 

fp + 0

fp - 4

**fp - 8** 

fp - 12

**fp - 16** 

fp - 20

lw \$t0, -12(fp)
lw \$t1, -16(fp)
add \$t2, \$t0, \$t1
sw \$t2, -8(fp)

Param N

...

Param 1

**Stored fp** 

**Stored ra** 

a

b

C

d

fp + 4N

•••

**fp** + 4

fp + 0

fp - 4

fp - 8

fp - 12

fp - 16

fp - 20

lw \$t0, -12(fp)
lw \$t1, -16(fp)
add \$t2, \$t0, \$t1
sw \$t2, -8(fp)

1w \$t0, -8 (fp)

Param N

...

Param 1

**Stored fp** 

**Stored ra** 

a

b

C

d

fp + 4N

•••

**fp** + 4

fp + 0

fp - 4

fp - 8

fp - 12

fp - 16

fp - 20

lw \$t0, -12(fp)

lw \$t1, -16(fp)

add \$t2, \$t0, \$t1

sw \$t2, -8(fp)

1w \$t0, -8 (fp)

sw \$t0, -20(fp)

**Param N** 

• • •

Param 1

**Stored fp** 

**Stored ra** 

a

b

C

d

fp + 4N

•••

**fp** + 4

fp + 0

fp - 4

fp - 8

fp - 12

fp - 16

fp - 20

lw \$t0, -12(fp)

lw \$t1, -16(fp)

add \$t2, \$t0, \$t1

sw \$t2, -8(fp)

1w \$t0, -8 (fp)

sw \$t0, -20(fp)

Param N

...

Param 1

**Stored fp** 

**Stored ra** 

a

b

C

d

fp + 4N

•••

**fp** + **4** 

fp + 0

fp - 4

fp - 8

fp - 12

fp - 16

fp - 20

lw \$t0, -12(fp)

lw \$t1, -16(fp)

add \$t2, \$t0, \$t1

sw \$t2, -8(fp)

lw \$t0, -8 (fp)

sw \$t0, -20(fp)

lw \$t0, -8 (fp)

Param N

• • •

Param 1

**Stored fp** 

**Stored ra** 

a

b

C

d

fp + 4N

•••

fp + 4

fp + 0

fp - 4

fp - 8

fp - 12

fp - 16

fp - 20

lw \$t0, -12(fp)

lw \$t1, -16(fp)

add \$t2, \$t0, \$t1

sw \$t2, -8(fp)

lw \$t0, -8 (fp)

sw \$t0, -20(fp)

lw \$t0, -8 (fp)

lw \$t1, -20(fp)

Param N

...

Param 1

**Stored fp** 

**Stored** ra

a

b

C

d

fp + 4N

•••

fp + 4

fp + 0

fp - 4

fp - 8

fp - 12

fp - 16

fp - 20

lw \$t0, -12(fp)

lw \$t1, -16(fp)

add \$t2, \$t0, \$t1

sw \$t2, -8(fp)

1w \$t0, -8 (fp)

sw \$t0, -20(fp)

lw \$t0, -8 (fp)

lw \$t1, -20(fp)

add \$t2, \$t0, \$t1

Param N

...

Param 1

**Stored fp** 

**Stored ra** 

a

b

C

d

fp + 4N

fp + 4

• • •

fp + 0

**fp - 4** 

fp - 8

fp - 12

fp - 16

fp - 20

lw \$t0, -12(fp)

lw \$t1, -16(fp)

add \$t2, \$t0, \$t1

sw \$t2, -8(fp)

lw \$t0, -8 (fp)

sw \$t0, -20(fp)

1w \$t0, -8 (fp)

lw \$t1, -20 (fp)

add \$t2, \$t0, \$t1

sw \$t2, -16(fp)

# Analysis of our Allocator

• Disadvantage: **Gross inefficiency**.

• Advantage: **Simplicity**.

- Recall: A variable is live at a particular program point if its value may be read later before it is written.
  - Can find this using global liveness analysis.
- The **live range** for a variable is the set of program points at which that variable is live.
- The live interval for a variable is the smallest subrange of the IR code containing all a variable's live ranges.
  - A property of the IR code, **not** the CFG.
  - Less precise than live ranges, but simpler to work with.

```
e = d + a
    f = b + c
    f = f + b
    IfZ e Goto _L0
    d = e + f
    Goto
    _L1;
L0:
    d = e -
L1:
    g = d
```

```
e = d + a
    f = b +
    c f = f
    + b
    IfZ e Goto L0
    d = e + f
    Goto L1;
L0:
   d = e - f
L1:
   g = d
```



```
e = d + a
    f = b +
    c f = f
    + b
    IfZ e Goto L0
    d = e + f
    Goto L1;
LO:
   d = e - f
L1:
   g = d
```



```
e = d + a
    f = b +
    c f = f
    + b
    IfZ e Goto L0
    d = e + f
    Goto L1;
LO:
   d = e - f
L1:
   g = d
```



```
e = d + a
    f = b +
    c f = f
    + b
    IfZ e Goto L0
    d = e + f
    Goto L1;
L0:
   d = e - f
L1:
   g = d
```



```
e = d + a
    f = b +
    c f = f
    + b
    IfZ e Goto L0
    d = e + f
    Goto _L1;
L0:
   d = e - f
L1:
   g = d
```



```
e = d + a
    f = b +
    c f = f
    + b
    IfZ e Goto L0
    d = e + f
    Goto _L1;
L0:
   d = e - f
L1:
   g = d
```



```
e = d + a
    f = b +
    c f = f
    + b
    IfZ e Goto L0
    d = e + f
    Goto L1;
L0:
   d = e - f
L1:
   g = d
```



```
e = d + a
    f = b +
    c f = f
    + b
    IfZ e Goto L0
    d = e + f
    Goto L1;
L0:
   d = e - f
L1:
   g = d
```



```
e = d + a
    f = b +
    c f = f
    + b
    IfZ e Goto L0
    d = e + f
    Goto L1;
L0:
    d = e - f
L1:
    g = d
```



```
e = d + a
    f = b +
    c f = f
    + b
    IfZ e Goto L0
    d = e + f
    Goto L1;
L0:
    d = e - f
L1:
    g = d
```



```
e = d + a
    f = b + c
    f = f + b
    IfZ e Goto L0
    d = e + f
    Goto
    _L1;
LO:
    d = e -
L1:
    g = d
```



```
e = d + a
    f = b + c
    f = f + b
    IfZ e Goto L0
    d = e + f
    Goto
    _L1;
LO:
    d = e -
L1:
    g = d
```

```
e = d + a
         { b, c, e }
         {b, c, e }
          f = b + c
         { b, e, f}
         {b, e, f }
          f = f + b
          { e, f }
d = e + f
  { d }
                      { d }
              g }
```

```
e = d + a
    f = b + c
    f = f + b
    IfZ e Goto L0
    d = e + f
    Goto
    _L1;
L0:
    d = e -
L1:
    q = d
```

```
{ a, b, c, d }
          e = d + a
         { b, c, e }
         {b, c, e }
          f = b + c
         { b, e, f}
         {b, e, f }
          f = f + b
          { e, f }
d = e + f
  { d }
                      { d }
              g }
```

```
e = d + a
    f = b + c
    f = f + b
IfZ
        e Goto L0
     d e + f
    Goto L1;
LO:
    d = e - f
L1:
    g = d
```

```
{ a, b, c, d }
          e = d + a
         { b, c, e }
         {b, c, e }
          f = b + c
         { b, e, f}
         {b, e, f }
          f = f + b
          { e, f }
d = e + f
  { d }
                      { d }
```











## Live Ranges and Live Intervals



## Live Ranges and Live Intervals



## Live Ranges and Live Intervals



- Given the live intervals for all the variables in the program, we can allocate registers using a simple greedy algorithm.
- Idea: Track which registers are free at each point.
- When a live interval begins, give that variable a free register.
- . When a live interval ends, the register is once again free.
- . We can't always fit everything into a register; we'll see what do to in a minute.

abcdefg



ab c d e f g















| $\mathbf{R}_{0}$ | $\mathbf{R}_{_{1}}$ | $\mathbf{R}_2$ | $\mathbf{R}_{3}$ |
|------------------|---------------------|----------------|------------------|
|                  |                     |                |                  |



| $\mathbf{R}_{0}$ | $\mathbf{R}_{1}$ | $\mathbf{R}_{2}$ | $\mathbf{R}_{2}$ |
|------------------|------------------|------------------|------------------|
| U                |                  | <u>~</u>         | <b>4</b>         |













| $\mathbf{R}_{0}$ | $\mathbf{R}_{_{1}}$ | $\mathbf{R}_{2}$ | $\mathbf{R}_2$ |
|------------------|---------------------|------------------|----------------|
| _                | _                   | _                | _              |











ab c d e f g



ab c d e f g





abcdefg





ab c d e f g **Free Registers** 







#### **Free Registers**

 $R_0$   $R_1$   $R_2$ 





## Register Spilling

- If a register cannot be found for a variable v, we may need to **spill** a variable.
- When a variable is spilled, it is stored in memory rather than a register.
- . When we need a register for the spilled variable:
  - Evict some existing register to memory.
  - Load the variable into the register.
  - When done, write the register back to memory and reload the register with its original value.
- Spilling is slow, but sometimes necessary.





ab c d e f g



abcdefg





ab c d e f g



ab c d e f g







ab c d e f g



**Free Registers** 

 $\mathbf{R_0}$   $\mathbf{R_1}$   $\mathbf{R_2}$ 

ab c d e f g



**Free Registers** 

 $R_0$   $R_1$   $R_2$ 

abcdefg





ab c d e f g



**Free Registers** 

 $\mathbf{R}_{0}$   $\mathbf{R}_{1}$   $\mathbf{R}_{2}$ 

### Another Example

ab c d e f g



**Free Registers** 

 $\mathbf{R}_{0}$   $\mathbf{R}_{1}$   $\mathbf{R}_{2}$ 

### Linear Scan Register Allocation

• This algorithm is called **linear scan register allocation** and is a comparatively new algorithm.

#### Advantages:

- Very efficient (after computing live intervals, runs in linear time)
- · Produces good code in many instances.
- Allocation step works in one pass; can generate code during iteration.
- Often used in JIT compilers like Java HotSpot.

#### Disadvantages:

- . Imprecise due to use of live **intervals** rather than live **ranges**.
- Other techniques known to be superior in many cases.

### Spilling

- \* Keep it in memory (CISC vs RISC)
- \* Move back when necessary (?)

- . A more aggressive version of linear-scan.
- Uses live **ranges** instead of live **intervals**.
- If a variable must be spilled, don't spill all uses of it.
  - A later live range might still fit into a register.
- Requires a final data-flow analysis to confirm variables are assigned consistent locations.
- See "Quality and Speed in Linear-scan Register Allocation" by Traub, Holloway, and Smith.

ab c d e f g





ab c d e f g





ab c d e f g



ab c d e f g





**Free Registers** 

 $R_0$   $R_1$   $R_2$ 

ab c d e f g

#### **Free Registers**

 $\mathbf{R_0} \quad \mathbf{R_1} \quad \mathbf{R_2}$ 

ab c d e f g



ab c d e f g







ab c d e f g



ab c d e f g



ab c d e f g



ab c d e f g



ab c d e f g







ab c d e f g

**Free Registers** 

 $\mathbf{R}_{0}$   $\mathbf{R}_{1}$   $\mathbf{R}_{2}$ 

ab c d e f g

**Free Registers** 

 $R_0$   $R_1$   $R_2$ 



| $\mathbf{R_0}$ | $\mathbf{R_{_1}}$ | $\mathbf{R}_{2}$ |
|----------------|-------------------|------------------|
|                |                   |                  |

ab c d e f g



ab c d e f g





Give temporaries numerous chances to get a register (live range splitting)

```
for each instruction in linear order
    for each temporary t
       if (t currently in register r)
            rewrite reference
       else // beginning of live range or spilled
            if (\exists r \text{ with large enough hole})
                assign t to r
            else spill lowest cost candidate
    end for
end for
for each edge in control flow graph
    resolve conflicting location assumptions
end for
```



T1

T3

```
{ a, b, c, d }
          e = d + a
         { b, c, e }
         { b, c,
          { b, |e, f}
           { b, e,
         f  f = f
             + b
d = e + f
  { d }
                      { d }
```



### The Register Interference Graph

- The register interference graph (RIG) of a control-flow graph is an undirected graph where
  - Each node is a variable.
  - There is an edge between two variables that are live at the same program point.
- Perform register allocation by assigning each variable a different register from all of its neighbors.
- There's just one catch...













### The One Catch

- This problem is equivalent to graphcoloring, which is NP-hard if there are at least three registers.
- No good polynomial-time algorithms (or even good approximations!) are known for this problem.
- . We have to be content with a heuristic that is good enough for RIGs that arise in practice.

# The One Catch to The One Catch CHALLENGE ACCEPTED



If you can figure out a way to assign registers to arbitrary RIGs, you've just proven **P** = **NP** and will get a \$1,000,000 **check** from the Clay Mathematics Institute.

Battling  $\mathbf{NP}$ -Hardness

## Chaitin's Algorithm

#### • Intuition:

- Suppose we are trying to k-color a graph and find a node with fewer than k edges.
- . If we delete this node from the graph and color what remains, we can find a color for this node if we add it back in.

Reason: With fewer than k neighbors, some color must be left over.

#### Algorithm:

- Find a node with fewer than k outgoing edges.
  - Remove it from the graph.
- . Recursively color the rest of the graph.
- . Add the node back in.
- Assign it a valid color.

# Chaitin's Algorithm





 $R_0$   $R_1$   $R_2$   $R_3$ 

#### One Problem

- What if we can't find a node with fewer than k neighbors?
- Choose and remove an arbitrary node, marking it "troublesome."
  - Use heuristics to choose which one.
- When adding node back in, it may be possible to find a valid color.
- Otherwise, we have to spill that node.

## Chaitin's Algorithm Reloaded



## Chaitin's Algorithm Reloaded



## A Smarter Algorithm



## Chaitin's Algorithm

#### Advantages:

- For many control-flow graphs, finds an excellent assignment of variables to registers.
- When distinguishing variables by use, produces a precise RIG.
- Often used in production compilers like GCC.

#### Disadvantages:

- Core approach based on the NP-hard graph coloring problem.
- Heuristic may produce pathologically worst-case assignments.

## Improvements to the Algorithm

- Choose what to spill intelligently.
  - Use heuristics (least-commonly used, greatest improvement, etc.) to determine what to spill.
- Handle spilling intelligently.
  - When spilling a variable, recompute the RIG based on the spill and use a new coloring to find a register.

## Summary of Register Allocation

- Critical step in all optimizing compilers.
- The linear scan algorithm uses live intervals to greedily assign variables to registers.
  - · Often used in JIT compilers due to efficiency.
- Chaitin's algorithm uses the register interference graph (based on live ranges) and graph coloring to assign registers.
  - The basis for the technique used in GCC.

#### Where We Are



Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

**Code Generation** 

Optimization



Machine Code

#### Where We Are



Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

**Code Generation** 

Optimization



Machine Code

## Final Code Optimization

- **Goal**: Optimize generated code by exploiting machine-dependent properties not visible at the IR level.
- Critical step in most compilers, but often very messy:
  - Techniques developed for one machine may be completely useless on another.
  - Techniques developed for one language may be completely useless with another.

# Optimizations for Pipelining

```
add $t2, $t0, $t1  # $t2 = $t0 + $t1
add $t5, $t3, $t4  # $t5 = $t3 + $t4
add $t8, $t6, $t7  # $t8 = $t6 + $t7
```

Instruction Decoder

```
add $t2, $t0, $t1 \# $t2 = $t0 + $t1
add $t5, $t3, $t4 \# $t5 = $t3 + $t4
add $t8, $t6, $t7 \# $t8 = $t6 + $t7
```

Instruction Decoder

Register File

```
add $t2, $t0, $t1  # $t2 = $t0 + $t1 add $t5, $t3, $t4 # $t5 = $t3 + $t4 add $t8, $t6, $t7 # $t8 = $t6 + $t7
```



```
add $t2, $t0, $t1  # $t2 = $t0 + $t1 add $t5, $t3, $t4 # $t5 = $t3 + $t4 add $t8, $t6, $t7 # $t8 = $t6 + $t7
```



```
add $t2, $t0, $t1 \# $t2 = $t0 + $t1 add $t5, $t3, $t4 \# $t5 = $t3 + $t4 add $t8, $t6, $t7 \# $t8 = $t6 + $t7
```







```
add $t2, $t0, $t1  # $t2 = $t0 + $t1
add $t4, $t3, $t2  # $t5 = $t3 + $t2
add $t7, $t5, $t6  # $t7 = $t5 + $t6
add $t0, $t0, $t7  # $t0 = $t0 + $t7
```



























#### Pipeline Hazards



#### Pipeline Hazards



#### Pipeline Hazards







$$t3 = t2 + t4$$
 $t5 = t3 + t4$ 
 $t0 = t1 + t2$ 
 $t1 = t0 + t1$ 
 $t0 = t1 + t2$ 
 $t6 = t2 + t7$ 

$$t0 = t1 + t2$$

$$t3 = t2 + t4$$

$$t6 = t2 + t7$$

$$t1 = t0 + t1$$

$$t5 = t3 + t4$$

$$t0 = t1 + t2$$

#### One Small Problem

- There can be many valid topological orderings of a data dependency graph.
- How do we pick one that works well with the pipeline?
- In general, finding the fastest instruction schedule is known to be **NP-hard**.
  - Don't expect a polynomial-time algorithm anytime soon!
- Heuristics are used in practice:
  - Schedule instructions that can run to completion without interference before instructions that cause interference.
  - Schedule instructions with more dependents before instructions with fewer dependents.



































t3 = t2 + t4





t3 = t2 + t4





$$t0 = t1 + t2$$
 $t3 = t2 + t4$ 





$$t0 = t1 + t2$$
  
 $t3 = t2 + t4$ 





t3 = t2 + t4



























**RR ALU RW** 

| t0 = | t1 | + | t2 |
|------|----|---|----|
| t3 = | t2 | + | t4 |
| t6 = | t2 | + | t7 |
| t1 = | t0 | + | t1 |



t6 = t2 + t7

t1 = t0 + t1





t3 = t2 + t4

t6 = t2 + t7

t1 = t0 + t1



RR ALU RW





RR ALU RW

t0 = t1 + t2





RR ALU RW

$$t0 = t1 + t2$$
 $t3 = t2 + t4$ 
 $t6 = t2 + t7$ 
 $t1 = t0 + t1$ 
 $t5 = t3 + t4$ 





RR ALU RW

#### For Comparison

#### **ID RRALURW**









#### More Advanced Scheduling

- Modern optimizing compilers can do far more aggressive scheduling to obtain impressive performance gains.
- . One powerful technique: **Loop unrolling** 
  - Expand out several loop iterations at once.
  - Use previous algorithm to schedule instructions more intelligently.
  - . Can find pipelining-level parallelism across loop iterations.
- Even more powerful technique: Software pipelining
  - Loop unrolling on steroids; can convert loops using tens of cycles into loops averaging two or three cycles.

#### Where We Are



Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

**Code Generation** 

Optimization



Machine Code

#### Where We Are



Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

**Code Generation** 

Optimization



Machine Code



Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

**Code Generation** 

Optimization



Machine Code

Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

Code Generation

Optimization

. Regular Expressions

Finite Automata

Maximal-Munch

Subset Construction

flex

•

Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

Code Generation

Optimization

- . Syntax Graph
- Context-Free Grammars
- Parse Trees
- ASTs
- Leftmost DFS
- · LL(1)
- · Handles
- · LR(0)
- SLR(1)
- LR(1)
- LALR(1)

•

Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

Code Generation

Optimization

- SDT
- Scope-Checking
- Spaghetti Stacks
- Function Overloading
- Type Systems
- Well-Formedness
- Null and Error Types

Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

**Code Generation** 

Optimization

- Runtime Environments
- Function Stacks
  - Closures
- . Coroutines
- . Parameter Passing
- . Object Layouts
- . Vtables
- . Inline Caching
- TAC

Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

**Code Generation** 

Optimization

- Basic Blocks
- . Control-Flow Graphs
- Common Subexpression Elimination
- Copy Propagation Dead
- . Code Elimination
- Arithmetic Simplification
- . Constant Folding
- Meet Semilattices
- **Transfer Functions**
- **Global Constant Propagation**
- Partial Redundancy Elimination

•

Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

**Code Generation** 

Optimization

- Memory Hierarchies
- Live Ranges
- . Live Intervals
- Linear-Scan Register Allocation
- Register Interference Graphs
  - Chaitin's Graph-Coloring
- Algorithm
  - Reference Counting
- Mark-and-Sweep Collectors
- Baker's Algorithm
- \* Stop-and-Copy Collectors
- Generational Collectors

•

Lexical Analysis

Syntax Analysis

Semantic Analysis

IR Generation

IR Optimization

Code Generation

Optimization

- Instruction Scheduling
  - Loop Reordering
    - **Structure Peeling**
- **Automatic Parallelization**

# Why Study Compilers? (Recap)

- Build a large, ambitious software system.
- See theory come to life.
- Learn how to build programming languages.
- Learn how programming languages work.
- . Learn tradeoffs in language design.

# Where to Go from Here